RT8068A 3A, 1MHz, Synchronous Step-Down Converter General Description Features The RT8068A is a high efficiency synchronous, step-down DC/DC converter. It's input voltage range from 2.7V to 5.5V that provides an adjustable regulated output voltage from 0.6V to VIN while delivering up to 3A of output current. z The internal synchronous low on resistance power switches increase efficiency and eliminate the need for an external Schottky diode. The switching frequency is fixed internally at 1MHz. The 100% duty cycle provides low dropout operation, hence extending battery life in portable systems. Current mode operation with internal compensation allows the transient response to be optimized over a wide range of loads and output capacitors. The RT8068A is available in WDFN-10L 3x3 and SOP-8 (Exposed Pad) packages. z z z z z z z z z z z z 5 1 z 5- Richtek products are : 75 4 1 2 3 8 / 28 厦 际 国 诚 大 鼎 0 北 (TOP VIEW) LX LX LX PGOOD EN RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. 室 5 0 Pin Configurations Lead Plating System Z : ECO (Ecological Element with Halogen Free and Pb free) 8 3 2 0 5 4 Portable Instruments Battery Powered Equipment Notebook Computers Distrib uted Power Systems IP Phones Digital Cameras 5 2 5 z Package Type QW : WDFN-10L 3x3 (W-Type) SP : SOP-8 (Exposed Pad-Option 2) Note : 电 1 2 3 4 5 GND 深 RT8068A 子 Applications 富 圳 Ω/49mΩ Ω at VIN Low RDS(ON) Internal Switches : 69mΩ = 5V Fixed Frequency : 1MHz No Schottky Diode Required Internal Compensation 0.6V Reference Allows Low Output Voltage Low Dropout Operation : 100% Duty Cycle OCP, UVP, OVP, OTP RoHS Compliant and Halogen Free 维 佳 Ordering Information High Efficiency : Up to 95% 11 10 9 8 7 6 PVIN PVIN SVIN NC FB WDFN-10L 3x3 Suitable for use in SnPb or Pb-free soldering processes. 强 华 Marking Information 市 RT8068AZQW 13 : Product Code 13 YM DNN 圳 深 LX 8 LX 2 PGOOD 3 EN 7 GND 6 9 4 5 PVIN PVIN SVIN FB SOP-8 (Exposed Pad) YMDNN : Date Code RT8068AZSP RT8068AZSP : Product Code RT8068A ZSPYMDNN YMDNN : Date Code DS8068A-03 May 2011 www.richtek.com 1 RT8068A Typical Application Circuit L RT8068A PGOOD PGOOD LX VOUT R1 100k COUT PVIN VIN CIN 10µF SVIN FB C1 1µF Chip Enable CFF RFB1 RFB2 GND EN Table 1. Recommended Component Selection VOUT (V) RFB1 (kΩ) RFB2 (kΩ) CFF (pF) 3.3 229.5 51 22 2.5 161.5 51 1.8 102 51 1.5 76.5 51 1.2 51 51 1.0 34 Pin No. Pin Name 1, 2, 3 5- 0 6 1.5 22 x 2 28 22 x 2 厦 大 际 Pin Function 国 Switch Node. Connect this pin to the inductor. 5 FB 6 市 华 7,8 NC SVIN PVIN 诚 鼎 北 强 11 9 GND (Exposed Pad) (Exposed Pad) www.richtek.com 2 室 5 0 1.5 Enable Control. Pull high to turn on. Do not float. 8 深 22 x 2 EN -- 圳 1.5 4 7 9,10 2 3 8 22 x 2 Power Good Indicator. This pin is an open drain logic output that is pulled to ground when the output voltage is less than 90% of the target output voltage. Hysteresis = 5%. 3 5 22 x 2 PGOOD 75 4 22 x 2 14 / 5 2 5 5 1 0 5 4 2 1.5 22 22 COUT (μF) 2 22 22 51 8 3 2 SOP-8 (Exposed Pad) 1, 2 LX WDFN-10L 佳 圳 Functional Pin Description 电 L (μH) 维 22 富 深 子 Feedback Pin. This pin receives the feedback voltage from a resistive voltage divider connected across the output. No Internal Connection. Signal Input Pin. Decouple this pin to GND with at least 1μF ceramic cap. Power Input Pin. Decouple this pin to GND with at least 4.7μF ceramic cap. Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. DS8068A-03 May 2011 RT8068A Function Block Diagram EN EN PVIN ISEN PGOOD PGOOD Slope Com OSC VREF 0.6V EA FB OC Limit Output Clamp 子 Int-SS 0.72V OV 维 0.54V 佳 PGOOD 0.4V 富 UV POR 圳 深 SVIN 3 8 / 室 5 0 28 厦 大 际 国 诚 75 0 4 1 2 NISEN 5 2 5 38 0 5 4 LX Zero Current OTP 5 1 2 5 电 Control Logic Driver 鼎 北 强 华 市 圳 深 DS8068A-03 May 2011 www.richtek.com 3 RT8068A Absolute Maximum Ratings (Note 1) Supply Input Voltage, PVIN, SVIN --------------------------------------------------------------------------------- −0.3V to 6.5V LX Pin DC ------------------------------------------------------------------------------------------------------------------------- (VIN + 0.3V) to 6.8V < 20ns ------------------------------------------------------------------------------------------------------------------- −2.5V to 9V z Other I/O Pin Voltage ------------------------------------------------------------------------------------------------- −0.3V to 6.5V z Power Dissipation, PD @ TA = 25°C WDFN-10L 3x3 --------------------------------------------------------------------------------------------------------- 1.429W SOP-8 (Exposed Pad) ----------------------------------------------------------------------------------------------- 1.333W z Package Thermal Resistance (Note 2) WDFN-10L 3x3, θJA --------------------------------------------------------------------------------------------------- 70°C/W WDFN-10L 3x3, θJC --------------------------------------------------------------------------------------------------- 8.2°C/W SOP-8 (Exposed Pad), θJA ------------------------------------------------------------------------------------------ 75°C/W SOP-8 (Exposed Pad), θJC ----------------------------------------------------------------------------------------- 15°C/W z Lead Temperature (Soldering, 10 sec.) --------------------------------------------------------------------------- 260°C z Junction Temperature ------------------------------------------------------------------------------------------------- 150°C z Storage Temperature Range ---------------------------------------------------------------------------------------- −65°C to 150°C z ESD Susceptibility (Note 3) HBM (Human Body Mode) ------------------------------------------------------------------------------------------ 2kV MM (Machine Mode) -------------------------------------------------------------------------------------------------- 200V z z 子 电 维 佳 富 圳 深 z z z 4 1 2 3 8 / 5 2 5 Recommended Operating Conditions 0 5 4 室 5 0 28 (Note 4) 厦 Supply Input Voltage, PVIN, SVIN --------------------------------------------------------------------------------- 2.7V to 5.5V Junction Temperature Range ---------------------------------------------------------------------------------------- −40°C to 125°C Ambient Temperature Range ---------------------------------------------------------------------------------------- −40°C to 85°C 5 1 38 2 5 际 国 Electrical Characteristics (VIN = 3.3V, TA = 25°C, unless otherwise specified) 5 7 0 Parameter 诚 Symbol Feedback Reference Voltage VREF Feedback Leakage Current IFB DC Bias Current 华 市 Output Voltage Line Regulation 圳 Output Voltage Load Regulation 深 Test Conditions 鼎 北 强 大 Active , VFB = 0.7V, Not Switching Shutdown VIN = 2.7V to 5.5V I OUT = 0A I OUT = 0A to 3A Switch Leakage Current Switching Frequency Min Typ Max Unit 0.594 0.6 0.606 V -- 0.1 0.4 μA -- 110 140 -- -- 1 -- 0.3 -- %/V −1 -- 1 % -- -- 1 μA 0.8 1 1.2 MHz μA Switch On Resistance, High RDS(ON)_P VIN = 5V -- 69 -- mΩ Switch On Resistance, Low RDS(ON)_N VIN = 5V -- 49 -- mΩ P-MOSFET Current Limit ILIM 4 -- -- A Under Voltage Lockout Threshold VUVLO VIN Rising 2.2 2.4 2.6 VIN Falling 2 2.2 2.4 V To be continued www.richtek.com 4 DS8068A-03 May 2011 RT8068A Parameter Symbol Logic-High EN Input Threshold Voltage Logic-Low Test Conditions Min Typ Max VIH 1.6 -- -- VIL -- -- 0.4 -- 500 -- kΩ -- 150 -- °C -- 20 -- °C 500 -- -100 --- μs Ω 115 120 130 % 57 66 75 % 85 90 -- % -- 50 5 -- % EN Pull Low Resistance Over Temperature Protection Over Temperature Protection Hysteresis Soft-Start Time VOUT Discharge Resistance VOUT Over Voltage Protection (Latch-Off, Delay Time = 10μs) VOUT Under Voltage Lock Out (Latch-Off) TSD tSS 子 电 Measured FB, With Respect to VREF Power Good 维 Power Good Hysteresis 佳 4 4 1 2 3 Unit V Note 1. Stresses listed as the above "Absolute Maximum Ratings" may cause permanent damage to the device. These are for 富 stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the 圳 室 5 0 operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability. 深 /8 5 2 5 28 Note 2. θJA is measured in natural convection at TA = 25°C on a high effective thermal conductivity four-layer test board of JEDEC 51-7 thermal measurement standard. The measurement case position of θJC is on the exposed pad of the packages. 5 1 Note 3. Devices are ESD sensitive. Handling precaution is recommended. 38 大 Note 4. The device is not guaranteed to function outside its operating conditions. 2 5 际 国 诚 75 0 厦 鼎 北 强 华 市 圳 深 DS8068A-03 May 2011 www.richtek.com 5 RT8068A Typical Operating Characteristics Efficiency vs. Load Current Efficiency vs. Load Current 100 100 90 80 70 70 60 50 40 30 60 50 40 30 20 20 10 子 10 VOUT = 3.3V 0 0 0 0.5 1 1.5 2 2.5 电 3 0 维 Load Current (A) 佳 Efficiency vs. Load Current 圳 VIN = 3.3V VIN = 5V 80 70 深 60 40 5 2 5 38 30 20 2 5 10 0 5 7 0 0 0.5 1 2 3 VIN = 5V 大 1.795 VIN = 3.3V 际 1.790 0 1 1.5 2 2.5 3 Output Current (A) Current Limit vs. Temperature 强 6.5 Current Limit (A) Current Limit (A) 0.5 7.0 圳 5.0 VOUT = 1.8V 1.780 北 市 5.5 28 厦 1.800 鼎 华 6.0 3 室 5 0 1.805 Current Limit vs. Input Voltage 6.5 2.5 4 4 1.810 国 诚 2.5 Load Current (A) 7.0 2 1.785 VOUT = 1.05V 1.5 1.5 Load Current (A) /8 1.815 5 1 50 50 1 1 2 3 1.820 Output Voltage (V) 90 0.5 VOUT = 1.8V Output Voltage vs. Output Current 富 100 Efficiency (%) VIN = 3.3V VIN = 5V 80 Efficiency (%) Efficiency (%) 90 VIN = 4.2V VIN = 5V 深 4.5 4.0 3.5 VIN = 5V 6.0 5.5 VIN = 3.3V 5.0 4.5 4.0 3.5 VOUT = 1.05V 3.0 VOUT = 1.05V 3.0 2.5 3 3.5 4 4.5 Input Voltage (V) www.richtek.com 6 5 5.5 -50 -25 0 25 50 75 100 125 Temperature (°C) DS8068A-03 May 2011 RT8068A RDS(ON) vs. Temperature Load Transient Response 90 85 80 Ω) RDS(ON) (mΩ VOUT (50mV/Div) P-MOSFET 75 70 65 60 55 IOUT (2A/Div) 50 45 N-MOSFET 40 子 VIN = 5V 35 -50 -25 0 25 50 75 100 电 125 维 Temperature (°C) 佳 Load Transient Response 圳 VLX (5V/Div) 38 诚 Time (50μs/Div) 鼎 北 28 厦 VIN = 5V, VOUT = 1.8V, IOUT = 1.5A Time (500ns/Div) Over Voltage Protection 强 华 VOUT (5mV/Div) VLX (5V/Div) Switching 室 5 0 大 际 ILX (1A/Div) 国 VIN = 5V, VOUT = 1.8V, IOUT = 1.5A to 3A 5 7 0 3 8 / 5 2 5 5 1 2 5 4 1 2 VOUT (5mV/Div) 深 IOUT (2A/Div) 0 5 4 Time (50μs/Div) Switching 富 VOUT (50mV/Div) VIN = 5V, VOUT = 1.8V, IOUT = 0.5A to 3A 市 圳 深 ILX (2A/Div) VIN = 5V, VOUT = 1.8V, IOUT = 3A Time (500ns/Div) DS8068A-03 May 2011 VOUT (1V/Div) VLX (2V/Div) VIN = 5V, VOUT = 1.8V, IOUT = 1A Time (10μs/Div) www.richtek.com 7 RT8068A Under Voltage Protection Over Current Protection VIN = 5V, VOUT = 1.8V VIN = 5V, VOUT = 1.8V VOUT (1V/Div) VOUT (1V/Div) ILX (5A/Div) VLX (2V/Div) VLX (2V/Div) 子 电 Time (5μs/Div) 维 佳 Power On from VIN 深 VIN (2V/Div) VOUT (1V/Div) VOUT = 1.8V, IOUT = 3A 5 7 0 Time (2.5ms/Div) 诚 鼎 市 圳 深 ILX (2A/Div) Time (2.5ms/Div) VEN (5V/Div) VOUT (1V/Div) VIN = 5V, VOUT = 1.8V, IOUT = 3A Time (200μs/Div) www.richtek.com 8 VOUT = 1.8V, IOUT = 3A Power Off from EN 强 华 VEN (5V/Div) 国 厦 大 际 ILX (2A/Div) 北 Power On from EN VOUT (1V/Div) VOUT (1V/Div) 室 5 0 28 VIN (2V/Div) 5 5 1 2 5 3 8 / 25 38 ILX (2A/Div) 4 1 2 Power Off from VIN 富 圳 0 5 4 Time (2.5μs/Div) ILX (2A/Div) VIN = 5V, VOUT = 1.8V, IOUT = 3A Time (40μs/Div) DS8068A-03 May 2011 RT8068A Application Information The RT8068A is a single-phase buck converter. It provides single feedback loop, current mode control with fast transient response. An internal 0.6V reference allows the output voltage to be precisely regulated for low output voltage applications. A fixed switching frequency (1MHz) oscillator and internal compensation are integrated to minimize external component count. Protection features include over current protection, under voltage protection, over voltage protection and over temperature protection. UVLO Protection Output Voltage Setting Inductor Selection Connect a resistive voltage divider at the FB between VOUT and GND to adjust the output voltage. The output voltage is set according to the following equation : R VOUT = VREF × ⎛⎜ 1 + FB1 ⎞⎟ R FB2 ⎠ ⎝ where VREF is 0.6V (typ.). The switching frequency (on-time) and operating point (% ripple or LIR) determine the inductor value as shown below: The RT8068A has input Under Voltage Lockout protection (UVLO). If the input voltage exceeds the UVLO rising threshold voltage (2.4V typ.), the converter resets and prepares the PWM for operation. If the input voltage falls below the UVLO falling threshold voltage during normal operation, the device will stop switching. The UVLO rising and falling threshold voltage has a hysteresis to prevent noise-caused reset. 子 电 维 L= 佳 富 圳 VOUT RFB1 FB 深 RFB2 鼎 强 华 市 The RT8068A provides an internal soft-start function to prevent large inrush current and output voltage overshoot when the converter starts up. The soft-start (SS) automatically begins once the chip is enabled. During softstart, the internal soft-start capacitor becomes charged and generates a linear ramping up voltage across the capacitor. This voltage clamps the voltage at the FB pin, causing PWM pulse width to increase slowly and in turn reduce the output surge current. The internal 0.6V reference takes over the loop control once the internal ramping-up voltage becomes higher than 0.6V. 圳 深 DS8068A-03 May 2011 28 厦 大 际 国 诚 北 Internal Soft-Start 室 5 0 IPEAK = ILOAD(MAX) + ⎛⎜ LIR × ILOAD(MAX) ⎞⎟ ⎝ 2 ⎠ The EN pin allows for power sequencing between the controller bias voltage and another voltage rail. The RT8068A remains in shutdown if the EN pin is lower than 400mV. When the EN pin rises above the VEN trip point, the RT8068A begins a new initialization and soft-start cycle. 5 7 0 3 8 / 5 2 5 38 2 5 4 1 2 Find a low loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. Ferrite cores are often the best choice, although powdered iron is inexpensive and can work well at 200kHz. The core must be large enough not to saturate at the peak inductor current (IPEAK) : Figure 1. Setting VOUT with a Voltage Divider Chip Enable and Disable VOUT × ( VIN − VOUT ) fSW × LIR × ILOAD(MAX) × VIN where LIR is the ratio of the peak-to-peak ripple current to the average inductor current. 5 1 GND 0 5 4 The calculation above serves as a general reference. To further improve transient response, the output inductor can be further reduced. This relation should be considered along with the selection of the output capacitor. Input Capacitor Selection High quality ceramic input decoupling capacitor, such as X5R or X7R, with values greater than 20μF are recommended for the input capacitor. The X5R and X7R ceramic capacitors are usually selected for power regulator capacitors because the dielectric material has less capacitance variation and more temperature stability. Voltage rating and current rating are the key parameters when selecting an input capacitor. Generally, selecting an input capacitor with voltage rating 1.5 times greater than the maximum input voltage is a conservatively safe design. www.richtek.com 9 RT8068A The input capacitor is used to supply the input RMS current, which can be approximately calculated using the following equation : IIN_RMS = ILOAD × VOUT ⎛ VOUT ⎞ × 1− VIN ⎜⎝ VIN ⎟⎠ during load transient. However, the ceramic capacitor can only provide low capacitance value. Therefore, use a mixed combination of electrolytic capacitor and ceramic capacitor to obtain better transient performance. Power Good Output (PGOOD) The next step is selecting a proper capacitor for RMS current rating. One good design is using more than one capacitor with low equivalent series resistance (ESR) in parallel to form a capacitor bank. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be approximately calculated using the following equation : PGOOD is an open-drain type output and requires a pullup resistor. PGOOD is actively held low in soft-start, standby, and shutdown. It is released when the output voltage rises above 90% of nominal regulation point. The PGOOD signal goes low if the output is turned off or is 10% below its nominal regulation point. ΔVIN = 子 IOUT(MAX) × 0.25 CIN × fSW 电 The output voltage can be continuously monitored for under voltage. When under voltage protection is enabled, both UGATE and LGATE gate drivers will be forced low if the output is less than 66% of its set voltage threshold. The UVP will be ignored for at least 3ms (typ.) after start up or a rising edge on the EN threshold. Toggle EN threshold or cycle VIN to reset the UVP fault latch and restart the controller. 维 For example, if IOUT_MAX = 3A, CIN = 20μF, fSW = 1MHz, the input voltage ripple will be 37.5mV. 佳 富 Output Capacitor Selection 圳 The output capacitor and the inductor form a low pass filter in the buck topology. In steady state condition, the ripple current flowing into/out of the capacitor results in ripple voltage. The output voltage ripple (VP-P) can be calculated by the following equation : 深 VP_P 5 1 2 5 0 鼎 北 强 For a given output voltage sag specification, the ESR value can be determined. 华 市 Another parameter that has influence on the output voltage sag is the equivalent series inductance (ESL). The rapid change in load current results in di/dt during transient. Therefore, the ESL contributes to part of the voltage sag. Using a capacitor with low ESL can obtain better transient performance. Generally, using several capacitors connected in parallel can have better transient performance than using a single capacitor for the same total ESR. 圳 深 Unlike the electrolytic capacitor, the ceramic capacitor has relatively low ESR and can reduce the voltage deviation 28 厦 大 The RT8068A is latched once OVP is triggered and can only be released by toggling EN threshold or cycling VIN. There is a 10μs delay built into the over voltage protection circuit to prevent false transition. 际 国 诚 75 室 5 0 Over Voltage Protection (OVP) 38 When load transient occurs, the output capacitor supplies the load current before the controller can respond. Therefore, the ESR will dominate the output voltage sag during load transient. The output voltage undershoot (VSAG) can be calculated by the following equation : VSAG = ΔILOAD × ESR 4 1 2 3 8 / 5 2 5 1 ⎞ = LIR × ILOAD(MAX) × ⎛⎜ ESR + ⎟ 8 × C OUT × fSW ⎠ ⎝ www.richtek.com 10 0 5 4 Under Voltage Protection (UVP) Over Current Protection (OCP) The RT8068A provides over current protection by detecting high side MOSFET peak inductor current. If the sensed peak inductor current is over the current limit threshold (4A typ.), the OCP will be triggered. When OCP is tripped, the RT8068A will keep the over current threshold level until the over current condition is removed. Thermal Shutdown (OTP) The device implements an internal thermal shutdown function when the junction temperature exceeds 150°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds the thermal shutdown threshold. Once the die temperature decreases below the hysteresis of 20°C, the device reinstates the power up sequence. DS8068A-03 May 2011 RT8068A The maximum power dissipation depends on the operating ambient temperature for fixed T J(MAX) and thermal Thermal Considerations For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula : resistance, θJA. For the RT8068A package, the derating curves in Figure 2 allow the designer to see the effect of rising ambient temperature on the maximum power dissipation. Layout Considerations Layout is very important in high frequency switching converter design. The PCB can radiate excessive noise and contribute to converter instability with improper layout. Certain points must be considered before starting a layout using the RT8068A. PD(MAX) = (TJ(MAX) − TA) / θJA where TJ(MAX) is the maximum junction temperature, TA is the ambient temperature, and θJA is the junction to ambient thermal resistance. 子 电 For recommended operating condition specifications of the RT8068A, the maximum junction temperature is 125°C and TA is the ambient temperature. The junction to ambient thermal resistance, θJA, is layout dependent. For SOP-8 维 佳 富 (Exposed Pad) packages, the thermal resistance, θJA, is 75°C/W on a standard JEDEC 51-7 four-layer thermal test board. For WDFN-10L 3x3 packages, the thermal resistance, θJA, is 70°C/W on a standard JEDEC 51-7 four-layer thermal test board. The maximum power dissipation at TA = 25°C can be calculated by the following formulas : 5 2 5 38 PD(MAX) = (125°C − 25°C) / (75°C/W) = 1.333W for SOP-8 (Exposed Pad) package Maximum Power Dissipation (W)1 PD(MAX) = (125°C − 25°C) / (70°C/W) = 1.429W for WDFN-10L 3x3 package 75 1.50 1.40 1.30 1.20 1.10 1.00 0.90 0.80 0.70 0.60 0.50 0.40 0.30 0.20 0.10 0.00 0 鼎 北 强 华 市 际 An example of PCB layout guide is shown in Figure 3. for reference. LX LX VOUT LX RPGOOD PGOOD VIN EN REN 圳 深 50 大 The GND pin and Exposed Pad should be connected to a strong ground plane for heat sinking and noise protection. COUT SOP-8 (Exposed Pad) 25 厦 The output capacitor must be placed near the IC. WDFN-10L 3x3 0 75 28 国 诚 Four-Layer PCB 100 125 室 5 0 Ensure all feedback network connections are short and direct. Place the feedback network as close to the chip as possible. 5 1 2 5 3 8 / LX node encounters high frequency voltage swings so it should be kept in a small area. Keep sensitive components away from the LX node to prevent stray capacitive noise pick-up. 1 2 3 4 5 Input capacitor must be placed as close to the IC as possible. GND 11 LX should be connected to inductor by wide and short trace. Keep sensitive components away from this trace. 10 9 8 7 6 PVIN PVIN SVIN NC FB CIN1 CIN2 R2 R1 VOUT 深 4 1 2 Put the input capacitor as close as possible to the device pins (VIN and GND). GND 圳 0 5 4 Make the traces of the main current paths as short and wide as possible. The voltage divider must be connected as close to the device as possible. Ambient Temperature (°C) Figure 2. Derating Curves for RT8068A Packages DS8068A-03 May 2011 Figure 3. PCB Layout Guide www.richtek.com 11 RT8068A Outline Dimension D2 D L E E2 SEE DETAIL A 1 e 子 b A 电 A3 A1 维 佳 富 圳 深 Min 0.028 A1 0.000 0.050 0.000 0.175 0.250 0.180 0.300 -2 55 D 2.300 E 2.950 E2 1.500 L 强 华 市 北 0.350 4 1 2 室 5 0 28 厦 大 Max 0.031 0.002 0.007 0.010 0.007 0.012 3.050 0.116 0.120 2.650 0.091 0.104 3.050 0.116 0.120 1.750 0.059 0.069 诚 鼎 DETAIL A Pin #1 ID and Tie Bar Mark Options 际 国 2.950 D2 e 圳 Max 0.800 38 1 Dimensions In Inches 0.700 b 07 25 A A3 2 0 5 4 3 8 / 5 5 1 Min 1 Note : The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated. Dimensions In Millimeters Symbol 2 0.500 0.020 0.450 0.014 0.018 W-Type 10L DFN 3x3 Package 深 www.richtek.com 12 DS8068A-03 May 2011 RT8068A H A M EXPOSED THERMAL PAD (Bottom of Package) Y J B X F 子 C 电 I 维 佳 Dimensions In Millimeters Symbol 富 Min A 深 C D 4.000 1.346 1.753 5 5 1 0.330 0.000 0.152 5.791 6.200 M 07 Option 1 华 厦 0.020 0.053 0.010 0.000 0.006 0.228 0.244 1.270 0.016 0.050 2.300 0.079 0.091 国 X 2.000 Y 2.000 2.300 0.079 0.091 2.100 2.500 0.083 0.098 3.000 3.500 0.118 0.138 X 北 强 Option 2 鼎 0.069 际 Y 室 5 0 28 0.053 大 诚 0.406 0.157 0.007 0.254 55 0.150 0.047 0.170 -2 0.197 1.346 H J 0.189 0.013 1.194 38 Max 0.510 F I 市 / 5 2 3.810 Min 83 5.004 圳 B 4 1 2 Dimensions In Inches Max 4.801 0 5 4 D 8-Lead SOP (Exposed Pad) Plastic Package 圳 深 Richtek Technology Corporation Richtek Technology Corporation Headquarter Taipei Office (Marketing) 5F, No. 20, Taiyuen Street, Chupei City 5F, No. 95, Minchiuan Road, Hsintien City Hsinchu, Taiwan, R.O.C. Taipei County, Taiwan, R.O.C. Tel: (8863)5526789 Fax: (8863)5526611 Tel: (8862)86672399 Fax: (8862)86672377 Email: [email protected] Information that is provided by Richtek Technology Corporation is believed to be accurate and reliable. Richtek reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. No third party intellectual property infringement of the applications should be guaranteed by users when integrating Richtek products into any application. No legal responsibility for any said applications is assumed by Richtek. DS8068A-03 May 2011 www.richtek.com 13