APPLICATIONS RF Transmitter Power Amplifier Setpoint Control and Level Monitoring Logarithmic Amplifier for RSSI Measurement Cellular Base Stations, Radio Link, Radar PRODUCT DESCRIPTION The AD8313 is a complete multistage demodulating logarithmic amplifier, capable of accurately converting an RF signal at its differential input to an equivalent decibel-scaled value at its dc output. The AD8313 maintains a high degree of log conformance for signal frequencies from 0.1 GHz to 2.5 GHz and is useful over the range of 10 MHz to 3.5 GHz. The nominal input dynamic range is –65 dBm to 0 dBm (re: 50 Ω), and the sensitivity can be increased by 6 dB or more with a narrow band input impedance matching network or balun. Application is straightforward, requiring only a single supply of 2.7 V–5.5 V and the addition of a suitable input and supply decoupling. Operating on a 3 V supply, its 13.7 mA consumption (for TA = +25°C) amounts to only 41 mW. A power-down feature is provided; the input is taken high to initiate a low current (20 µA) sleep mode, with a threshold at half the supply voltage. The AD8313 uses a cascade of eight amplifier/limiter cells, each having a nominal gain of 8 dB and a –3 dB bandwidth of 3.5 GHz, for a total midband gain of 64 dB. At each amplifier output, a detector (rectifier) cell is used to convert the RF signal to baseband form; a ninth detector cell is placed directly at the input of the AD8313. The current-mode outputs of these cells are summed to generate a piecewise linear approximation to the logarithmic function, and converted to a low impedance voltagemode output by a transresistance stage, which also acts as a lowpass filter. FUNCTIONAL BLOCK DIAGRAM NINE DETECTOR CELLS + + + + + IvV VOUT VPOS CINT INHI 8dB 8dB 8dB LP 8dB INLO VSET VvI EIGHT 8dB 3.5GHz AMPLIFIER STAGES INTERCEPT CONTROL AD8313 VPOS SLOPE CONTROL BAND-GAP REFERENCE COMM GAIN BIAS PWDN When used as a log amp, the scaling is determined by a separate feedback interface (a transconductance stage) that sets the slope to approximately 18 mV/dB; used as a controller, this stage accepts the setpoint input. The logarithmic intercept is positioned to nearly –100 dBm, and the output runs from about 0.45 V dc at –73 dBm input to 1.75 V dc at 0 dBm input. The scale and intercept are supply and temperature stable. The AD8313 is fabricated on Analog Devices’ advanced 25 GHz silicon bipolar IC process and is available in a 8-lead µSOIC package. The operating temperature range is –40°C to +85°C. An evaluation board is available. 2.0 5 FREQUENCY = 1.9GHz 1.8 4 1.6 3 1.4 2 1.2 1 1.0 0 0.8 –1 0.6 –2 0.4 –3 0.2 –4 0 –80 –70 –60 –50 –40 –30 INPUT AMPLITUDE – dBm –20 –10 0 OUTPUT ERROR – dB FEATURES Wide Bandwidth: 0.1 GHz to 2.5 GHz Min High Dynamic Range: 70 dB to ⴞ3.0 dB High Accuracy: ⴞ1.0 dB over 65 dB Range (@ 1.9 GHz) Fast Response: 40 ns Full-Scale Typical Controller Mode with Error Output Scaling Stable Over Supply and Temperature Wide Supply Range: +2.7 V to +5.5 V Low Power: 40 mW at 3 V Power-Down Feature: 60 W at 3 V Complete and Easy to Use OUTPUT VOLTAGE – Volts DC a 0.1 GHz–2.5 GHz, 70 dB Logarithmic Detector/Controller AD8313 –5 Figure 1. Typical Logarithmic Response and Error vs. Input Amplitude REV. B Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 1999 AD8313–SPECIFICATIONS (@ T = +25ⴗC, V = +5.0 V , R ≥ 10 k⍀ unless otherwise noted) A Parameter SIGNAL INPUT INTERFACE Specified Frequency Range DC Common-Mode Voltage Input Bias Currents Input Impedance LOG (RSSI) MODE 100 MHz5 ± 3 dB Dynamic Range6 Range Center ± 1 dB Dynamic Range Slope Intercept ± 3 dB Dynamic Range Range Center ± 1 dB Dynamic Range Slope Intercept Temperature Sensitivity 900 MHz5 ± 3 dB Dynamic Range Range Center ± 1 dB Dynamic Range Slope Intercept ± 3 dB Dynamic Range Range Center ± 1 dB Dynamic Range Slope Intercept Temperature Sensitivity 7 1.9 GHz ± 3 dB Dynamic Range Range Center ± 1 dB Dynamic Range Slope Intercept ± 3 dB Dynamic Range Range Center ± 1 dB Dynamic Range Slope Intercept Temperature Sensitivity 7 2.5 GHz ± 3 dB Dynamic Range Range Center ± 1 dB Dynamic Range Slope Intercept ± 3 dB Dynamic Range Range Center ± 1 dB Dynamic Range Slope Intercept Temperature Sensitivity S 1 L Min2 Conditions Typ 0.1 Max2 Units 2.5 GHz V µA Ω储pF4 VPOS – 0.75 10 900储1.1 fRF < 100 MHz3 Sinusoidal, input termination configuration shown in Figure 27. Nominal Conditions 53.5 65 –31.5 56 17 19 –96 –88 +2.7 V ≤ VS ≤ +5.5 V, –40°C ≤ T ≤ +85°C 51 64 –31 55 16 19 –99 –89 PIN = –10 dBm –0.022 21 –80 22 –75 dB dBm dB mV/dB dBm dB dBm dB mV/dB dBm dB/°C Nominal Conditions 60 +2.7 V ≤ VS ≤ +5.5 V, –40°C ≤ T ≤ +85°C 15.5 –105 55.5 15 –110 PIN = –10 dBm 69 –32.5 62 18 –93 68.5 –32.75 61 18 –95 –0.019 20.5 –81 21 –80 dB dBm dB mV/dB dBm dB dBm dB mV/dB dBm dB/°C Nominal Conditions 52 +2.7 V ≤ VS ≤ +5.5 V, –40°C ≤ T ≤ +85°C 15 –115 50 14 –125 PIN = –10 dBm 73 –36.5 62 17.5 –100 73 36.5 60 17.5 –101 –0.019 20.5 –85 21.5 –78 dB dBm dB mV/dB dBm dB dBm dB mV/dB dBm dB/°C Nominal Conditions 48 +2.7 V ≤ VS ≤ +5.5 V, –40°C ≤ T ≤ +85°C 16 –111 47 14.5 –128 PIN = –10 dBm –2– 66 –34 46 20 –92 68 –34.5 46 20 –92 –0.040 25 –72 25 –56 dB dBm dB mV/dB dBm dB dBm dB mV/dB dBm dB/°C REV. B AD8313 Parameter 2 Conditions Min Typ 2 Max Units 5 3.5 GHz ± 3 dB Dynamic Range ± 1 dB Dynamic Range Slope Intercept CONTROL MODE Controller Sensitivity Low Frequency Gain Open-Loop Corner Frequency Open-Loop Slew Rate VSET Delay Time VOUT INTERFACE Current Drive Capability Source Current Sink Current Minimum Output Voltage Maximum Output Voltage Output Noise Spectral Density Small Signal Response Time Large Signal Response Time f = 900 MHz VSET to VOUT8 VSET to VOUT8 f = 900 MHz Open Loop Open Loop PIN = –60 dBm, fSPOT = 100 Hz PIN = –60 dBm, fSPOT = 10 MHz PIN = –60 dBm to –57 dBm, 10% to 90% PIN = No Signal to 0 dBm, Settled to 0.5 dB VSET INTERFACE Input Voltage Range Input Impedance POWER-DOWN INTERFACE PWDN Threshold Power-Up Response Time PWDN Input Bias Current POWER SUPPLY Operating Range Powered Up Current Powered Down Current 43 35 24 –65 dB dB mV/dB dBm 23 84 700 2.5 150 V/dB dB Hz V/µs ns 400 10 50 VPOS – 0.1 2.0 1.3 40 110 µA mA mV V µV/√Hz µV/√Hz ns ns 18k储1 V Ω储pF VPOS/2 V 1.8 5 <1 µs µA µA 0 Time delay following HI to LO transition until device meets full specifications. PWDN = 0 V PWDN = VS VPOS +2.7 +4.5 V ≤ VS ≤ +5.5 V, –40°C ≤ T ≤ +85°C +2.7 V ≤ VS ≤ +3.3 V, –40°C ≤ T ≤ +85°C +4.5 V ≤ VS ≤ +5.5 V, –40°C ≤ T ≤ +85°C +2.7 V ≤ VS ≤ +3.3 V, –40°C ≤ T ≤ +85°C 60 160 13.7 50 20 +5.5 15.5 18.5 18.5 150 50 NOTES 1 Except where otherwise noted, performance at V S = +3.0 V is equivalent to +5.0 V operation. 2 Minimum and maximum specified limits on parameters that are guaranteed but not tested are six sigma values. 3 Input impedance shown over frequency range in Figure 24. 4 Double slashes (储) denote “in parallel with.” 5 Linear regression calculation for error curve taken from –40 dBm to –10 dBm for all parameters. 6 Dynamic range refers to range over which the linearity error remains within the stated bound. 7 Linear regression calculation for error curve taken from –60 dBm to –5 dBm for 3 dB dynamic range. All other regressions taken from –40 dBm to –10 dBm. 8 AC response shown in Figure 10. Specifications subject to change without notice. REV. B –3– V mA mA mA µA µA AD8313 PIN FUNCTION DESCRIPTIONS ABSOLUTE MAXIMUM RATINGS* Supply Voltage VS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5 V VOUT, VSET, PWDN . . . . . . . . . . . . . . . . . . . . . . 0 V, VPOS Input Power Differential (re: 50 Ω, 5.5 V) . . . . . . . . . +25 dBm Input Power Single-Ended (re: 50 Ω, 5.5 V) . . . . . . . +19 dBm Internal Power Dissipation . . . . . . . . . . . . . . . . . . . . . 200 mW θJA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 200°C/W Maximum Junction Temperature . . . . . . . . . . . . . . . . +125°C Operating Temperature Range . . . . . . . . . . . . –40°C to +85°C Storage Temperature Range . . . . . . . . . . . . . –65°C to +150°C Lead Temperature Range (Soldering 60 sec) . . . . . . . . +300°C *Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may effect device reliability. Pin Name Description 1, 4 VPOS 2 INHI 3 INLO 5 PWDN 6 7 COMM VSET 8 VOUT Positive supply voltage (VPOS), +2.7 V to +5.5 V. Noninverting Input. This input should be ac coupled. Inverting Input. This input should be ac coupled. Connect pin to ground for normal operating mode. Connect pin to supply for powerdown mode. Device Common. Setpoint input for operation in controller mode. To operate in RSSI mode, short VSET and VOUT. Logarithmic/Error Output. PIN CONFIGURATION VPOS 1 INHI 2 8 AD8313 VOUT VSET TOP VIEW INLO 3 (Not to Scale) 6 COMM VPOS 4 7 5 PWDN ORDERING GUIDE Model AD8313ARM AD8313ARM-REEL AD8313ARM-REEL7 AD8313-EVAL Temperature Range Package Descriptions Package Option Brand Code –40°C to +85°C –40°C to +85°C –40°C to +85°C 8-Lead µSOIC 13” Tape and Reel 7” Tape and Reel Evaluation Board RM-08 RM-08 RM-08 J1A J1A J1A CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8313 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy [>250 V HBM] electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. –4– WARNING! ESD SENSITIVE DEVICE REV. B Typical Performance Characteristics– AD8313 VS = +5V INPUT MATCH SHOWN IN FIGURE 27 1.8 1.6 1.6 3 1.4 1.4 2 100MHz 1.2 2.5GHz 0.8 0.8 –1 +858C –2 –3 SLOPE AND INTERCEPT NORMALIZED AT +258C AND APPLIED TO –408C AND +858C 0.2 –60 –50 –40 –30 –20 INPUT AMPLITUDE – dBm –10 0 0 –70 10 Figure 2. VOUT vs. Input Amplitude –60 –50 –40 –30 –20 –10 INPUT AMPLITUDE – dBm –4 0 5 2.0 VS = +5V INPUT MATCH SHOWN IN FIGURE 27 VS = +5V INPUT MATCH SHOWN IN FIGURE 27 1.8 4 4 3 1.6 900MHz –408C VOUT – Volts 0 900MHz 2.5GHz 2 1.4 100MHz 1.9GHz –5 10 Figure 5. VOUT and Log Conformance vs. Input Amplitude at 900 MHz; –40 °C, +25 °C and +85 °C 6 –2 0 +258C 0.4 900MHz 0.2 2 1 –408C 1.0 0.6 0.4 0 –70 1.2 2.5GHz 100MHz 1 1.2 +258C 1.0 0.8 0 –1 +858C ERROR – dB 1.0 1.9GHz 0.6 ERROR – dB 4 ERROR – dB VS = +5V INPUT MATCH SHOWN IN FIGURE 27 VOUT – Volts VOUT – Volts 1.8 5 2.0 2.0 –2 0.6 1.9GHz –3 0.4 –4 0.2 –6 –70 –60 –50 –40 –30 –20 INPUT AMPLITUDE – dBm –10 0 0 –70 10 Figure 3. Log Conformance vs. Input Amplitude 1.8 VS = +5V INPUT MATCH SHOWN IN FIGURE 27 1.6 –60 –50 –40 –30 –20 –10 INPUT AMPLITUDE – dBm –4 0 –5 10 Figure 6. VOUT and Log Conformance vs. Input Amplitude at 1.9 GHz; –40 °C, +25 °C and +85 °C 2.0 5 2.0 SLOPE AND INTERCEPT NORMALIZED AT +258C AND APPLIED TO –408C AND +858C 4 1.8 3 1.6 5 VS = +5V INPUT MATCH SHOWN IN FIGURE 27 4 3 2 1 +258C 1.0 0 +858C 0.8 –1 VOUT – Volts –408C 1.2 ERROR – dB VOUT – Volts 1.4 1.4 2 1.2 1 1.0 0.6 –2 0.6 0.4 –3 0.4 –4 0.2 0.2 0 –70 SLOPE AND INTERCEPT NORMALIZED AT +258C AND APPLIED TO –408C AND +858C –60 –50 –40 –30 –20 INPUT AMPLITUDE – dBm –10 0 –5 10 0 –70 –1 SLOPE AND INTERCEPT NORMALIZED AT +258C AND APPLIED TO –408C AND +858C –2 –3 +858C –60 –50 –4 –40 –30 –20 –10 INPUT AMPLITUDE – dBm 0 –5 10 Figure 7. VOUT and Log Conformance vs. Input Amplitude at 2.5 GHz; –40 °C, +25 °C and +85 °C Figure 4. VOUT and Log Conformance vs. Input Amplitude at 100 MHz; –40 °C, +25 °C and +85 °C REV. B 0 +258C 0.8 ERROR – dB –408C –5– AD8313 –70 22 VPS = +5V INPUT MATCH SHOWN IN FIGURE 27 VPS = +5V INPUT MATCH SHOWN IN FIGURE 27 21 –80 INTERCEPT – dBm SLOPE – mV/dB +858C 20 +258C 19 –408C 18 +858C –90 +258C –100 17 –408C –110 16 0 500 1000 1500 FREQUENCY – MHz 2000 Figure 8. VOUT Slope vs. Frequency; –40 °C, +25 °C and +85 °C 1000 1500 FREQUENCY – MHz 500 2000 2500 Figure 11. VOUT Intercept vs. Frequency; –40 °C, +25 °C and +85 °C –70 24 23 –75 SPECIFIED OPERATING RANGE SPECIFIED OPERATING RANGE 22 –80 INTERCEPT – dBm 21 SLOPE – mV/dB 0 2500 2.5GHz 20 100MHz 19 900MHz 18 1.9GHz 17 –85 100MHz –90 2.5GHz –95 900MHz 1.9GHz –100 16 –105 15 14 2.5 3.0 3.5 4.0 4.5 5.0 SUPPLY VOLTAGE – V 5.5 –110 2.5 6.0 Figure 9. VOUT Slope vs. Supply Voltage 3.0 3.5 4.0 4.5 5.0 SUPPLY VOLTAGE – V 5.5 6.0 Figure 12. VOUT Intercept vs. Supply Voltage REF LEVEL = 92dB 10 SCALE: 10dB/DIV VSET TO VOUT GAIN – dB 2GHz RF INPUT VS = +5.5V INPUT MATCH SHOWN IN FIGURE 27 RF INPUT –70dBm mV/ Hz –60dBm –55dBm 1 –50dBm –45dBm –40dBm –35dBm –30dBm 100 1k 10k FREQUENCY – Hz 100k 0.1 100 1M Figure 10. AC Response from VSET to VOUT 1k 10k 100k FREQUENCY – Hz 1M 10M Figure 13. VOUT Noise Spectral Density –6– REV. B AD8313 100.00 CH. 1 & CH. 2: 200mV/DIV AVERAGE: 50 SAMPLES VS = +5.5V SUPPLY CURRENT – mA 13.7mA CH. 1 10.00 VS = +2.7V CH. 2 PULSED RF 100MHz, –45dBm CH. 1 GND 1.00 VPOS = +3V VPOS = +5V CH. 2 GND 0.10 40mA HORIZONTAL: 50ns/DIV 20mA 0.01 0 1 2 3 PWDN VOLTAGE – V 4 5 Figure 17. Response Time, No Signal to –45 dBm Figure 14. Typical Supply Current vs. PWDN Voltage CH. 1 & CH. 2: 1V/DIV CH. 1 & CH. 2: 500mV/DIV CH. 3: 5V/DIV AVERAGE: 50 SAMPLES VS = +5.5V VOUT @ VS = +5.5V CH. 1 CH. 1 GND VS = +2.7V CH. 2 CH. 1 GND VOUT @ VS = +2.7V CH. 2 GND PULSED RF 100MHz, 0dBm CH. 2 GND PWDN CH. 3 GND HORIZONTAL: 50ns/DIV HORIZONTAL: 1ms/DIV Figure 18. Response Time, No Signal to +0 dBm Figure 15. PWDN Response Time HP8648B 10MHz REF OUTPUT SIGNAL GENERATOR PIN = 0dBm RF OUT 10V +VS 0.01mF 1 VPOS 0.1mF HP8112A PULSE GENERATOR TEK P6205 FET PROBE OUT COMM 6 PULSE MODE IN OUT HP8112A PULSE GENERATOR TRIG OUT RF OUT TEK TDS784C SCOPE TRIG –6dB 10V +VS 0.01mF 0603 SIZE SURFACE MOUNT COMPONENTS ON A LOW LEAKAGE PC BOARD 0.01mF 1 VPOS 2 INHI VSET 7 3 INLO COMM 6 4 VPOS PWDN 5 0.1mF AD8313 4 VPOS PWDN 5 0.1mF Figure 16. Test Setup for PWDN Response Time VOUT 8 54.9V 10V +VS REV. B EXT TRIG 10MHz REF OUTPUT –6dB RF SPLITTER VSET 7 54.9V 3 INLO +VS VOUT 8 AD8313 2 INHI 0.01mF EXT TRIG HP8648B SIGNAL GENERATOR PULSE MODULATION MODE TEK P6205 FET PROBE TEK TDS784C SCOPE TRIG 0603 SIZE SURFACE MOUNT COMPONENTS ON A LOW LEAKAGE PC BOARD 10V 0.1mF Figure 19. Test Setup for RSSI-Mode Pulse Response –7– AD8313 2.0 The AD8313 is essentially an 8-stage logarithmic amplifier, specifically designed for use in RF measurement and power amplifier control applications at frequencies up to 2.5 GHz. A block diagram is shown in Figure 20. (For a full treatment of log-amp theory and design principles, consult the AD8307 data sheet). + + IvV 1.8 VOUT – Volts + NINE DETECTOR CELLS + + 5 SLOPE = 18mV/dB 4 1.6 3 1.4 2 1.2 1 1.0 0 0.8 –1 0.6 –2 ERROR – dB CIRCUIT DESCRIPTION VOUT VPOS 0.4 CINT INHI 8dB 8dB 8dB LP 8dB INLO VvI 0.2 VSET 0 –90 EIGHT 8dB 3.5GHz AMPLIFIER STAGES INTERCEPT CONTROL AD8313 VPOS SLOPE CONTROL BAND-GAP REFERENCE GAIN BIAS –3 INTERCEPT = –100dBm –4 –80 –70 –60 –50 –40 –30 INPUT AMPLITUDE – dBm –20 –10 0 –5 COMM Figure 21. Typical RSSI Response and Error vs. Input Power at 1.9 GHz PWDN The fluctuating current output generated by the detector cells, with a fundamental component at twice the signal frequency, is filtered first by a low-pass section inside each cell, and also by the output stage. The output stage converts these currents to a voltage, VOUT, at pin VOUT (Pin 8), which can swing “rail-torail.” The filter exhibits a two-pole response with a corner at approximately 12 MHz and full-scale rise time (10%–90%) of 40 ns. The residual output ripple at an input frequency of 100 MHz has an amplitude of under 1 mV. The output can drive a small resistive load: it can source currents of up to 400 µA, and sink up to 10 mA. The output is stable with any capacitive load, though settling time may be impaired. The low frequency incremental output impedance is approximately 0.2 Ω. Figure 20. Block Diagram A fully-differential design is used, and the inputs INHI and INLO (Pins 2 and 3) are internally biased to approximately 0.75 V below the supply voltage, and present a low frequency impedance of nominally 900 Ω in parallel with 1.1 pF. The noise spectral density referred to the input is 0.6 nV/√Hz, equivalent to a voltage of 35 µV rms in a 3.5 GHz bandwidth, or a noise power of –76 dBm re: 50 Ω. This sets the lower limit to the dynamic range; the Applications section shows how to increase the sensitivity by the use of a matching network or input transformer. However, the low end accuracy of the AD8313 is enhanced by specially shaping the demodulation transfer characteristic to partially compensate for errors due to internal noise. In addition to its use as an RF power measurement device (that is, as a logarithmic amplifier) the AD8313 may also be used in controller applications, by breaking the feedback path from VOUT to the VSET (Pin 7), which determines the slope of the output (nominally 18 mV/dB). This pin becomes the setpoint input in controller modes. In this mode, the voltage VOUT remains close to ground (typically under 50 mV) until the decibel equivalent of the voltage VSET is reached at the input, when VOUT makes a rapid transition to a voltage close to VPOS (see controller mode). The logarithmic intercept is nominally positioned at –100 dBm (re: 50 Ω) and this is effective in both the log amp mode and the controller mode. Each of the eight cascaded stages has a nominal voltage gain of 8 dB and a bandwidth of 3.5 GHz, and is supported by precision biasing cells which determine this gain and stabilize it against supply and temperature variations. Since these stages are direct-coupled and the dc gain is high, an offset-compensation loop is included. The first four of these stages, and the biasing system, are powered from Pin 4, while the later stages and the output interfaces are powered from Pin 1. The biasing is controlled by a logic interface PWDN (Pin 5); this is grounded for normal operation, but may be taken high (to VS) to disable the chip. The threshold is at VPOS/2 and the biasing functions are enabled and disabled within 1.8 µs. Thus, with Pins 7 and 8 connected (log amp mode) we have: VOUT = VSLOPE (PIN + 100 dBm) Each amplifier stage has a detector cell associated with its output. These nonlinear cells essentially perform an absolute-value (full-wave rectification) function on the differential voltages along this backbone, in a transconductance fashion; their outputs are in current-mode form and are thus easily summed. A ninth detector cell is added at the input of the AD8313. Since the mid-range response of each of these nine detector stages is separated by 8 dB, the overall dynamic range is about 72 dB (Figure 21). The upper end of this range is determined by the capacity of the first detector cell, and occurs at approximately 0 dBm. The practical dynamic range is over 70 dB, to the ± 3 dB error points. However, some erosion of this range will occur at temperature and frequency extremes. Useful operation to over 3 GHz is possible, and the AD8313 remains serviceable at 10 MHz (see Typical Performance Characteristics), needing only a small amount of additional ripple filtering. where PIN is the input power, stated in dBm when the source is directly terminated in 50 Ω. However, the input impedance of the AD8313 is much higher than 50 Ω and the sensitivity of this device may be increased by about 12 dB by using some type of matching network (see below), which adds a voltage gain and lowers the intercept by the same amount. This dependence on the choice of reference impedance can be avoided by restating the expression as: VOUT = 20 × VSLOPE × log (VIN/2.2 µV) where VIN is the rms value of a sinusoidal input appearing across Pins 2 and 3; here, 2.2 µV corresponds to the intercept, expressed in voltage terms. (For a more thorough treatment of the effect of signal waveform and metrics on the intercept positioning for a log amp, see the AD8307 data sheet). –8– REV. B AD8313 With Pins 7 and 8 disconnected (controller mode), the output may be stated as VOUT v VS VOUT v 0 when when ~0.75V 0.5pF VSLOPE (PIN + 100) > VSET 2.5kV VSLOPE (PIN + 100) < VSET when VSLOPE log (VIN/2.2 µV) > VSET VOUT v 0 when VSLOPE log (VIN/2.2 µV) < VSET GAIN BIAS 1.24V (1ST DETECTOR) VPOS 4 ~1.4mA 250V COMM Figure 23. Input Interface Simplified Schematic For high frequency use, Figure 24 shows the input impedance plotted on a Smith chart. This measured result of a typical device includes a 191 mil 50 Ω trace and a 680 pF capacitor to ground from the INLO pin. Frequency 100MHz 900MHz 1.9GHz 2.5GHz R +j 650 –j 55 –j 22 –j 23 –j X 400 135 65 43 100MHz AD8313 MEASURED 900MHz Power-Down Interface, PWDN 2.5GHz The power-down threshold is accurately centered at the midpoint of the supply as shown in Figure 22. If Pin 5 is left unconnected or tied to the supply voltage (recommended) the bias enable current is shut off, and the current drawn from the supply is predominately through a nominal 300 kΩ chain (20 µA at 3 V). When grounded, the bias system is turned on. The threshold level is accurately at VPOS/2. The input bias current at the PWDN pin when operating in the device “ON” state is approximately 5 µA for VPOS = 3 V. 1.9GHz 900V 1.1pF Figure 24. Typical Input Impedance Logarithmic/Error Output, VOUT The rail-to-rail output interface is shown in Figure 25. VOUT can run from within about 50 mV of ground, to within about 100 mV of the supply voltage, and is short-circuit safe to either supply. However, the sourcing load current ISOURCE is limited by that provided by the PNP transistor, to typically 400 µA. Larger load currents can be provided by adding an external NPN transistor (see Applications). The dc open-loop gain of this amplifier is high, and it may be regarded essentially as an integrator having a capacitance of 2 pF (CINT) driven by the current-mode signals generated by the summed outputs of the nine detector stages, which is scaled approximately 4.0 µA/dB. VPOS 4 150kV TO BIAS ENABLE 150kV 1 VPOS COMM 6 BIAS Figure 22. Power-Down Threshold Circuitry FROM SET-POINT Signal Inputs, INHI, INLO The simplest low frequency ac model for this interface consists of just a 900 Ω resistance RIN in shunt with a 1.1 pF input capacitance, CIN connected across INHI and INLO. Figure 23 shows these distributed in the context of a more complete schematic. The input bias voltage shown is for the enabled chip; when disabled, it will rise by a few hundred millivolts. If the input is coupled via capacitors, this change may cause a lowlevel signal transient to be introduced, having a time-constant formed by these capacitors and RIN. For this reason, largevalued coupling capacitors should be well matched; this is not necessary when using the small capacitors found in many impedance transforming networks used at high frequencies. REV. B TO 2ND STAGE 1.25kV 1.25kV 0.5pF This section describes the signal and control interfaces and their behavior. On-chip resistances and capacitances exhibit variations of up to ± 20%. These resistances are sometimes temperature dependent and the capacitances may be voltage dependent. 75kV 2.5kV 0.7pF INTERFACES PWDN 5 125V INLO 3 A further use of the separate VOUT and VSET pins is in raising the load-driving current capability by the inclusion of an external NPN emitter follower. More complete information about usage in these various modes is provided in the Applications section. 50kV 125V INHI 2 when the input is stated in terms of the power of a sinusoidal signal across a net termination impedance of 50 Ω. The transition zone between high and low states is very narrow, since the output stage behaves essentially as a fast integrator. The above equations may be restated as VOUT v VS TO STAGES 1 THRU 4 VPOS 1 SUMMED DETECTOR OUTPUTS I SOURCE 400mA gm STAGE CINT 8 VOUT LP LM 10mA MAX CL 6 COMM Figure 25. Output Interface Circuitry Thus, for a midscale RF input of about 3 mV, which is some 40 dB above the minimum detector output, this current is 160 µA and the output changes by 8 V/µs. When VOUT is connected to VSET, the rise and fall times are approximately 40 ns (for RL ≥ 10 kΩ). The nominal slew rate is ± 2.5 V/µs. The HF compensation technique results in stable operation with a large capacitive load, CL, though the positive-going slew rate will then be limited by ISOURCE/CL to 1 V/µs for CL = 400 pF. –9– AD8313 Setpoint Interface, VSET R1 10V The setpoint interface is shown in Figure 26. The voltage VSET is divided by a factor of three in a resistive attenuator of total resistance 18 kΩ. The signal is converted to a current by the action of the op amp and the resistor R3 (1.5 kΩ), which balances the current generated by the summed output of the nine detector cells at the input to the previous cell. The logarithmic slope is nominally 3 × 4.0 µA/dB × 1.5 kΩ ≈ 18 mV/dB. VPOS 680pF 680pF 1 VPOS 2 INHI VSET 7 3 INLO COMM 6 4 VPOS PWDN 5 0.1mF RPROT VOUT 8 AD8313 RL = 1MV 53.6V R2 10V +VS 0.1mF Figure 27. Basic Connections for Log (RSSI) Mode 1 25mA R1 12kV VSET +VS 8 FDBK 25mA TO O/P STAGE Operating in the Controller Mode Figure 28 shows the basic connections for operation in controller mode. The link between VOUT and VSET is broken and a “setpoint” is applied to VSET. Any difference between VSET and the equivalent input power to the AD8313, will drive VOUT either to the supply rail or close to ground. If VSET is greater than the equivalent input power, VOUT will be driven towards ground and vice versa. LP R2 6kV R3 1.5kV COMM 6 Figure 26. Setpoint Interface Circuitry +VS R1 10V APPLICATIONS Basic Connections for Log (RSSI) Mode Figure 27 shows the AD8313 connected in its basic measurement mode. A power supply of +2.7 V to +5.5 V is required. The power supply to each of the VPOS pins should be decoupled with a 0.1 µF, surface mount ceramic capacitor and a series resistor of 10 Ω. RPROT 1 0.1mF VPOS VOUT 8 AD8313 2 INHI VSET 7 3 INLO COMM 6 4 VPOS PWDN 5 CONTROLLER OUTPUT VSETPOINT INPUT R3 10V +VS The PWDN pin is shown as grounded. The AD8313 may be disabled by a logic “HI” at this pin. When disabled, the chip current is reduced to about 20 µA from its normal value of 13.7 mA. The logic threshold is at VPOS/2 and the enable function occurs in about 1.8 µs; note, however, that further settling time is generally needed at low input levels. While the input in this case is terminated with a simple 50 Ω broadband resistive match, there are a wide variety of ways in which the input termination can be accomplished. These are discussed in the Input Coupling section. Figure 28. Basic Connections for Operation in the Controller Mode This mode of operation is useful in applications where the output power of an RF power amplifier (PA) is to be controlled by an analog AGC loop (Figure 29). In this mode, a setpoint voltage, proportional in dB to the desired output power, is applied to the VSET pin. A sample of the output power from the PA, via a directional coupler or other means, is fed to the input of the AD8313. ENVELOPE OF TRANSMITTED SIGNAL VSET is connected to VOUT to establish a feedback path that controls the overall scaling of the logarithmic amplifier. The load resistance, RL, should not be lower than 5 kΩ in order that the full-scale output of 1.75 V can be generated with the limited available current of 400 µA max. As stated in the Absolute Maximum Ratings, an externally applied overvoltage on the VOUT pin that is outside the range 0 V to VPOS is sufficient to cause permanent damage to the device. If overvoltages are expected on the VOUT pin, a series resistor (RPROT) should be included as shown. A 500 Ω resistor is sufficient to protect against overvoltage up to ± 5 V; 1000 Ω should be used if an overvoltage of up to ± 15 V is expected. Since the output stage is meant to drive loads of no more than 400 µA, this resistor will not impact device performance for more high impedance drive applications (higher output current applications are discussed in the Increasing Output Current section). 0.1mF POWER AMPLIFIER RF IN DIRECTIONAL COUPLER AD8313 VOUT RFIN VSET SETPOINT CONTROL DAC Figure 29. Setpoint Controller Operation VOUT is applied to the gain control terminal of the power amplifier. The gain control transfer function of the power amplifier should be an inverse relationship, i.e., increasing voltage decreases gain. –10– REV. B AD8313 A positive input step on VSET (indicating a demand for increased power from the PA) will drive VOUT towards ground. This should be arranged to increase the gain of the PA. The loop will settle when VOUT settles to a voltage that sets the input power to the AD8313 to the dB equivalent of VSET. 3 BALANCED 2 ERROR – dB The signal may be coupled to the AD8313 in a variety of ways. In all cases, there must not be a dc path from the input pins to ground. Some of the possibilities include: dual input coupling capacitors, a flux-linked transformer, a printed-circuit balun, direct drive from a directional coupler, or a narrow-band impedance matching network. C2 680pF CIN BALANCED DR = 71dB MATCHED DR = 69dB –3 –90 –80 –70 –60 –50 –40 –30 –20 INPUT AMPLITUDE – dBm 0 10 3 TERMINATED DR = 75dB 2 MATCHED 1 TERMINATED 0 MATCHED DR = 73dB BALANCED –1 RIN BALANCED DR = 75dB –2 Figure 30. A Simple Broadband Resistive Input Termination –3 –90 The high pass corner frequency can be set higher according to the equation: f3 dB –10 Figure 31. Comparison of Terminated, Matched and Balanced Input Drive at 900 MHz AD8313 RMATCH 53.6V 0 –2 ERROR – dB C1 680pF MATCHED –1 Figure 30 shows a simple broadband resistive match. A termination resistor of 53.6 Ω combines with the internal input impedance of the AD8313 to give an overall resistive input impedance of approximately 50 Ω. The termination resistor should preferably be placed directly across the input pins, INHI to INLO, where it serves to lower the possible deleterious effects of dc offset voltages on the low end of the dynamic range. At low frequencies, this may not be quite as attractive, since it necessitates the use of larger coupling capacitors. The two 680 pF input coupling capacitors set the high-pass corner frequency of the network at 9.4 MHz. 50V SOURCE 50V TERMINATED DR = 66dB 1 Input Coupling –80 –70 –60 –50 –40 –30 –20 INPUT AMPLITUDE – dBm –10 0 10 Figure 32. Comparison of Terminated, Matched and Balanced Input Drive at 1900 MHz 1 = 2 × π × C × 50 A Narrow-Band LC Matching Example at 100 MHz C1× C 2 where: C = C1+ C 2 In high frequency applications, the use of a transformer, balun or matching network is advantageous. The impedance matching characteristics of these networks provide what is essentially a gain stage before the AD8313 that increases the device sensitivity. This gain effect is further explored in the following matching example. Figures 31 and 32 show device performance under these three input conditions at 900 MHz and 1900 MHz. While the 900 MHz case clearly shows the effect of input matching by realigning the intercept as expected, little improvement is seen at 1.9 GHz. Clearly, if no improvement in sensitivity is required, a simple 50 Ω termination may be the best choice for a given design based on ease of use and cost of components. While numerous software programs are available that allow the values of matching components to be easily calculated, a clear understanding of the calculations involved is valuable. A low frequency (100 MHz) value has been used for this exercise because of the deleterious board effects at higher frequencies. RF layout simulation software is useful when board design at higher frequencies is required. A narrow-band LC match can be implemented either as a series-inductance/shunt-capacitance or as a series-capacitance/ shunt-inductance. However, the concurrent requirement that the AD8313 inputs, INHI and INLO, be ac-coupled, makes a series-capacitance/shunt-inductance type match more appropriate (see Figure 33). 50V SOURCE 50V AD8313 C1 C2 LMATCH CIN RIN Figure 33. Narrow-Band Reactive Match REV. B –11– AD8313 Typically, the AD8313 will need to be matched to 50 Ω. The input impedance of the AD8313 at 100 MHz can be read from the Smith Chart (Figure 24) and corresponds to a resistive input impedance of 900 Ω in parallel with a capacitance of 1.1 pF. To make the matching process simpler, the input capacitance of the AD8313, CIN, can be temporarily removed from the calculation by adding a virtual shunt inductor (L2), which will resonate away CIN (Figure 34). This inductor will be factored back into the calculation later. This allows the main calculation to be based on a simple resistive-to-resistive match (i.e., 50 Ω to 900 Ω). The resonant frequency is defined by the equation In all cases, the values of CMATCH and LMATCH must be chosen from standard values. At this point, these values need now be installed on the board and measured for performance at 100 MHz. Because of board and layout parasitics, the component values from the above example had to be tuned to the final values of CMATCH = 8.9 pF and LMATCH = 270 nH shown in Table I. 1 ω= L2 CIN 1 = 2.3 µH ω2 CIN therefore: L2 = 50V SOURCE 50V Assuming a lossless matching network and noting conservation of power, the impedance transformation from RS to RIN (50 Ω to 900 Ω) has an associated voltage gain given by AD8313 C1 L1 C2 (C1 • C2) (C1 + C2) CMATCH = (L1 • L 2) LMATCH = L2 CIN GaindB = 20 × log RIN TEMPORARY INDUCTANCE (L1 + L 2) Figure 34. Input Matching Example With CIN and L2 temporarily out of the picture, the focus is now on matching a 50 Ω source resistance to a (purely resistive) load of 900 Ω and calculating values for CMATCH and L1. When RS RIN = L1 C MATCH the input will look purely resistive at a frequency given by fO = 1 2 π L1 C MATCH C1 and C2 can be chosen in a number of ways. First C2 can be set to a large value such as 1000 pF, so that it appears as an RF short. C1 would then be set equal to the calculated value of CMATCH. Alternatively, C1 and C2 can each be set to twice CMATCH so that the total series capacitance is equal to CMATCH. By making C1 and C2 slightly unequal (i.e., select C2 to be about 10% less than C1) but keeping their series value the same, the amplitude of the signals on INHI and INLO can be equalized so that the AD8313 is driven in a more balanced manner. Any one of the three options detailed above can be used as long as the combined series value of C1 and C2 (i.e., C1 × C2/(C1 + C2)) is equal to CMATCH. = 100 MHz RIN = 12.6 dB RS Because the AD8313 input responds to voltage and not true power, the voltage gain of the matching network will increase the effective input low-end power sensitivity by this amount. Thus, in this case, the dynamic range will be shifted downwards, that is, the 12.6 dB voltage gain will shift the 0 dBm to –65 dBm input range downwards to –12.6 dBm to –77.6 dBm. However, because of network losses this gain will not be fully realized in practice. Reference Figures 31 and 32 for an example of practical attainable voltage gains. Table I shows recommended values for the inductor and capacitors in Figure 32 for some selected RF frequencies along with the associated theoretical voltage gain. These values for a reactive match are optimal for the board layout detailed as Figure 45. As previously discussed, a modification of the board layout will produce networks that may not perform as specified. At 2.5 GHz, a shunt inductor is sufficient to achieve match. Consequently, C1 and C2 are set sufficiently high that they appear as RF shorts. Solving for CMATCH gives C MATCH = 1 = 7.5 pF 2 π fO RS RIN Solving for L1 gives L1 = Table I. Recommended Values for C1, C2 and L MATCH in Figure 33 1 RS RIN = 337.6 nH 2 π fO Because L1 and L2 are in parallel, they can be combined to give the final value for LMATCH (i.e.) L MATCH = L1 L2 = 294 nH L1 + L2 Freq. (MHz) CMATCH (pF) C1 (pF) C2 (pF) LMATCH (nH) Voltage Gain (dB) 100 8.9 1.5 1900 1.5 2500 Large 15 1000 3 1000 3 1000 390 270 270 8.2 8.2 2.2 2.2 2.2 12.6 900 22 9 3 1.5 3 1.5 390 9.0 6.2 3.2 Figure 35 shows the voltage response of the 100 MHz matching network; note the high attenuation at lower frequencies typical of a high-pass network. –12– REV. B AD8313 Table II. Values for REXT in Figure 37 15 Frequency MHz REXT k⍀ Slope mV/dB VOUT Swing for Pin –65 dBm to 0 dBm – V 100 900 1900 2500 100 900 1900 2500 0.953 2.00 2.55 0 29.4 32.4 33.2 26.7 20 20 20 20 50 50.4 49.8 49.7 0.44 to 1.74 0.58 to 1.88 0.70 to 2.00 0.54 to 1.84 1.10 to 4.35 1.46 to 4.74 1.74 to 4.98 1.34 to 4.57 VOLTAGE GAIN – dB 10 5 0 –5 50 100 The value for REXT is calculated using the equation: 200 FREQUENCY – MHz REXT = Figure 35. Voltage Response of 100 MHz Narrow-Band Matching Network Original Slope Adjusting the Log Slope Figure 36 shows how the log slope may be adjusted to an exact value. The idea is simple: the output at pin VOUT is attenuated by the variable resistor R2 working against the internal 18 kΩ of input resistance at the VSET pin. When R2 is zero, the attenuation it introduces is zero, and thus the slope is the basic 18 mV/dB (note that this value varies with frequency, see Figure 8). When R2 is set to its maximum value of 10 kΩ, the attenuation from VOUT to VSET is the ratio 18/(18+10), and the slope is raised to (28/18) × 18 mV, or 28 mV/dB. At about the midpoint, the nominal scale will be 23 mV/dB. Thus, a 70 dB input range will change the output by 70 × 23 mV, or 1.6 V. +VS R1 10V 1 VPOS 0.1mF VOUT = Slope (PIN – Intercept) Increasing Output Current Where it is necessary to drive a more substantial load, one of two methods can be used. In Figure 38, a 1 kΩ pull-up resistor is added at the output which provides the load current necessary to drive a 1 kΩ load to +1.7 V for VS = 2.7 V. The pull-up resistor will slightly lower the intercept and the slope. As a result, the transfer function of the AD8313 will be shifted upwards (intercept shifts downward). 18-30mV/dB VOUT 8 +VS 1kV R1 10V VSET 7 R2 10kV 3 INLO 1 VPOS +VS 0.1mF COMM 6 R3 10V VOUT 8 AD8313 2 +VS × 18 kΩ The value for the Original Slope, at a particular frequency, can be read from Figure 8. The resulting output swing is calculated by simply inserting the New Slope value and the intercept at that frequency (Figures 8 and 11) into the general equation for the AD8313’s output voltage: AD8313 2 INHI (New Slope – Original Slope) INHI 20mV/dB RL = 1kV VSET 7 4 VPOS PWDN 5 0.1mF 3 INLO COMM 6 R2 10V +VS Figure 36. Adjusting the Log Slope As already stated, the unadjusted log slope varies with frequency from 17 mV/dB to 20 mV/dB, as shown in Figure 8. By placing a resistor between VOUT and VSET, the slope can be adjusted to a convenient 20 mV/dB as shown in Figure 37. Table II shows the recommended values for this resistor REXT. Also shown are values for REXT that increase the slope to approximately 50 mV/dB. The corresponding voltage swings for a –65 dBm to 0 dBm input range are also shown in Table II. R1 10V +VS 1 VPOS 2 INHI VSET 7 3 INLO COMM 6 0.1mF VOUT 8 AD8313 Figure 38. Increasing AD8313 Output Current Capability In Figure 39, an emitter-follower is used to provide current gain, when a 100 Ω load can readily be driven to full-scale output. While a high β transistor such as the BC848BLT1 (min β = 200) is recommended, a 2 kΩ pull-up resistor between VOUT and +VS can provide additional base current to the transistor. 4 20mV/dB +VS bMIN = 200 1 VPOS 2 INHI VSET 7 3 INLO COMM 6 4 VPOS PWDN 5 0.1mF REXT VOUT 8 AD8313 BC848BLT1 13kV OUTPUT 10kV RL 100V R3 10V VPOS PWDN 5 +VS 0.1mF Figure 37. Adjusting the Log Slope to a Fixed Value REV. B +VS R1 10V R3 10V +VS 4 VPOS PWDN 5 0.1mF 0.1mF Figure 39. Output Current Drive Boost Connection –13– AD8313 In addition to providing current gain, the resistor/potentiometer combination between VSET and the emitter of the transistor increases the log slope to as much as 45 mV/dB, at maximum resistance. This will give an output voltage of 4 V for a 0 dBm input. If no increase in the log slope is required, VSET can be connected directly to the emitter of the transistor. Effect of Waveform Type On Intercept Although it is specified for input levels in dBm (dB relative to 1 mW), the AD8313 fundamentally responds to voltage and not to power. A direct consequence of this characteristic is that input signals of equal rms power but differing crest factors will produce different results at the log amp’s output. The effect of different signal waveforms is to vary the effective value of the log amp’s intercept upwards or downwards. Graphically, this looks like a vertical shift in the log amp’s transfer function. The device’s logarithmic slope, however, is in principle not affected. For example, consider the case of the AD8313 being alternately fed from a continuous wave and a single CDMA channel of the same rms power. The AD8313’s output voltage will differ by the equivalent of 3.55 dB (64 mV) over the complete dynamic range of the device (the output for a CDMA input being lower). Table III shows the correction factors that should be applied to measure the rms signal strength of a various signal types. A continuous wave input is used as a reference. To measure the rms power of a square-wave, for example, the mV equivalent of the dB value given in the table (18 mV/dB times 3.01 dB) should be subtracted from the output voltage of the AD8313. The vacant portions of the signal and power layers are filled out with ground plane for general noise suppression. To ensure a low impedance connection between the planes, there are multiple through-hole connections to the RF ground plane. While the ground planes on the power and signal planes are used as general purpose ground returns, any RF grounds related to the input matching network (e.g., C2) are returned directly to the RF internal ground plane. General Operation The board should be powered by a single supply in the range, +2.7 V to +5.5 V. The power supply to each of the VPOS pins is decoupled by a 10 Ω resistor and a 0.1 µF capacitor. The two signal inputs are ac-coupled using 680 pF high quality RF capacitors (C1, C2). A 53.6 Ω resistor across the differential signal inputs (INHI, INLO) combines with the internal 900 Ω input impedance to give a broadband input impedance of 50.6 Ω. This termination is not optimal from a noise perspective due to the Johnson noise of the 53.6 Ω resistor. Neither does it take account for the AD8313’s reactive input impedance or of the decrease over frequency of the resistive component of the input impedance. However, it does allow evaluation of the AD8313 over its complete frequency range without having to design multiple matching networks. For optimum performance, a narrowband match can be implemented by replacing the 53.6 Ω resistor (labeled L/R) with an RF inductor and replacing the 680 pF capacitors with appropriate values. The section on Input Matching includes a table of recommended values for selected frequencies and explains the method of calculation. Table III. Shift in AD8313 Output for Signals with Differing Crest Factors Signal Type Correction Factor (Add to Output Reading) CW Sine Wave Square Wave or DC Triangular Wave GSM Channel (All Time Slots On) CDMA Channel PDC Channel (All Time Slots On) Gaussian Noise 0 dB –3.01 dB +0.9 dB +0.55 dB +3.55 dB +0.58 dB +2.51 dB Switch 1 is used to select between power-up and power-down modes. Connecting the PWDN pin to ground enables normal operation of the AD8313. In the opposite position, the PWDN pin can either be driven externally (SMA connector labeled EXT ENABLE) to either device state or allowed to float to a disabled device state. The evaluation board ships with the AD8313 configured to operate in RSSI measurement mode, the logarithmic output appearing on the SMA connector labeled VOUT. This mode is set by the 0 Ω resistor (R11), which shorts the VOUT and VSET pins to each other. Varying the Logarithmic Slope The slope of the AD8313 can be increased from its nominal value of 18 mV/dB to a maximum of 40 mV/dB by removing R11, the 0 Ω resistor, which shorts VSET to VOUT. VSET and VOUT are now connected through a 20 kΩ potentiometer. EVALUATION BOARD Schematic and Layout Figure 44 shows the schematic of the evaluation board that was used to characterize the AD8313. Note that uninstalled components are drawn in as dashed. Operating in Controller Mode This is a 3-layer board (signal, ground and power), with a Duroid dielectric (RT 5880, h = 5 mil, εR = 2.2). FR4 can also be used, but microstrip dimensions must be recalculated because of the different dielectric constant and board height. The trace layout and silkscreen of the signal and power layers are shown in Figures 40 to 43. A detail of the PCB footprint for the µSOIC package and the pads for the matching components are shown in Figure 45. To put the AD8313 into controller mode, R7 and R11 should be removed, breaking the link between VOUT and VSET. The VSET pin can then be driven externally via the SMA connector labeled EXT VSET IN ADJ. Increasing Output Current To increase the output current of VOUT, set both R3 and R11 to 0 Ω and install potentiometer R4 (1 kΩ to 5 kΩ). –14– REV. B AD8313 REV. B Figure 40. Layout of Signal Layer Figure 42. Signal Layer Silkscreen Figure 41. Layout of Power Layer Figure 43. Power Layer Silkscreen –15– AD8313 R5 0V R1 10V 1 C3 0.1mF C1 680pF VPOS VOUT 8 VOUT R11 0V AD8313 SIG IN 2 INHI VSET 7 3 INLO COMM 6 4 VPOS PWDN 5 C6 EXT VSET R2 10V +VS R6 R8 20kV L/R 53.6V C2 680pF R7 0V R4 C4 0.1mF C3390b–0–8/99 +VS R3 EXT ENABLE +VS SW1 Figure 44. Evaluation Board Schematic NOT CRITICAL DIMENSIONS 35 TRACE WIDTH 15.4 48 54.4 90.6 50 16 28 41 22 75 10 19 UNIT = MILS 20 50 20 27.5 51 91.3 126 51.7 48 46 Figure 45. Detail of PCB Footprint for Package and Pads for Matching Network OUTLINE DIMENSIONS Dimensions shown in inches and (mm). 8-Lead SOIC Package (RM-08) 0.122 (3.10) 0.114 (2.90) 5 PRINTED IN U.S.A. 8 0.122 (3.10) 0.114 (2.90) 0.199 (5.05) 0.187 (4.75) 1 4 PIN 1 0.0256 (0.65) BSC 0.120 (3.05) 0.112 (2.84) 0.006 (0.15) 0.002 (0.05) 0.018 (0.46) SEATING 0.008 (0.20) PLANE 0.120 (3.05) 0.112 (2.84) 0.043 (1.09) 0.037 (0.94) 0.011 (0.28) 0.003 (0.08) –16– 338 278 0.028 (0.71) 0.016 (0.41) REV. B