PRELIMINARY DATA SHEET 128M bits DDR SDRAM EDD1216AJBG (8M words × 16 bits) Specifications Pin Configurations • Density: 128M bits • Organization 2M words × 16 bits × 4 banks • Package: 60-ball FBGA Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 2.5V ± 0.2V • Data rate: 400Mbps/333Mbps/266Mbps (max.) • Four internal banks for concurrent operation • Interface: SSTL_2 • Burst lengths (BL): 2, 4, 8 • Burst type (BT): Sequential (2, 4, 8) Interleave (2, 4, 8) • /CAS Latency (CL): 2, 2.5, 3 • Precharge: auto precharge option for each burst access • Driver strength: normal/weak • Refresh: auto-refresh, self-refresh • Refresh cycles: 4096 cycles/64ms Average refresh period: 15.6µs • Operating ambient temperature range TA = 0°C to +70°C /xxx indicates active low signal. 60-ball FBGA 4 5 6 7 8 9 VSSQ DQ15 VSS VDD DQ14 VDDQ DQ13 DQ2 VSSQ DQ1 DQ12 VSSQ DQ11 DQ4 VDDQ DQ3 DQ10 VDDQ DQ9 DQ6 VSSQ DQ5 DQ0 VDDQ B C D E DQ8 VSSQ UDQS LDQS VDDQ DQ7 F L VREF VSS UDM LDM VDD CK /CK /WE /CAS NC CKE /RAS /CS A11 A9 BA1 BA0 A8 A7 A0 A6 A5 A2 A1 A4 VSS VDD A3 NC G H J Pr K A10 (AP) L M (Top view) od Address inputs Bank select address Data-input/output Input and output data strobe Chip select Row address strobe Column address strobe Write enable Input mask Clock input Differential clock input Clock enable Input reference voltage Power for internal circuit Ground for internal circuit Power for DQ circuit Ground for DQ circuit No connection t A0 to A11 BA0, BA1 DQ0 to DQ15 UQQS, LDQS /CS /RAS /CAS /WE UDM, LDM CK /CK CKE VREF VDD VSS VDDQ VSSQ NC uc • Double-data-rate architecture; two data transfers per clock cycle • The high-speed data transfer is realized by the 2 bits prefetch pipelined architecture • Bi-directional data strobe (DQS) is transmitted /received with data for capturing data at the receiver • Data inputs, outputs, and DM are synchronized with DQS • DQS is edge-aligned with data for READs; centeraligned with data for WRITEs • Differential clock inputs (CK and /CK) • DLL aligns DQ and DQS transitions with CK transitions • Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS • Data mask (DM) for write data Document No. E1154E10 (Ver. 1.0) Date Published July 2007 (K) Japan Printed in Japan URL: http://www.elpida.com 3 A EO Features 2 1 This product became EOL in April, 2010. Elpida Memory, Inc. 2007 EDD1216AJBG Ordering Information Mask version Data rate Mbps (max.) JEDEC speed bin (CL-tRCD-tRP) 400 DDR400B (3-3-3) DDR400C (3-4-4) EDD1216AJBG-6B-E 333 DDR333B (2.5-3-3) EDD1216AJBG-7A-E EDD1216AJBG-7B-E 266 DDR266A (2-3-3) DDR266B (2.5-3-3) Part number EDD1216AJBG-5B-E EDD1216AJBG-5C-E Organization (words × bits) 8M × 16 J Internal banks 4 Package 60-ball FBGA Part Number E D D 12 16 A J BG - 5B - E EO Elpida Memory Environment Code E: Lead Free (RoHS compliant) Type D: Monolithic Device Product Family D: DDR SDRAM Speed 5B: DDR400B (3-3-3) 5C: DDR400C (3-4-4) 6B: DDR333B (2.5-3-3) 7A: DDR266A (2-3-3) 7B: DDR266B (2.5-3-3) Density / Bank 12: 128M / 4-bank L Organization 16: x16 Package BG: FBGA Power Supply, Interface A: 2.5V, SSTL_2 Pr Speed Grade Compatibility Die Rev. Operating Frequencies CL2 CL2.5 CL3 DDR400B 133MHz 166MHz 200MHz DDR400C 133MHz 166MHz 200MHz DDR333B 133MHz DDR266A 133MHz DDR266B 100MHz od Speed bin 166MHz 166MHz 133MHz 133MHz 133MHz 133MHz t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 2 EDD1216AJBG CONTENTS L EO Specifications.................................................................................................................................................1 Features.........................................................................................................................................................1 Pin Configurations .........................................................................................................................................1 Ordering Information......................................................................................................................................2 Part Number ..................................................................................................................................................2 Speed Grade Compatibility............................................................................................................................2 Electrical Specifications.................................................................................................................................4 Block Diagram .............................................................................................................................................12 Pin Function.................................................................................................................................................13 Command Operation ...................................................................................................................................15 Simplified State Diagram .............................................................................................................................22 Operation of the DDR SDRAM ....................................................................................................................23 Timing Waveforms.......................................................................................................................................42 Package Drawing ........................................................................................................................................48 Recommended Soldering Conditions..........................................................................................................49 t uc od Pr Preliminary Data Sheet E1154E10 (Ver. 1.0) 3 EDD1216AJBG Electrical Specifications • All voltages are referenced to VSS (GND). • After power up, wait more than 200 µs and then, execute power on sequence and CBR (Auto) refresh before proper device operation is achieved. Absolute Maximum Ratings Symbol Rating Unit Voltage on any pin relative to VSS VT –1.0 to +3.6 V Supply voltage relative to VSS VDD –1.0 to +3.6 V Short circuit output current IOS 50 mA Power dissipation PD 1.0 W Operating ambient temperature TA 0 to +70 °C Storage temperature Tstg –55 to +125 °C EO Parameter Note Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Recommended DC Operating Conditions (TA = 0°C to +70°C) Symbol min. typ. max. Unit Notes VDD, VDDQ 2.3 2.5 2.7 V 1 VSS, VSSQ 0 0 0 V Input reference voltage VREF 0.49 × VDDQ 0.50 × VDDQ 0.51 × VDDQ V Termination voltage VTT VREF + 0.04 V Input high voltage VIH (DC) VREF + 0.15 — VDDQ + 0.3 V 2 Input low voltage VIL (DC) –0.3 — VREF – 0.15 V 3 –0.3 — VDDQ + 0.3 V 4 Supply voltage L Parameter VREF – 0.04 Pr 0.5 × VDDQ − 0.2V 0.5 × VDDQ 0.5 × VDDQ + 0.2V V 0.36 VDDQ + 0.6 — od Input voltage level, VIN (DC) CK and /CK inputs Input differential cross point VIX voltage, CK and /CK inputs Input differential voltage, VID (DC) CK and /CK inputs Notes: 1. 2. 3. 4. 5. 6. VREF V 5, 6 t uc VDDQ must be lower than or equal to VDD. VIH is allowed to exceed VDD up to 3.6V for the period shorter than or equal to 5ns. VIL is allowed to outreach below VSS down to –1.0V for the period shorter than or equal to 5ns. VIN (DC) specifies the allowable DC excursion of each differential input. VID (DC) specifies the input differential voltage required for switching. VIH (CK) min assumed over VREF + 0.18V, VIL (CK) max assumed under VREF – 0.18V if measurement. Preliminary Data Sheet E1154E10 (Ver. 1.0) 4 EDD1216AJBG DC Characteristics 1 (TA = 0°C to +70°C, VDD, VDDQ = 2.5V ± 0.2V, VSS, VSSQ = 0V) [DDR400] Parameter Symbol Grade max. Unit Operating current (ACT-PRE) IDD0 110 mA Operating current (ACT-READ-PRE) IDD1 140 mA 3 mA Idle power down standby current IDD2P IDD2F 30 mA Quiet idle standby current IDD2Q 25 mA Active power down standby current IDD3P 30 mA IDD3N 60 mA IDD4R 205 mA IDD4W 205 mA Auto-refresh current IDD5 200 mA Self-refresh current IDD6 3 mA Operating current (4 banks interleaving) IDD7A 350 mA EO Floating idle standby current Active standby current Operating current (Burst read operation) Operating current (Burst write operation) Test condition Notes CKE ≥ VIH, tRC = tRC (min.) CKE ≥ VIH, BL = 4,CL = 3, tRC = tRC (min.) 1, 2, 9 1, 2, 5 CKE ≤ VIL 4 CKE ≥ VIH, /CS ≥ VIH DQ, DQS, DM = VREF CKE ≥ VIH, /CS ≥ VIH DQ, DQS, DM = VREF 4, 5 4, 10 CKE ≤ VIL 3 CKE ≥ VIH, /CS ≥ VIH tRAS = tRAS (max.) CKE ≥ VIH, BL = 2, CL = 3 CKE ≥ VIH, BL = 2, CL = 3 tRFC = tRFC (min.), Input ≤ VIL or ≥ VIH Input ≥ VDD – 0.2 V Input ≤ 0.2 V 3, 5, 6 1, 2, 5, 6 1, 2, 5, 6 L BL = 4 1, 5, 6, 7 DC Characteristics 1 (TA = 0°C to +70°C, VDD, VDDQ = 2.5V ± 0.2V, VSS, VSSQ = 0V) [DDR333, 266] Symbol Operating current (ACT-PRE) IDD0 Operating current (ACT-READ-PRE) IDD1 Grade max. -6B -7A, -7B -6B -7A, -7B 95 85 120 110 -6B -7A, -7B 30 25 mA 20 mA 30 mA 55 mA Idle power down standby current IDD2P mA IDD2F Quiet idle standby current IDD2Q Active power down standby current IDD3P Active standby current IDD3N IDD4R IDD4W IDD5 Self-refresh current IDD6 Operating current (4 banks interleaving) IDD7A 3 -6B -7A, -7B -6B -7A, -7B -6B -7A, -7B -6B -7A, -7B mA 175 150 175 150 185 175 mA mA mA 3 mA 330 295 mA Notes CKE ≥ VIH, tRC = tRC (min.) CKE ≥ VIH, BL = 4, CL = 2.5, tRC = tRC (min.) CKE ≤ VIL CKE ≥ VIH, /CS ≥ VIH DQ, DQS, DM = VREF CKE ≥ VIH, /CS ≥ VIH DQ, DQS, DM = VREF CKE ≤ VIL CKE ≥ VIH, /CS ≥ VIH tRAS = tRAS (max.) CKE ≥ VIH, BL = 2, CL = 2.5 CKE ≥ VIH, BL = 2, CL = 2.5 tRFC = tRFC (min.), Input ≤ VIL or ≥ VIH Input ≥ VDD – 0.2 V Input ≤ 0.2 V 1, 2, 9 1, 2, 5 4 4, 5 4, 10 3 3, 5, 6 1, 2, 5, 6 1, 2, 5, 6 uc Auto-refresh current mA Test condition od Floating idle standby current Operating current (Burst read operation) Operating current (Burst write operation) Unit Pr Parameter BL = 4 1, 5, 6, 7 t Preliminary Data Sheet E1154E10 (Ver. 1.0) 5 EDD1216AJBG Notes: 1. These IDD data are measured under condition that DQ pins are not connected. 2. One bank operation. 3. One bank active. 4. All banks idle. 5. Command/Address transition once per one clock cycle. 6. DQ, DM and DQS transition twice per one clock cycle. 7. 4 banks active. Only one bank is running at tRC = tRC (min.) 8. The IDD data on this table are measured with regard to tCK = tCK (min.) in general. 9. Command/Address transition once every two clock cycle. 10. Command/Address stable at ≥ VIH or ≤ VIL. DC Characteristics 2 (TA = 0°C to +70°C, VDD, VDDQ = 2.5V ± 0.2V, VSS, VSSQ = 0V) Parameter min. max. Unit Test condition Input leakage current ILI –2 2 µA VDD ≥ VIN ≥ VSS Output leakage current ILO –5 5 µA VDDQ ≥ VOUT ≥ VSS Output high current IOH –15.2 — mA VOUT = 1.95V Output low current IOL 15.2 — mA VOUT = 0.35V EO Symbol Notes Pin Capacitance (TA = +25°C, VDD, VDDQ = 2.5V ± 0.2V, VSS, VSSQ = 0V) Parameter Symbol Pins min. L Input capacitance typ. max. Unit Notes CK, /CK 1.0 — 3.0 pF 1 CI2 All other input pins 1.0 — 3.0 pF 1 Delta input capacitance Cdi1 CK, /CK — — 0.25 pF 1 Cdi2 All other input-only pins — — 0.7 pF 1 Data input/output capacitance CI/O DQ, DM, DQS 2.5 — 4.5 pF 1, 2 Delta input/output capacitance Cdio DQ, DM, DQS — — 1.2 pF 1 Pr CI1 Notes: 1. These parameters are measured on conditions: f = 100MHz, VOUT = VDDQ/2, ∆VOUT = 0.2V. 2. DOUT circuits are disabled. t uc od Preliminary Data Sheet E1154E10 (Ver. 1.0) 6 EDD1216AJBG AC Characteristics (TA = 0°C to +70°C, VDD, VDDQ = 2.5V ± 0.2V, VSS, VSSQ = 0V) [DDR400] -5B -5C Parameter Symbol min. max. min. max. Unit Notes Clock cycle time tCK 5 8 5 8 ns 10 CK high-level width tCH 0.45 0.55 0.45 0.55 tCK CK low-level width tCL 0.45 0.55 0.45 0.55 tCK tHP min (tCH, tCL) — min (tCH, tCL) — tCK DQ output access time from CK, /CK tAC –0.7 0.7 –0.7 0.7 ns 2, 11 DQS output access time from CK, /CK tDQSCK –0.55 0.55 –0.55 0.55 ns 2, 11 DQS to DQ skew tDQSQ — 0.4 — 0.4 ns 3 CK half period tQH tHP – tQHS — tHP – tQHS — ns Data hold skew factor tQHS — 0.5 — 0.5 ns tHZ — 0.7 — 0.7 ns 5, 11 tLZ –0.7 0.7 –0.7 0.7 ns 6, 11 EO DQ/DQS output hold time from DQS Data-out high-impedance time from CK, /CK Data-out low-impedance time from CK, /CK tRPRE 0.9 1.1 0.9 1.1 tCK Read postamble tRPST 0.4 0.6 0.4 0.6 tCK DQ and DM input setup time tDS 0.4 — 0.4 — ns 8 DQ and DM input hold time tDH 0.4 — 0.4 — ns 8 DQ and DM input pulse width tDIPW 1.75 — 1.75 — ns 7 Write preamble setup time tWPRES 0 — 0 — ns Write preamble L Read preamble tWPRE 0.25 — 0.25 — tCK tWPST 0.4 0.6 0.4 0.6 tCK 0.72 1.28 0.72 1.28 tCK Pr Write postamble Write command to first DQS latching transition tDQSS DQS falling edge to CK setup time DQS falling edge hold time from CK DQS input high pulse width DQS input low pulse width Address and control input hold time 0.2 — 0.2 — tCK 0.2 — 0.2 — tCK tDQSH 0.35 — 0.35 — tCK tDQSL 0.35 — 0.35 — tCK tIS 0.6 — 0.6 — ns 8 0.6 — 0.6 — ns 8 7 tIH Address and control input pulse width tIPW Mode register set command cycle time tMRD Active to Precharge command period tRAS Active to Active/Auto-refresh command period tRC od Address and control input setup time tDSS tDSH 9 — 2.2 — ns — 2 — tCK 40 120000 40 120000 ns 55 — 60 — ns 70 — 70 — ns 18 — ns 18 — ns tRCD min. — ns 10 — ns 15 — ns tRFC Active to Read/Write delay tRCD 15 — Precharge to active command period tRP 15 — Active to Autoprecharge delay tRAP tRCD min. — Active to active command period tRRD 10 — Write recovery time tWR 15 — Auto precharge write recovery and precharge time tDAL (tWR/tCK)+ — (tRP/tCK) Internal write to Read command delay tWTR 2 — 2 — Average periodic refresh interval tREF — 15.6 — 15.6 µs Preliminary Data Sheet E1154E10 (Ver. 1.0) 7 uc Auto-refresh to Active/Auto-refresh command period t 2.2 2 (tWR/tCK)+ — (tRP/tCK) tCK tCK 13 EDD1216AJBG AC Characteristics (TA = 0°C to +70°C, VDD, VDDQ = 2.5V ± 0.2V, VSS, VSSQ = 0V) [DDR333, 266] -6B Parameter Symbol min. Clock cycle time (CL = 2) tCK 7.5 -7A -7B max. min. max min. max. Unit Notes 12 7.5 12 10 12 ns (CL = 2.5) tCK 6 12 7.5 12 7.5 12 ns CK high-level width tCH 0.45 0.55 0.45 0.55 0.45 0.55 tCK CK low-level width tCL 0.45 0.55 0.45 0.55 0.45 0.55 tCK tHP min (tCH, tCL) — min (tCH, tCL) — min (tCH, tCL) — tCK CK half period DQ output access time from CK, /CK tAC 10 0.7 –0.75 0.75 –0.75 0.75 ns 2, 11 tDQSCK –0.6 0.6 –0.75 0.75 –0.75 0.75 ns 2, 11 DQS to DQ skew tDQSQ 0.45 — 0.5 — 0.5 ns 3 EO –0.7 DQS output access time from CK, /CK — DQ/DQS output hold time from DQS tQH tHP – tQHS — tHP – tQHS — tHP – tQHS — ns Data hold skew factor tQHS — 0.55 — 0.75 — 0.75 ns tHZ –0.7 0.7 –0.75 0.75 –0.75 0.75 ns 5, 11 tLZ –0.7 0.7 –0.75 0.75 –0.75 0.75 ns 6, 11 tRPRE 0.9 1.1 0.9 1.1 0.9 1.1 tCK Data-out high-impedance time from CK, /CK Data-out low-impedance time from CK, /CK Read preamble L Read postamble 0.4 0.6 0.4 0.6 0.4 0.6 tCK tDS 0.45 — 0.5 — 0.5 — ns 8 DQ and DM input hold time tDH 0.45 — 0.5 — 0.5 — ns 8 DQ and DM input pulse width tDIPW 1.75 — 1.75 — 1.75 — ns 7 Write preamble setup time tWPRES 0 — 0 — 0 — ns tWPRE 0.25 — 0.25 — 0.25 — tCK tWPST Write preamble Write postamble Pr tRPST DQ and DM input setup time 0.6 0.4 0.6 0.4 0.6 tCK 0.75 1.25 0.75 1.25 0.75 1.25 tCK DQS falling edge to CK setup time tDSS 0.2 — 0.2 — 0.2 — tCK tDSH 0.2 — 0.2 — 0.2 — tCK DQS input high pulse width tDQSH 0.35 DQS input low pulse width tDQSL DQS falling edge hold time from CK — 0.35 — tCK 0.35 — 0.35 — tCK — 0.9 — 0.9 — ns 8 — 0.9 — 0.9 — ns 8 — 2.2 — 2.2 — ns 7 — 2 — 2 — tCK 42 120000 45 120000 45 120000 ns tRC 60 — 65 — 65 — ns tRFC 72 — 75 — 75 — ns tRCD 20 — ns 20 — ns 0.35 Address and control input hold time tIH 0.75 tIPW 2.2 tMRD 2 Active to Precharge command period tRAS Active to Read/Write delay 18 — 20 — Precharge to active command period tRP 18 — 20 — Active to Autoprecharge delay tRAP tRCD min. — tRCD min. — tRCD min. — Active to active command period tRRD 12 — 15 — 15 — Preliminary Data Sheet E1154E10 (Ver. 1.0) 8 t uc 0.35 0.75 Active to Active/Auto-refresh command period Auto-refresh to Active/Auto-refresh command period 9 — Address and control input setup time tIS Address and control input pulse width Mode register set command cycle time od 0.4 Write command to first DQS latching tDQSS transition ns ns EDD1216AJBG -6B -7A -7B Parameter Symbol min. max. min. max min. max. Unit Notes Write recovery time tWR 15 — 15 — 15 — ns tDAL (tWR/tCK)+ (tRP/tCK) tWTR 1 tREF — Auto precharge write recovery and precharge time Internal write to Read command delay Average periodic refresh interval (tWR/tCK)+ — (tRP/tCK) (tWR/tCK)+ — (tRP/tCK) tCK — 1 — 1 — tCK 15.6 — 15.6 — 15.6 µs 13 L EO Notes: 1. On all AC measurements, we assume the test conditions shown in the next page. For timing parameter definitions, see ‘Timing Waveforms’ section. 2. This parameter defines the signal transition delay from the cross point of CK and /CK. The signal transition is defined to occur when the signal level crossing VTT. 3. The timing reference level is VTT. 4. Output valid window is defined to be the period between two successive transition of data out or DQS (read) signals. The signal transition is defined to occur when the signal level crossing VTT. 5. tHZ is defined as DOUT transition delay from Low-Z to High-Z at the end of read burst operation. The timing reference is cross point of CK and /CK. This parameter is not referred to a specific DOUT voltage level, but specify when the device output stops driving. 6. tLZ is defined as DOUT transition delay from High-Z to Low-Z at the beginning of read operation. This parameter is not referred to a specific DOUT voltage level, but specify when the device output begins driving. 7. Input valid windows is defined to be the period between two successive transition of data input or DQS (write) signals. The signal transition is defined to occur when the signal level crossing VREF. 8. The timing reference level is VREF. 9. The transition from Low-Z to High-Z is defined to occur when the device output stops driving. A specific reference voltage to judge this transition is not given. 10. tCK (max.) is determined by the lock range of the DLL. Beyond this lock range, the DLL operation is not assured. 11. tCK = tCK (min) when these parameters are measured. Otherwise, absolute minimum values of these values are 10% of tCK. 12. VDD is assumed to be 2.5V ± 0.2V. VDD power supply variation per cycle expected to be less than 0.4V/400 cycle. 13. tDAL = (tWR/tCK)+(tRP/tCK) For each of the terms above, if not already an integer, round to the next highest integer. Example: For –5C Speed at CL = 3, tCK = 5ns, tWR = 15ns and tRP= 18ns, tDAL = (15ns/5ns) + (18ns/5ns) = (3) + (4) tDAL = 7 clocks t uc od Pr Preliminary Data Sheet E1154E10 (Ver. 1.0) 9 EDD1216AJBG Test Conditions Parameter Symbol Value Unit Input reference voltage VREF VDDQ/2 V Termination voltage VTT VREF V Input high voltage VIH (AC) VREF + 0.31 V Input low voltage VIL (AC) VREF − 0.31 V VID (AC) 0.62 V VIX (AC) VREF V SLEW 1 V/ns Input differential voltage, CK and /CK inputs Input differential cross point voltage, CK and /CK inputs Input signal slew rate VDD CK VID VREF /CK VSS tCL tCH VIX VDD L EO tCK VIH VIL VREF VSS ∆t Pr SLEW = (VIH (AC) – VIL (AC))/∆t VTT Measurement point od DQ RT = 50Ω CL = 30pF Input Waveforms and Output Load t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 10 EDD1216AJBG Timing Parameter Measured in Clock Cycle Number of clock cycle tCK 5ns Parameter 6ns 7.5ns Symbol min. max. min. max. min. max. Unit tWPD 4 + BL/2 — 4 + BL/2 — 3 + BL/2 — tCK tRPD BL/2 — BL/2 — BL/2 — tCK tWRD 2 + BL/2 — 2 + BL/2 — 2 + BL/2 — tCK tBSTW — — — — 2 — tCK (CL = 2.5) tBSTW — — 3 — 3 — tCK (CL = 3) tBSTW 3 — 3 — 3 — tCK Burst stop command to DQ High-Z (CL = 2) tBSTZ — — — — 2 2 tCK (CL = 2.5) tBSTZ — — 2.5 2.5 2.5 2.5 tCK (CL = 3) tBSTZ 3 3 3 3 3 3 tCK Read command to write command delay (to output all data) (CL = 2) tRWD — — — — 2 + BL/2 — tCK (CL = 2.5) tRWD — — 3 + BL/2 — 3 + BL/2 — tCK Write to pre-charge command delay (same bank) Read to pre-charge command delay (same bank) Write to read command delay (to input all data) Burst stop command to write command delay (CL = 2) L EO (CL = 3) 3 + BL/2 — 3 + BL/2 — 3 + BL/2 — tCK tHZP — — — — 2 2 tCK (CL = 2.5) tHZP — — 2.5 2.5 2.5 2.5 tCK tHZP 3 3 3 3 3 3 tCK tWCD 1 1 1 1 1 1 tCK tWR 3 — 3 — 2 — tCK tDMD 0 0 0 0 0 0 tCK tSNR 15 — 12 — 10 — tCK tSRD 200 — 200 — 200 — tCK Power down entry tPDEN 1 Power down exit to command input tPDEX 1 (CL = 3) Write command to data in latency Write recovery DM to data in latency Self-refresh exit to non-read command Self-refresh exit to read command od Pr tRWD Pre-charge command to High-Z (CL = 2) 1 1 1 1 1 tCK — 1 — 1 — tCK 7 6 tCK 8 Active to Active/Auto-refresh command period Auto-refresh to Active/Auto-refresh command period tRC 11 (-5B) 12 (-5C) 10 9 tCK tRFC 14 12 10 tCK 3 3 tCK 3 3 tCK Active to Read/Write delay tRCD Precharge to active command period tRP 3 (-5B) 4 (-5C) 3 (-5B) 4 (-5C) t uc Active to Precharge command period tRAS Preliminary Data Sheet E1154E10 (Ver. 1.0) 11 EDD1216AJBG Clock generator Block Diagram Bank 3 Bank 2 Bank 1 A0 to A11, BA0, BA1 Memory cell array Bank 0 Sense amp. L Control logic Command decoder EO /CS /RAS /CAS /WE Mode register Row address buffer and refresh counter Row decoder CK /CK CKE Column decoder Column address buffer and burst counter Data control circuit Latch circuit Pr DLL CK, /CK Input & Output buffer DQS DM DQ t uc od Preliminary Data Sheet E1154E10 (Ver. 1.0) 12 EDD1216AJBG Pin Function CK, /CK (input pins) The CK and the /CK are the master clock inputs. All inputs except DM, DQS and DQs are referred to the cross point of the CK rising edge and the /CK falling edge. When a read operation, DQS and DQs are referred to the cross point of the CK and the /CK. When a write operation, DQS and DQs are referred to the cross point of the DQS and the VREF level. DQS for write operation is referred to the cross point of the CK and the /CK. CK is the master clock input to this pin. The other input signals are referred at CK rising edge. /CS (input pin) When /CS is low, commands and data can be input. When /CS is high, all inputs are ignored. However, internal operations (bank active, burst operations, etc.) are held. EO /RAS, /CAS, and /WE (input pins) These pins define operating commands (read, write, etc.) depending on the combinations of their voltage levels. See "Command operation". A0 to A11 (input pins) Row address (AX0 to AX11) is determined by the A0 to the A11 level at the cross point of the CK rising edge and the /CK falling edge in a bank active command cycle. Column address (See “Address Pins Table”) is loaded via the A0 to the A8 at the cross point of the CK rising edge and the /CK falling edge in a read or a write command cycle. This column address becomes the starting address of a burst operation. [Address Pins Table] L Address (A0 to A11) Part number EDD1216AJBG Row address Column address AX0 to AX11 AY0 to AY8 Pr A10 (AP) (input pin) A10 defines the precharge mode when a precharge command, a read command or a write command is issued. If A10 = high when a precharge command is issued, all banks are precharged. If A10 = low when a precharge command is issued, only the bank that is selected by BA1/BA0 is precharged. If A10 = high when read or write command, auto-precharge function is enabled. While A10 = low, auto-precharge function is disabled. [Bank Select Signal Table] BA0 Bank 0 L Bank 1 H L Bank 3 H BA1 L L H H uc Bank 2 od BA0 and BA1 (input pins) BA0, BA1 are bank select signals (BA). The memory array is divided into bank 0, bank 1, bank 2 and bank 3. (See Bank Select Signal Table) Remark: H: VIH. L: VIL. t Preliminary Data Sheet E1154E10 (Ver. 1.0) 13 EDD1216AJBG CKE (input pin) This pin determines whether or not the next CK is valid. If CKE is high, the next CK rising edge is valid. If CKE is low. CKE controls power down and self-refresh. The power down and the self-refresh commands are entered when the CKE is driven low and exited when it resumes to high. CKE must be maintained high throughout read or write access. The CKE level must be kept for 1 CK cycle at least, that is, if CKE changes at the cross point of the CK rising edge and the /CK falling edge with proper setup time tIS, by the next CK rising edge CKE level must be kept with proper hold time tIH. UDM, LDM (input pin) DMs are the reference signals of the data input mask function. DMs are sampled at the cross point of DQS and VREF. DMs provide the byte mask function. When DM = high, the data input at the same timing are masked while the internal burst counter will be count up. In × 16 products, LDM controls the lower byte (DQ0 to DQ7) and UDM controls the upper byte (DQ8 to DQ15) of write data. EO DQ0 to DQ15 (input/output pins) Data is input to and output from these pins. UDQS, LDQS (input and output pin) DQS provides the read data strobes (as output) and the write data strobes (as input). In ×16 products, LDQS is the lower byte (DQ0 to DQ7) data strobe signal, UDQS is the upper byte (DQ8 to DQ15) data strobe signal. L VDD, VSS, VDDQ, VSSQ (Power supply) VDD and VSS are power supply pins for internal circuits. VDDQ and VSSQ are power supply pins for the output buffers. t uc od Pr Preliminary Data Sheet E1154E10 (Ver. 1.0) 14 EDD1216AJBG Command Operation Command Truth Table DDR SDRAM recognize the following commands specified by the /CS, /RAS, /CAS, /WE and address pins. All other combinations than those in the table below are illegal. CKE Command Symbol n–1 n /CS /RAS /CAS /WE BA1 BA0 AP Address Ignore command DESL H H H × × × × × × × No operation NOP H H L H H H × × × × Burst stop in read command BST H H L H H L × × × × Column address and read command READ H H L H L H V V L V READA H H L H L H V V H V Column address and write command WRIT H H L H L L V V L V Write with auto-precharge WRITA H H L H L L V V H V Row address strobe and bank active ACT H H L L H H V V V V Precharge select bank PRE H H L L H L V V L × Precharge all bank PALL H H L L H L × × H × Refresh REF H H L L L H × × × × SELF H L L L L H × × × × MRS H H L L L L L L L V EMRS H H L L L L L H L V EO Read with auto-precharge L Mode register set Remark: H: VIH. L: VIL. ×: VIH or VIL V: Valid address input Note: The CKE level must be kept for 1 CK cycle at least. Pr Ignore command [DESL] When /CS is high at the cross point of the CK rising edge and the VREF level, every input are neglected and internal status is held. od No operation [NOP] As long as this command is input at the cross point of the CK rising edge and the VREF level, address and data input are neglected and internal status is held. Burst stop in read operation [BST] This command stops a burst read operation, which is not applicable for a burst write operation. uc Column address strobe and read command [READ] This command starts a read operation. The start address of the burst read is determined by the column address (See “Address Pins Table” in Pin Function) and the bank select address. After the completion of the read operation, the output buffer becomes high-Z. Read with auto-precharge [READA] This command starts a read operation. After completion of the read operation, precharge is automatically executed. t Column address strobe and write command [WRIT] This command starts a write operation. The start address of the burst write is determined by the column address (See “Address Pins Table” in Pin Function) and the bank select address. Write with auto-precharge [WRITA] This command starts a write operation. After completion of the write operation, precharge is automatically executed. Preliminary Data Sheet E1154E10 (Ver. 1.0) 15 EDD1216AJBG Row address strobe and bank activate [ACT] This command activates the bank that is selected by BA0, BA1 and determines the row address (AX0 to AX11). (See Bank Select Signal Table) Precharge selected bank [PRE] This command starts precharge operation for the bank selected by BA0, BA1. (See Bank Select Signal Table) [Bank Select Signal Table] BA0 BA1 Bank 0 L L Bank 1 H L Bank 2 L H Bank 3 H H EO Remark: H: VIH. L: VIL. Precharge all banks [PALL] This command starts a precharge operation for all banks. Refresh [REF/SELF] This command starts a refresh operation. There are two types of refresh operation, one is auto-refresh, and another is self-refresh. For details, refer to the CKE truth table section. L Mode register set/Extended mode register set [MRS/EMRS] The DDR SDRAM has the two mode registers, the mode register and the extended mode register, to defines how it works. The both mode registers are set through the address pins (the A0 to the A11, BA0 to BA1) in the mode register set cycle. For details, refer to "Mode register and extended mode register set". Pr CKE Truth Table CKE Current state Command n /CS /RAS /CAS /WE Address Notes Idle Idle Auto-refresh command (REF) H H L L L H × 2 Self-refresh entry (SELF) H L L L L H × 2 Idle Power down entry (PDEN) H L L H H H × H L H × × × × Self-refresh Self-refresh exit (SELFX) L H L H H H × L H H × × × × L H L H H H × L H H × × × × Power down Power down exit (PDEX) Remark: H: VIH. L: VIL. ×: VIH or VIL. Notes: 1. All the banks must be in IDLE before executing this command. 2. The CKE level must be kept for 1 CK cycle at least. t uc od n–1 Preliminary Data Sheet E1154E10 (Ver. 1.0) 16 EDD1216AJBG Function Truth Table The following tables show the operations that are performed when each command is issued in each state of the DDR SDRAM. Current state Precharging* 1 /CS /RAS /CAS /WE Address Command Operation Next state H × × × × DESL NOP ldle L H H H × NOP NOP ldle L H H L × BST ILLEGAL* 11 L H L H BA, CA, A10 READ/READA ILLEGAL* 11 — ILLEGAL* 11 — 11 — L H L L BA, CA, A10 WRIT/WRITA — L L H H BA, RA ACT ILLEGAL* L L H L BA, A10 PRE, PALL NOP ldle EO L × × ILLEGAL — ldle L Idle* 2 H × × × × DESL NOP L H H H × NOP NOP L 4 × BST ILLEGAL* — — — L H L H BA, CA, A10 READ/READA ILLEGAL* L H L L BA, CA, A10 WRIT/WRITA ILLEGAL* 11 L L H H BA, RA ACT Activating L L H L BA, A10 PRE, PALL NOP ldle ldle/ Self-refresh Active L L L H × REF, SELF Refresh/ 12 Self-refresh* L L L L MODE MRS Mode register set* ldle H × × × × DESL NOP ldle L H H H × NOP NOP ldle L H H L × BST ILLEGAL — L H L × × ILLEGAL — L L × × × ILLEGAL — H × × × × DESL NOP Active L H H H × NOP NOP L H H L × L H L H BA, CA, A10 H L L BA, CA, A10 L L H H BA, RA L L H L BA, A10 L L L × × 12 Active BST ILLEGAL* 11 READ/READA ILLEGAL* 11 — ILLEGAL* 11 — ACT ILLEGAL* 11 — PRE, PALL ILLEGAL* 11 — od WRIT/WRITA ILLEGAL × × × × L H H H × NOP L H H L × BST L H L H BA, CA, A10 READ/READA L H L L BA, CA, A10 WRIT/WRITA L L H H BA, RA ACT L L H L BA, A10 PRE, PALL L L L × × DESL NOP Active NOP Active ILLEGAL Active Starting read operation Read/READA Starting write operation ILLEGAL* 17 11 Pre-charge ILLEGAL Preliminary Data Sheet E1154E10 (Ver. 1.0) — Write recovering/ precharging — t H — uc Active* L ldle 11 11 L 5 H Pr Activating* H L Refresh 3 (auto-refresh)* L Idle — EDD1216AJBG Current state Read* 6 /RAS /CAS /WE Address Command Operation Next state H × × × × DESL NOP Active L H H H × NOP NOP Active L H H L × BST BST Active L H L H BA, CA, A10 READ/READA Interrupting burst read operation to Active start new read L H L L BA, CA, A10 WRIT/WRITA ILLEGAL* 13 — L L H H BA, RA ACT ILLEGAL* 11 — L L H L BA, A10 PRE, PALL Interrupting burst read operation to start pre-charge Precharging L L L × × ILLEGAL — NOP Precharging EO /CS Read with auto-preH 7 charge* × × × × DESL L H H H × NOP NOP Precharging L H H L × BST ILLEGAL — L H L H BA, CA, A10 READ/READA ILLEGAL* 14 — — L H L L BA, CA, A10 WRIT/WRITA ILLEGAL* 14 L L H H BA, RA ACT ILLEGAL* 11, 14 — ILLEGAL* 11, 14 — L L PRE, PALL L L L × × H × × × × DESL NOP L H H H × NOP NOP L H H L × BST ILLEGAL ILLEGAL — Write recovering Write recovering — Interrupting burst write operation to Read/ReadA start read operation. Interrupting burst write operation to Write/WriteA start new write operation. L H L H BA, CA, A10 READ/READA L H L L BA, CA, A10 WRIT/WRITA L L H H BA, RA ACT ILLEGAL* PRE, PALL Interrupting write operation to start precharge. Idle ILLEGAL — NOP Active 11 od 9 BA, A10 Pr Write recovering* H L Write* 8 L L L H L BA, A10 L L L × × H × × × × L H H H × L H H L × L H L H BA, CA, A10 READ/READA L H L L BA, CA, A10 WRIT/WRITA L L H H BA, RA ACT L L H L BA, A10 PRE/PALL L L L × × DESL — NOP Active BST ILLEGAL — uc NOP Starting read operation. Starting new write operation. Read/ReadA Write/WriteA ILLEGAL* 11 — ILLEGAL* 11 — ILLEGAL — t Preliminary Data Sheet E1154E10 (Ver. 1.0) 18 EDD1216AJBG Current state /CS /RAS /CAS /WE Address Command Operation Next state Write with auto10 pre-charge* H × × × × DESL NOP Precharging L H H H × NOP NOP Precharging L H H L × BST ILLEGAL — L H L H BA, CA, A10 READ/READA ILLEGAL* 14 — — L H L L BA, CA, A10 WRIT/WRIT A ILLEGAL* 14 L L H H BA, RA ACT ILLEGAL* 11, 14 — ILLEGAL* 11, 14 — L L H L BA, A10 L L L × × PRE, PALL ILLEGAL — H: VIH. L: VIL. ×: VIH or VIL The DDR SDRAM is in "Precharging" state for tRP after precharge command is issued. The DDR SDRAM reaches "IDLE" state tRP after precharge command is issued. The DDR SDRAM is in "Refresh" state for tRFC after auto-refresh command is issued. The DDR SDRAM is in "Activating" state for tRCD after ACT command is issued. The DDR SDRAM is in "Active" state after "Activating" is completed. The DDR SDRAM is in "READ" state until burst data have been output and DQ output circuits are turned off. 7. The DDR SDRAM is in "READ with auto-precharge" from READA command until burst data has been output and DQ output circuits are turned off. 8. The DDR SDRAM is in "WRITE" state from WRIT command to the last burst data are input. 9. The DDR SDRAM is in "Write recovering" for tWR after the last data are input. 10. The DDR SDRAM is in "Write with auto-precharge" until tWR after the last data has been input. 11. This command may be issued for other banks, depending on the state of the banks. 12. All banks must be in "IDLE". 13. Before executing a write command to stop the preceding burst read operation, BST command must be issued. 14. The DDR SDRAM supports the concurrent auto-precharge feature, a read with auto-precharge enabled,or a write with auto-precharge enabled, may be followed by any column command to other banks, as long as that command does not interrupt the read or write data transfer, and all other related limitations apply. (E.g. Conflict between READ data and WRITE data must be avoided.) L EO Remark: Notes: 1. 2. 3. 4. 5. 6. Pr From command To command (different bank, noninterrupting command) Read w/AP Read or Read w/AP Write or Write w/AP Precharge or Activate Read or Read w/AP Minimum delay (Concurrent AP supported) Units BL/2 tCK CL(rounded up)+ (BL/2) tCK 1 tCK 1 + (BL/2) + tWTR tCK Write or Write w/AP BL/2 tCK Precharge or Activate 1 uc Write w/AP od The minimum delay from a read or write command with auto precharge enabled, to a command to a different bank, is summarized below. tCK t Preliminary Data Sheet E1154E10 (Ver. 1.0) 19 EDD1216AJBG Command Truth Table for CKE Current State CKE n–1 n Self-refresh Self-refresh recovery Notes × × × × × × INVALID, CK (n-1) would exit self-refresh L H H × × × × Self-refresh recovery L H L H H × × Self-refresh recovery L H L H L × × ILLEGAL L H L L × × × ILLEGAL L L × × × × × Maintain self-refresh H H H × × × × Idle after tRC H H L H H × × Idle after tRC H H L H L × × ILLEGAL H H L L × × × ILLEGAL H L H × × × × ILLEGAL H L L H H × × ILLEGAL H L L H L × × ILLEGAL H L L L × × × ILLEGAL EXIT power down → Idle H × × × × × L H H × × × × L H L H H H × × INVALID, CK (n – 1) would exit power down L L × × × × H H H × × × Refer to operations in Function Truth Table H H L H × × Refer to operations in Function Truth Table H H L L H × H H L L L H × H H L L L L OPCODE Refer to operations in Function Truth Table H L H × × × Refer to operations in Function Truth Table H L L H × × Refer to operations in Function Truth Table H L L L H × Refer to operations in Function Truth Table H L L L L H H L L L L L L × × × × × H × × × × × L × × × × × Maintain power down mode Pr Refer to operations in Function Truth Table CBR (auto) refresh od Row active Operation L All banks idle /RAS /CAS /WE Address H EO Power down /CS × Self-refresh 1 OPCODE Refer to operations in Function Truth Table × Power down × Refer to operations in Function Truth Table × Power down 1 1 t uc Remark: H: VIH. L: VIL. ×: VIH or VIL Note: 1. Self-refresh can be entered only from the all banks idle state. Power down can be entered only from all banks idle or row active state. Preliminary Data Sheet E1154E10 (Ver. 1.0) 20 EDD1216AJBG Auto-refresh command [REF] This command executes auto-refresh. The banks and the ROW addresses to be refreshed are internally determined by the internal refresh controller. The average refresh cycle is 15.6 µs. The output buffer becomes high-Z after auto-refresh start. Precharge has been completed automatically after the auto-refresh. The ACT or MRS command can be issued tRFC after the last auto-refresh command. Self-refresh entry [SELF] This command starts self-refresh. The self-refresh operation continues as long as CKE is held low. During the selfrefresh operation, all ROW addresses are repeated refreshing by the internal refresh controller. A self-refresh is terminated by a self-refresh exit command. EO Power down mode entry [PDEN] tPDEN (= 1 cycle) after the cycle when [PDEN] is issued. The DDR SDRAM enters into power-down mode. In power down mode, power consumption is suppressed by deactivating the input initial circuit. Power down mode continues while CKE is held low. No internal refresh operation occurs during the power down mode. [PDEN] do not disable DLL. Self-refresh exit [SELFX] This command is executed to exit from self-refresh mode. To issue non-read commands, tSNR has to be satisfied. To issue read command, tSRD has to be satisfied to adjust DOUT timing by DLL. (200 cycles after [SELFX]) After the exit, input auto-refresh command within 15.6 µs. L Power down exit [PDEX] The DDR SDRAM can exit from power down mode tPDEX (1 cycle min.) after the cycle when [PDEX] is issued. t uc od Pr Preliminary Data Sheet E1154E10 (Ver. 1.0) 21 EDD1216AJBG Simplified State Diagram SELF REFRESH SR ENTRY SR EXIT MRS MODE REGISTER SET REFRESH IDLE *1 AUTO REFRESH CKE CKE_ CKE_ CKE ROW ACTIVE BST WRITE Write READ WRITE WITH AP WRITE L EO IDLE POWER DOWN ACTIVE ACTIVE POWER DOWN WRITE WITH AP READ WITH AP READ READ READ WITH AP READ WITH AP PRECHARGE WRITEA READA PRECHARGE PRECHARGE Pr POWER APPLIED Read POWER ON PRECHARGE PRECHARGE od Automatic transition after completion of command. Transition resulting from command input. Note: 1. After the auto-refresh operation, precharge operation is performed automatically and enter the IDLE state. t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 22 EDD1216AJBG Operation of the DDR SDRAM Power-up Sequence EO (1) Apply power and maintain CKE at an LVCMOS low state (all other inputs are undefined). Apply VDD before or at the same time as VDDQ. Apply VDDQ before or at the same time as VTT and VREF. (2) Start clock and maintain stable condition for a minimum of 200 µs. (3) After the minimum 200 µs of stable power and clock (CK, /CK), apply NOP and take CKE high. (4) Issue precharge all command for the device. (5) Issue EMRS to enable DLL. (6) Issue a mode register set command (MRS) for "DLL reset" with bit A8 set to high (An additional 200 cycles of clock input is required to lock the DLL after every DLL reset). (7) Issue precharge all command for the device. (8) Issue 2 or more auto-refresh commands. (9) Issue a mode register set command to initialize device operation with bit A8 set to low in order to avoid resetting the DLL. (4) (5) PALL EMRS (6) (7) MRS PALL (8) (9) CK /CK L Command 2 cycles (min.) 2 cycles (min.) 2 cycles (min.) DLL enable REF REF tRP REF tRFC tRFC DLL reset with A8 = High Any command MRS 2 cycles (min.) Disable DLL reset with A8 = Low 200 cycles (min) Power-up Sequence after CKE Goes High t uc od Pr Preliminary Data Sheet E1154E10 (Ver. 1.0) 23 EDD1216AJBG Mode Register and Extended Mode Register Set There are two mode registers, the mode register and the extended mode register so as to define the operating mode. Parameters are set to both through the A0 to the A11 and BA0, BA1 pins by the mode register set command [MRS] or the extended mode register set command [EMRS]. The mode register and the extended mode register are set by inputting signal via the A0 to the A11 and BA0, BA1 during mode register set cycles. BA0 and BA1 determine which one of the mode register or the extended mode register are set. Prior to a read or a write operation, the mode register must be set. Remind that no other parameters shown in the table bellow are allowed to input to the registers. BA1 A11 A10 A9 BA0 0 0 0 0 0 A8 A7 DR 0 A6 A5 A4 A3 LMODE A2 A1 BT A0 BL EO MRS A8 DLL Reset A6 A5 A4 CAS Latency 0 0 0 Reserved 0 No 1 Yes A3 Burst Type A2 A1 A0 Burst Length 0 Sequential 0 0 0 Reserved 1 Interleave 0 0 1 2 4 0 0 0 1 1 0 Reserved 2 0 1 0 0 1 1 0 1 0 3 Reserved 0 1 1 8 1 0 0 Reserved L 1 0 1 0 1 Reserved 1 0 Reserved 2.5 1 1 1 1 0 Reserved 1 1 1 Reserved 1 1 1 Reserved Mode Register Set [MRS] (BA0 = 0, BA1 = 0) Pr BA0 BA1 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 0 0 0 0 0 0 0 0 DS DLL 1 0 EMRS 0 0 od A1 Driver Strength A0 DLL Control 0 Normal 0 DLL Enable 1 Weak 1 DLL Disable Extended Mode Register Set [EMRS] (BA0 = 1, BA1 = 0) t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 24 EDD1216AJBG Burst Operation The burst type (BT) and the first three bits of the column address determine the order of a data out. Burst length = 2 Burst length = 4 Starting Ad. Addressing(decimal) A0 Sequence Starting Ad. Addressing(decimal) Interleave A1 A0 Sequence Interleave 0 0, 1, 0, 1, 0 0 0, 1, 2, 3, 0, 1, 2, 3, 1 1, 0, 1, 0, 0 1 1, 2, 3, 0, 1, 0, 3, 2, 1 0 2, 3, 0, 1, 2, 3, 0, 1, 1 1 3, 0, 1, 2, 3, 2, 1, 0, Burst length = 8 Addressing(decimal) Starting Ad. EO A2 A1 A0 Sequence Interleave 0 0 0 0, 1, 2, 3, 4, 5, 6, 7, 0, 1, 2, 3, 4, 5, 6, 7, 0 0 1 1, 2, 3, 4, 5, 6, 7, 0, 1, 0, 3, 2, 5, 4, 7, 6, 0 1 0 2, 3, 4, 5, 6, 7, 0, 1, 2, 3, 0, 1, 6, 7, 4, 5, 0 1 1 3, 4, 5, 6, 7, 0, 1, 2, 3, 2, 1, 0, 7, 6, 5, 4, 1 0 0 4, 5, 6, 7, 0, 1, 2, 3, 4, 5, 6, 7, 0, 1, 2, 3, 1 0 1 5, 6, 7, 0, 1, 2, 3, 4, 5, 4, 7, 6, 1, 0, 3, 2, 1 1 0 6, 7, 0, 1, 2, 3, 4, 5, 6, 7, 4, 5, 2, 3, 0, 1, L 1 1 1 7, 0, 1, 2, 3, 4, 5, 6, 7, 6, 5, 4, 3, 2, 1, 0, t uc od Pr Preliminary Data Sheet E1154E10 (Ver. 1.0) 25 EDD1216AJBG Read/Write Operations Bank active A read or a write operation begins with the bank active command [ACT]. The bank active command determines a bank address and a row address. For the bank and the row, a read or a write command can be issued tRCD after the ACT is issued. EO Read operation The burst length (BL), the /CAS latency (CL) and the burst type (BT) of the mode register are referred when a read command is issued. The burst length (BL) determines the length of a sequential output data by the read command that can be set to 2, 4, or 8. The starting address of the burst read is defined by the column address, the bank select address which are loaded via the A0 to A11 and BA0, BA1 pins in the cycle when the read command is issued. The data output timing are characterized by CL and tAC. The read burst start CL • tCK + tAC (ns) after the clock rising edge where the read command are latched. The DDR SDRAM output the data strobe through DQS simultaneously with data. tRPRE prior to the first rising edge of the data strobe, the DQS are driven low from VTT level. This low period of DQS is referred as read preamble. The burst data are output coincidentally at both the rising and falling edge of the data strobe. The DQ pins become High-Z in the next cycle after the burst read operation completed. tRPST from the last falling edge of the data strobe, the DQS pins become High-Z. This low period of DQS is referred as read postamble. t0 t1 t5 t6 t7 t8 t9 t10 t11 CK /CK Address L Command tRCD NOP ACT NOP Row READ NOP Column tRPRE Pr BL = 2 DQS DQ BL = 4 tRPST out0 out1 out2 out3 od BL = 8 out0 out1 out0 out1 out2 out3 out4 out5 out6 out7 CL = 3 BL: Burst length Read Operation (Burst Length) t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 26 ;; ;;; EDD1216AJBG t0 t0.5 t1 t1.5 t2 t2.5 t3 t3.5 t4 t4.5 t5 t5.5 CK /CK Command READ NOP tRPRE tRPST VTT DQS CL = 3 tAC,tDQSCK out0 DQ out1 out2 VTT out3 EO Read Operation (/CAS Latency) L Write operation The burst length (BL) and the burst type (BT) of the mode register are referred when a write command is issued. The burst length (BL) determines the length of a sequential data input by the write command that can be set to 2, 4, or 8. The latency from write command to data input is fixed to 1. The starting address of the burst read is defined by the column address, the bank select address which are loaded via the A0 to A11, BA0 to BA1 pins in the cycle when the write command is issued. DQS should be input as the strobe for the input-data and DM as well during burst operation. tWPRE prior to the first rising edge of the DQS should be set to low and tWPST after the last falling edge of the data strobe can be set to High-Z. The leading low period of DQS is referred as write preamble. The last low period of DQS is referred as write postamble. t0 CK t1 /CK Address tn+2 tn+3 tn+4 tn+5 tRCD NOP ACT Row Pr Command tn tn+0.5 tn+1 NOP WRITE NOP Column tWPRE tWPRES DQS DQ BL = 4 in1 tWPST in0 in1 in2 in3 in0 in1 in2 in3 uc BL = 8 in0 od BL = 2 in4 in5 in6 in7 BL: Burst length Write Operation t Preliminary Data Sheet E1154E10 (Ver. 1.0) 27 EDD1216AJBG Burst Stop Burst stop command during burst read The burst stop (BST) command is used to stop data output during a burst read. The BST command stops the burst read and sets the output buffer to High-Z. tBSTZ (= CL) cycles after a BST command issued, the DQ pins become High-Z. The BST command is not supported for the burst write operation. Note that bank address is not referred when this command is executed. t0 t0.5 t1 t1.5 t2 t2.5 t3 t3.5 t4 t4.5 t5 t5.5 CK /CK EO Command READ BST NOP tBSTZ 3 cycles DQS CL = 3 out0 DQ out1 CL: /CAS latency L Burst Stop during a Read Operation t uc od Pr Preliminary Data Sheet E1154E10 (Ver. 1.0) 28 EDD1216AJBG Auto Precharge Read with auto-precharge The precharge is automatically performed after completing a read operation. The precharge starts tRPD (BL/2) cycle after READA command input. tRAP specification for READA allows a read command with auto precharge to be issued to a bank that has been activated (opened) but has not yet satisfied the tRAS (min) specification. A column command to the other active bank can be issued the next cycle after the last data output. Read with auto-precharge command does not limit row commands execution for other bank. Refer to ‘Function truth table and related note(Notes.*14). CK /CK tRAP (min) = tRCD (min) EO Command ACT tRP (min) tRPD 2 cycles (= BL/2) ACT NOP READA DQS tAC,tDQSCK DQ out0 L Note: Internal auto-precharge starts at the timing indicated by " out1 out2 out3 ". Read with auto-precharge CK /CK tRAS (min) tRCD (min) Command ACT NOP NOP WRITA BL/2 + 4 cycles DM DQS DQ in1 in2 in3 ". Burst Write (BL = 4) Preliminary Data Sheet E1154E10 (Ver. 1.0) 29 ACT t Note: Internal auto-precharge starts at the timing indicated by " in4 tRP uc od Pr Write with auto-precharge The precharge is automatically performed after completing a burst write operation. The precharge operation is started (BL/ 2 + 4) cycles after WRITA command issued. A column command to the other banks can be issued the next cycle after the internal precharge command issued. Write with auto-precharge command does not limit row commands execution for other bank. Refer to the ‘Read with Auto-Precharge Enabled, Write with Auto-Precharge Enabled’ section. Refer to ‘Function truth table and related note(Notes.*14)‘. BL = 4 EDD1216AJBG Command Intervals A Read command to the consecutive Read command Interval Destination row of the consecutive read command Bank address Row address State 1. Same Same ACTIVE 2. Same Different — 3. Different Any ACTIVE Operation EO The consecutive read can be performed after an interval of no less than 1 cycle to interrupt the preceding read operation. Precharge the bank to interrupt the preceding read operation. tRP after the precharge command, issue the ACT command. tRCD after the ACT command, the consecutive read command can be issued. See ‘A read command to the consecutive precharge interval’ section. The consecutive read can be performed after an interval of no less than 1 cycle to interrupt the preceding read operation. Precharge the bank without interrupting the preceding read operation. tRP after the precharge command, issue the ACT command. tRCD after the ACT command, the consecutive read command can be issued. IDLE t0 t4 t5 READ READ t6 t7 t8 t9 t11 t10 CK /CK Address ACT NOP L Command Row NOP Column A Column B BA Pr out out A0 A1 DQ Column = A Column = B Read Read Bank0 Active Column = A Dout out B1 out B2 out B3 Column = B Dout od DQS out B0 CL = 3 BL = 4 Bank0 READ to READ Command Interval (same ROW address in the same bank) t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 30 EDD1216AJBG t0 t1 t2 ACT NOP ACT t5 t6 READ READ t7 t8 t9 t10 t11 CK /CK Command Address Row0 Row1 NOP NOP Column A Column B BA out out A0 A1 DQ EO Column = A Column = B Read Read Bank0 Dout out out out out B0 B1 B2 B3 Bank3 Dout DQS Bank0 Active Bank3 Active Bank0 Read CL = 3 BL = 4 Bank3 Read READ to READ Command Interval (different bank) L t uc od Pr Preliminary Data Sheet E1154E10 (Ver. 1.0) 31 ;;;;; EDD1216AJBG A Write command to the consecutive Write command Interval Destination row of the consecutive write command Bank address 1. Same 2. Same 3. Different Row address State Operation Same ACTIVE Different — Any ACTIVE EO IDLE t0 CK /CK Command BA NOP WRIT tn+1 tn+2 tn+4 tn+5 tn+6 NOP WRIT Column A Column B inA0 inA1 inB0 inB1 inB2 inB3 Column = A Write DQS tn+3 Pr DQ Row tn L Address ACT The consecutive write can be performed after an interval of no less than 1 cycle to interrupt the preceding write operation. Precharge the bank to interrupt the preceding write operation. tRP after the precharge command, issue the ACT command. tRCD after the ACT command, the consecutive write command can be issued. See ‘A write command to the consecutive precharge interval’ section. The consecutive write can be performed after an interval of no less than 1 cycle to interrupt the preceding write operation. Precharge the bank without interrupting the preceding write operation. tRP after the precharge command, issue the ACT command. tRCD after the ACT command, the consecutive write command can be issued. Bank0 Active Column = B Write od BL = 4 Bank0 WRITE to WRITE Command Interval (same ROW address in the same bank) t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 32 ;;; ;;; EDD1216AJBG CK /CK Command Address BA DQ t0 t1 t2 ACT NOP ACT Row0 NOP WRIT tn+1 tn+2 tn+3 tn+4 tn+5 NOP WRIT Column A Column B inA0 inA1 inB0 inB1 inB2 inB3 EO DQS Row1 tn Bank0 Active Bank0 Write Bank3 Write Bank3 Active BL = 4 Bank0, 3 WRITE to WRITE Command Interval (different bank) L t uc od Pr Preliminary Data Sheet E1154E10 (Ver. 1.0) 33 EDD1216AJBG A Read command to the consecutive Write command interval with the BST command Destination row of the consecutive write command Bank address Row address State 1. Same Same ACTIVE 2. Same Different — 3. Different Any ACTIVE Operation EO Issue the BST command. tBSTW (≥ tBSTZ) after the BST command, the consecutive write command can be issued. Precharge the bank to interrupt the preceding read operation. tRP after the precharge command, issue the ACT command. tRCD after the ACT command, the consecutive write command can be issued. See ‘A read command to the consecutive precharge interval’ section. Issue the BST command. tBSTW (≥ tBSTZ) after the BST command, the consecutive write command can be issued. Precharge the bank independently of the preceding read operation. tRP after the precharge command, issue the ACT command. tRCD after the ACT command, the consecutive write command can be issued. IDLE t0 t1 READ BST t2 t3 t4 t5 t6 t7 t8 CK /CK Command WRIT NOP NOP L tBSTW (≥ tBSTZ) DM DQ out0 out1 High-Z DQS Pr tBSTZ (= CL) in0 in1 in2 in3 od OUTPUT INPUT BL = 4 CL = 3 READ to WRITE Command Interval t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 34 ;;;;;; EDD1216AJBG A Write command to the consecutive Read command interval: To complete the burst operation Destination row of the consecutive read command Bank address Row address State 1. Same Same ACTIVE 2. Same Different — 3. Different Any ACTIVE EO t0 Operation To complete the burst operation, the consecutive read command should be performed tWRD (= BL/ 2 + 2) after the write command. Precharge the bank tWPD after the preceding write command. tRP after the precharge command, issue the ACT command. tRCD after the ACT command, the consecutive read command can be issued. See ‘A read command to the consecutive precharge interval’ section. To complete a burst operation, the consecutive read command should be performed tWRD (= BL/ 2 + 2) after the write command. Precharge the bank independently of the preceding write operation. tRP after the precharge command, issue the ACT command. tRCD after the ACT command, the consecutive read command can be issued. IDLE t1 t2 t3 t4 t5 t6 t7 t8 CK /CK Command WRIT NOP READ NOP L tWRD (min) BL/2 + 2 cycle DM DQS in0 Pr DQ tWTR* in1 in2 out0 in3 INPUT out1 out2 OUTPUT od Note: tWTR is referenced from the first positive CK edge after the last desired data in pair tWTR. BL = 4 CL = 3 WRITE to READ Command Interval t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 35 EDD1216AJBG A Write command to the consecutive Read command interval: To interrupt the write operation Destination row of the consecutive read command Bank address Row address State Operation 1. Same Same ACTIVE DM must be input 1 cycle prior to the read command input to prevent from being written invalid data. In case, the read command is input in the next cycle of the write command, DM is not necessary. 2. Same Different — —* 3. Different Any ACTIVE DM must be input 1 cycle prior to the read command input to prevent from being written invalid data. In case, the read command is input in the next cycle of the write command, DM is not necessary. IDLE —* 1 1 EO Note: 1. Precharge must be preceded to read command. Therefore read command can not interrupt the write operation in this case. WRITE to READ Command Interval (Same bank, same ROW address) t0 t1 t2 t3 t4 t5 t6 t7 t8 CK /CK L Command WRIT READ 1 cycle NOP CL=3 DM DQS in0 Pr DQ in1 out0 out1 out2 out3 in2 High-Z od Data masked High-Z BL = 4 CL = 3 [WRITE to READ delay = 1 clock cycle] t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 36 ;;;;; EDD1216AJBG t0 t1 t2 WRIT NOP READ t3 t4 t5 t6 t7 t8 CK /CK Command NOP 2 cycle CL=3 DM EO DQ in0 in1 in2 High-Z out0 out1 out2 out3 in3 High-Z DQS /CK [WRITE to READ delay = 2 clock cycle] t1 t2 t3 t4 t5 t6 Pr Command BL = 4 CL = 3 L t0 CK Data masked WRIT NOP READ 3 cycle t7 t8 NOP CL=3 tWTR* DM in0 in1 in2 in3 DQS Data masked od DQ out0 out1 out2 out3 BL = 4 CL = 3 uc Note: tWTR is referenced from the first positive CK edge after the last desired data in pair tWTR. [WRITE to READ delay = 3 clock cycle] t Preliminary Data Sheet E1154E10 (Ver. 1.0) 37 EDD1216AJBG A Read command to the consecutive Precharge command interval (same bank): To output all data To complete a burst read operation and get a burst length of data, the consecutive precharge command must be issued tRPD (= BL/ 2 cycles) after the read command is issued. t0 t1 t2 t3 NOP READ NOP PRE/ PALL t4 t5 t6 t7 t8 CK /CK Command NOP DQ out0 out1 out2 out3 DQS EO tRPD = BL/2 READ to PRECHARGE Command Interval (same bank): To output all data (CL = 3, BL = 4) READ to PRECHARGE Command Interval (same bank): To stop output data A burst data output can be interrupted with a precharge command. All DQ pins and DQS pins become High-Z tHZP (= CL) after the precharge command. t0 t1 t2 t3 t4 t5 t6 t7 t8 CK Command L /CK NOP READ PRE/PALL NOP CL = 3 High-Z DQ Pr DQS out0 out1 High-Z tHZP READ to PRECHARGE Command Interval (same bank): To stop output data (CL = 3, BL = 2, 4, 8) t uc od Preliminary Data Sheet E1154E10 (Ver. 1.0) 38 ;;;;;;; ;; ; EDD1216AJBG A Write command to the consecutive Precharge command interval (same bank) The minimum interval tWPD is necessary between the write command and the precharge command. t0 t1 t2 t3 t4 t5 t6 t7 CK /CK Command WRIT PRE/PALL NOP NOP tWPD tWR EO DM DQS DQ in0 in1 in2 in3 Last data input L WRITE to PRECHARGE Command Interval (same bank) (BL = 4) t0 CK /CK Command t1 t2 t3 t4 NOP t5 PRE/PALL od WRIT Pr Precharge Termination in Write Cycles During a burst write cycle without auto precharge, the burst write operation is terminated by a precharge command of the same bank. In order to write the last input data, tWR (min) must be satisfied. When the precharge command is issued, the invalid data must be masked by DM. t6 t7 NOP tWR DM DQ in0 in1 in2 uc DQS in3 Data masked Precharge Termination in Write Cycles (same bank) (BL = 4) t Preliminary Data Sheet E1154E10 (Ver. 1.0) 39 EDD1216AJBG Bank active command interval Destination row of the consecutive ACT command Bank address Row address State 1. Same Any ACTIVE 2. Different Any ACTIVE Operation Two successive ACT commands can be issued at tRC interval. In between two successive ACT operations, precharge command should be executed. Precharge the bank. tRP after the precharge command, the consecutive ACT command can be issued. IDLE tRRD after an ACT command, the next ACT command can be issued. CK /CK EO Command Address ACTV ACT ACT ROW: 0 ROW: 1 Bank0 Active Bank3 Active PRE NOP NOP ACT NOP ROW: 0 BA L tRRD Bank0 Precharge Bank0 Active tRC Bank Active to Bank Active Pr Mode register set to Bank-active command interval The interval between setting the mode register and executing a bank-active command must be no less than tMRD. CK /CK Command MRS CODE Mode Register Set ACT NOP od Address NOP BS and ROW tMRD Bank3 Active t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 40 EDD1216AJBG DM Control DM can mask input data. In ×16 products, UDM and LDM can mask the upper and lower byte of input data, respectively. By setting DM to low, data can be written. When DM is set to high, the corresponding data is not written, and the previous data is held. The latency between DM input and enabling/disabling mask function is 0. t1 t2 t3 t4 t5 t6 DQS DQ Mask Mask EO DM Write mask latency = 0 DM Control Self-Refresh L The self-refresh command can be used to retain data in the DDR SDRAM, even if the rest of the system is powered down. When in the self-refresh mode, the DDR SDRAM retains data without external clocking. The self-refresh command is initiated like an auto-refresh command except CKE is disabled (low). The DLL is automatically disabled upon entering self-refresh, and is automatically enabled upon exiting self-refresh. Any time the DLL is enabled a DLL reset must follow and 200 clock cycles should occur before a read command can be issued. Input signals except CKE are “Don’t care” during self-refresh. Since CKE is an SSTL2 input, VREF must be maintained during self-refresh. The procedure for exiting self-refresh requires a sequence of commands. First, CK must be stable prior to CKE going back high. Once CKE is high, the DDR SDRAM must have NOP commands issued for tSNR because time is required for the completion of any internal refresh in progress. A simple algorithm for meeting both refresh and DLL requirements is to apply NOPs for 200 clock cycles before applying any other command. The use of self-refresh mode introduces the possibility that an internally timed event can be missed when CKE is raised for exit from self-refresh mode. Upon exit from self-refresh an extra auto-refresh command is recommended. t1 Pr t0 t2 t3 t4 t5 tCH tCL /CK CK tRP*1 tn SELF tIS ≥ tSRD*2 uc tIS tIH Command tm ≥ tSNR*3 tIS CKE t6 od tCK NOP NOP NOP Valid Self-Refresh Preliminary Data Sheet E1154E10 (Ver. 1.0) 41 t Notes: 1. Device must be in the “All banks idle” state prior to entering self-refresh mode. 2. tSRD is applied for a read or a read with autoprecharge command. 3. tSNR is applied for any command except a read or a read with autoprecharge command. ;;;;;; EDD1216AJBG Timing Waveforms Command and Addresses Input Timing Definition CK /CK tIS Command (/RAS, /CAS, /WE, /CS) tIH VREF tIS tIH VREF Address Read Timing Definition EO /CK CK DQS tCL tCH tDQSCK tDQSCK tDQSCK tDQSCK tRPST tRPRE tDQSQ tLZ L DQ (Dout) tCK tAC tDQSQ tQH tAC tAC tQH tHZ tDQSQ tDQSQ tQH tQH Write Timing Definition tCK tDQSS DQS tWPRES Pr /CK CK tDQSL tWPRE tDS DM tDS tDH tDH tDSS VREF tDQSH tWPST od DQ (Din) tDSH tDSS VREF tDIPW tDIPW VREF tDIPW t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 42 EDD1216AJBG Read Cycle ; ; ; ; ; ;;; ; tCK tCH tCL CK /CK tRC VIH CKE tRAS tRCD tRP tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH /CS /RAS EO /CAS /WE BA ; ;; ;; ; ; L A10 tIS tIH tIS tIH tIS tIH Address DQS DQ (output) High-Z High-Z Pr DM Bank 0 Read tRPST od Bank 0 Active tRPRE Bank 0 Precharge CL = 2 BL = 4 Bank0 Access = VIH or VIL t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 43 ; ; ;;;;; ; EDD1216AJBG Write Cycle tCK tCH tCL CK /CK tRC VIH CKE tRAS tRP tRCD tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH tIS tIH /CS /RAS EO /CAS /WE BA Address L A10 tIS tIH tDQSS tDQSL tWPST Pr DQS (input) tDQSH tDS tDS DM tDS tDH tDH od DQ (input) tWR tDH Bank 0 Active Bank 0 Write Bank 0 Precharge CL = 2 BL = 4 Bank0 Access = VIH or VIL t uc Preliminary Data Sheet E1154E10 (Ver. 1.0) 44 EDD1216AJBG Mode Register Set Cycle 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 /CK CK CKE VIH /CS /RAS /CAS /WE EO BA Address code C: b R: b code valid DM High-Z DQS High-Z b L DQ (output) tRP Mode register set Precharge If needed /CK CK CKE VIH /CS /RAS /WE BA R:a C:a R:b C:b DM DQS C:b'' b’’ High-Z b tRWD Bank 0 Active CL = 2 BL = 4 = VIH or VIL uc a DQ (output) DQ (input) Bank 3 Precharge od /CAS Address Bank 3 Read Bank 3 Active Pr Read/Write Cycle tMRD tWRD Bank 0 Bank 3 Read Active Bank 3 Write t Bank 3 Read Read cycle CL = 2 BL = 4 =VIH or VIL Preliminary Data Sheet E1154E10 (Ver. 1.0) 45 EDD1216AJBG Auto-refresh Cycle /CK CK CKE VIH /CS /RAS /CAS /WE EO BA Address A10=1 R: b C: b DM DQS b DQ (output) L DQ (input) High-Z tRP Precharge If needed tRFC Auto Refresh Bank 0 Active Bank 0 Read t uc od Pr CL = 2 BL = 4 = VIH or VIL Preliminary Data Sheet E1154E10 (Ver. 1.0) 46 EDD1216AJBG Self-Refresh Cycle /CK CK tIS tIH CKE CKE = low /CS /RAS /CAS EO /WE BA Address A10=1 R: b C: b DM DQ (output) L DQS High-Z DQ (input) tSNR tRP Pr Precharge If needed Self refresh entry Self refresh exit tSRD Bank 0 Active Bank 0 Read CL = 2.5 BL = 4 = VIH or VIL t uc od Preliminary Data Sheet E1154E10 (Ver. 1.0) 47 EDD1216AJBG Package Drawing 60-ball FBGA Solder ball: Lead free (Sn-Ag-Cu) Unit: mm 8.0 ± 0.1 0.2 S B INDEX MARK 12.0 ± 0.1 EO L 0.2 S A 0.2 S 1.20 max. Pr 0.1 S S 0.35 ± 0.05 B φ0.15 M S A B 60-φ0.45 ± 0.05 0.5 1.6 0.8 t 6.4 uc INDEX MARK 11.0 1.0 od A ECA-TS2-0220-01 Preliminary Data Sheet E1154E10 (Ver. 1.0) 48 EDD1216AJBG Recommended Soldering Conditions Please consult with our sales offices for soldering conditions of the EDD1216AJBG. Type of Surface Mount Device EDD1216AJBG: 60-ball FBGA < Lead free (Sn-Ag-Cu) > L EO t uc od Pr Preliminary Data Sheet E1154E10 (Ver. 1.0) 49 EDD1216AJBG NOTES FOR CMOS DEVICES 1 PRECAUTION AGAINST ESD FOR MOS DEVICES EO Exposing the MOS devices to a strong electric field can cause destruction of the gate oxide and ultimately degrade the MOS devices operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it, when once it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. MOS devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. MOS devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor MOS devices on it. 2 HANDLING OF UNUSED INPUT PINS FOR CMOS DEVICES 3 L No connection for CMOS devices input pins can be a cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. The unused pins must be handled in accordance with the related specifications. STATUS BEFORE INITIALIZATION OF MOS DEVICES Pr Power-on does not necessarily define initial status of MOS devices. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the MOS devices with reset function have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. MOS devices are not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for MOS devices having reset function. CME0107 t uc od Preliminary Data Sheet E1154E10 (Ver. 1.0) 50 EDD1216AJBG The information in this document is subject to change without notice. Before using this document, confirm that this is the latest version. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Elpida Memory, Inc. Elpida Memory, Inc. does not assume any liability for infringement of any intellectual property rights (including but not limited to patents, copyrights, and circuit layout licenses) of Elpida Memory, Inc. or third parties by or arising from the use of the products or information listed in this document. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of Elpida Memory, Inc. or others. Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of the customer's equipment shall be done under the full responsibility of the customer. Elpida Memory, Inc. assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. EO [Product applications] Be aware that this product is for use in typical electronic equipment for general-purpose applications. Elpida Memory, Inc. makes every attempt to ensure that its products are of high quality and reliability. However, users are instructed to contact Elpida Memory's sales office before using the product in aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment, medical equipment for life support, or other such application in which especially high quality and reliability is demanded or where its failure or malfunction may directly threaten human life or cause risk of bodily injury. L [Product usage] Design your application so that the product is used within the ranges and conditions guaranteed by Elpida Memory, Inc., including the maximum ratings, operating supply voltage range, heat radiation characteristics, installation conditions and other related characteristics. Elpida Memory, Inc. bears no responsibility for failure or damage when the product is used beyond the guaranteed ranges and conditions. Even within the guaranteed ranges and conditions, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Elpida Memory, Inc. products does not cause bodily injury, fire or other consequential damage due to the operation of the Elpida Memory, Inc. product. [Usage environment] Pr Usage in environments with special characteristics as listed below was not considered in the design. Accordingly, our company assumes no responsibility for loss of a customer or a third party when used in environments with the special characteristics listed below. od Example: 1) Usage in liquids, including water, oils, chemicals and organic solvents. 2) Usage in exposure to direct sunlight or the outdoors, or in dusty places. 3) Usage involving exposure to significant amounts of corrosive gas, including sea air, CL 2 , H 2 S, NH 3 , SO 2 , and NO x . 4) Usage in environments with static electricity, or strong electromagnetic waves or radiation. 5) Usage in places where dew forms. 6) Usage in environments with mechanical vibration, impact, or stress. 7) Usage near heating elements, igniters, or flammable items. uc If you export the products or technology described in this document that are controlled by the Foreign Exchange and Foreign Trade Law of Japan, you must follow the necessary procedures in accordance with the relevant laws and regulations of Japan. Also, if you export products/technology controlled by U.S. export control regulations, or another country's export control laws or regulations, you must follow the necessary procedures in accordance with such laws or regulations. If these products/technology are sold, leased, or transferred to a third party, or a third party is granted license to use these products, that third party must be made aware that they are responsible for compliance with the relevant laws and regulations. M01E0706 t Preliminary Data Sheet E1154E10 (Ver. 1.0) 51