Fairchild FDD107AN06LA0 N-channel powertrench mosfet 60v, 10a, 107m Datasheet

FDD107AN06LA0
N-Channel PowerTrench® MOSFET
60V, 10A, 107mΩ
Features
Applications
• r DS(ON) = 92mΩ (Typ.), VGS = 5V, ID = 10A
• Motor / Body Load Control
• Qg(tot) = 4.2nC (Typ.), VGS = 5V
• ABS Systems
• Low Miller Charge
• Powertrain Management
• Low QRR Body Diode
• Injection Systems
• UIS Capability (Single Pulse and Repetitive Pulse)
• DC-DC converters and Off-line UPS
• Qualified to AEC Q101
• Distributed Power Architectures and VRMs
Formerly developmental type 83524
• Primary Switch for 12V and 24V systems
DRAIN (FLANGE)
D
GATE
G
SOURCE
TO-252AA
FDD SERIES
S
MOSFET Maximum Ratings TC = 25°C unless otherwise noted
Symbol
VDSS
Drain to Source Voltage
Parameter
Ratings
60
Units
V
VGS
Gate to Source Voltage
±20
V
Drain Current
ID
Continuous (TC = 25oC, VGS = 10V)
10.9
A
Continuous (TC = 25oC, VGS = 5V)
10
A
Continuous (TC = 100oC, VGS = 5V)
7.1
A
Continuous (TA = 25oC, VGS = 5V, RθJA = 52oC/W)
3.4
A
Pulsed
EAS
PD
TJ, TSTG
Single Pulse Avalanche Energy (Note 1)
Power dissipation
Derate above 25oC
Operating and Storage Temperature
Figure 4
A
9
mJ
25
W
0.17
W/oC
o
-55 to 175
C
Thermal Characteristics
RθJC
Thermal Resistance Junction to Case TO-252
6.0
oC/W
RθJA
Thermal Resistance Junction to Ambient TO-252
100
o
C/W
RθJA
Thermal Resistance Junction to Ambient TO-252, 1in2 copper pad area
52
o
C/W
This product has been designed to meet the extreme test conditions and environment demanded by the automotive industry. For a
copy of the requirements, see AEC Q101 at: http://www.aecouncil.com/
Reliability data can be found at: http://www.fairchildsemi.com/products/discrete/reliability/index.html.
All Fairchild Semiconductor products are manufactured, assembled and tested under ISO9000 and QS9000 quality systems
certification.
©2004 Fairchild Semiconductor Corporation
FDD107AN06LA0 Rev. A1
FDD107AN06LA0
January 2004
Device Marking
FDD107AN06LA0
Device
FDD107AN06LA0
Package
TO-252AA
Reel Size
330mm
Tape Width
16mm
Quantity
2500 units
Electrical Characteristics TC = 25°C unless otherwise noted
Symbol
Parameter
Test Conditions
Min
Typ
Max
Units
Off Characteristics
BVDSS
Drain to Source Breakdown Voltage
IDSS
Zero Gate Voltage Drain Current
IGSS
Gate to Source Leakage Current
ID = 250µA, VGS = 0V
60
-
-
V
-
-
1
-
-
250
µA
VGS = ±20V
-
-
±100
nA
V
V DS = 50V
VGS = 0V
TC = 150oC
On Characteristics
VGS(TH)
rDS(ON)
Gate to Source Threshold Voltage
Drain to Source On Resistance
VGS = VDS, ID = 250µA
1
-
3
ID = 10.9A, VGS = 10V
-
0.076
0.091
ID = 10A, VGS = 5V
-
0.092
0.107
ID = 10A, VGS = 5V,
TJ = 175oC
-
0.221
0.254
-
360
-
-
45
-
pF
-
14
-
pF
4.2
5.5
nC
-
0.5
0.7
nC
-
1.9
-
nC
-
1.4
-
nC
-
1.5
-
nC
ns
Ω
Dynamic Characteristics
CISS
Input Capacitance
COSS
Output Capacitance
CRSS
Reverse Transfer Capacitance
Qg(TOT)
Total Gate Charge at 5V
VGS = 0V to 5V
Qg(TH)
Threshold Gate Charge
VGS = 0V to 1V
Qgs
Gate to Source Gate Charge
Qgs2
Gate Charge Threshold to Plateau
Qgd
Gate to Drain “Miller” Charge
V DS = 25V, VGS = 0V,
f = 1MHz
VDD = 30V
ID = 10A
Ig = 1.0mA
pF
Switching Characteristics (VGS = 5V)
tON
Turn-On Time
-
-
100
td(ON)
Turn-On Delay Time
-
13
-
ns
tr
Rise Time
-
54
-
ns
td(OFF)
Turn-Off Delay Time
-
17
-
ns
tf
Fall Time
-
18
-
ns
tOFF
Turn-Off Time
-
-
53
ns
V
V DD = 30V, ID = 10A
VGS = 5V, RGS = 47Ω
Drain-Source Diode Characteristics
ISD = 10A
-
-
1.25
ISD = 5A
-
-
1.0
V
Reverse Recovery Time
ISD = 10A, dISD/dt = 100A/µs
-
-
32
ns
Reverse Recovered Charge
ISD = 10A, dISD/dt = 100A/µs
-
-
27
nC
VSD
Source to Drain Diode Voltage
trr
QRR
Notes:
1: Starting TJ = 25°C, L = 270µH, IAS = 8A.
©2004 Fairchild Semiconductor Corporation
FDD107AN06LA0 Rev. A1
FDD107AN06LA0
Package Marking and Ordering Information
FDD107AN06LA0
Typical Characteristics TC = 25°C unless otherwise noted
1.2
12
VGS = 10V
ID, DRAIN CURRENT (A)
POWER DISSIPATION MULTIPLIER
1.0
0.8
0.6
0.4
9
VGS = 5V
6
3
0.2
0
0
25
50
75
100
150
125
0
175
25
50
75
TC , CASE TEMPERATURE (oC)
100
125
150
175
TC, CASE TEMPERATURE (oC)
Figure 1. Normalized Power Dissipation vs
Ambient Temperature
Figure 2. Maximum Continuous Drain Current vs
Case Temperature
2
DUTY CYCLE - DESCENDING ORDER
0.5
0.2
0.1
0.05
0.02
0.01
ZθJC, NORMALIZED
THERMAL IMPEDANCE
1
PDM
0.1
t1
t2
NOTES:
DUTY FACTOR: D = t1/t2
PEAK TJ = PDM x ZθJC x RθJC + TC
SINGLE PULSE
0.01
10-5
10-4
10-3
10-2
10-1
100
101
t, RECTANGULAR PULSE DURATION (s)
Figure 3. Normalized Maximum Transient Thermal Impedance
100
IDM, PEAK CURRENT (A)
TC = 25oC
FOR TEMPERATURES
ABOVE 25oC DERATE PEAK
TRANSCONDUCTANCE
MAY LIMIT CURRENT
IN THIS REGION
CURRENT AS FOLLOWS:
175 - TC
I = I 25
VGS = 10V
150
20
VGS = 5V
10
10-5
10-4
10-3
10-2
10-1
100
101
t, PULSE WIDTH (s)
Figure 4. Peak Current Capability
©2004 Fairchild Semiconductor Corporation
FDD107AN06LA0 Rev. A1
FDD107AN06LA0
Typical Characteristics TC = 25°C unless otherwise noted
100
50
If R = 0
tAV = (L)(IAS)/(1.3*RATED BVDSS - VDD)
If R ≠ 0
tAV = (L/R)ln[(IAS*R)/(1.3*RATED BVDSS - VDD) +1]
IAS, AVALANCHE CURRENT (A)
ID, DRAIN CURRENT (A)
10µs
100µs
10
1ms
OPERATION IN THIS
AREA MAY BE
LIMITED BY rDS(ON)
1
10ms
DC
SINGLE PULSE
TJ = MAX RATED
TC = 25oC
10
STARTING TJ = 25o C
STARTING TJ = 150oC
1
0.1
1
10
0.001
100
0.01
VDS, DRAIN TO SOURCE VOLTAGE (V)
0.1
10
NOTE: Refer to Fairchild Application Notes AN7514 and AN7515
Figure 5. Forward Bias Safe Operating Area
Figure 6. Unclamped Inductive Switching
Capability
20
20
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
VDD = 15V
15
10
TJ = 175oC
TJ = 25 oC
5
VGS = 5V
VGS = 10V
ID, DRAIN CURRENT (A)
ID , DRAIN CURRENT (A)
1
tAV, TIME IN AVALANCHE (ms)
15
VGS = 4V
10
VGS = 3.5V
5
TJ = -55oC
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
VGS = 3V
TC = 25oC
0
0
2
3
4
5
0
0.5
VGS , GATE TO SOURCE VOLTAGE (V)
Figure 7. Transfer Characteristics
1.5
2.0
Figure 8. Saturation Characteristics
2.5
NORMALIZED DRAIN TO SOURCE
ON RESISTANCE
200
rDS(ON), DRAIN TO SOURCE
ON RESISTANCE (mΩ)
1.0
VDS , DRAIN TO SOURCE VOLTAGE (V)
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
ID = 10.9A
150
100
ID = 1A
2.0
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
1.5
1.0
0.5
VGS = 10V, ID =10.9A
0
50
2
4
6
8
VGS, GATE TO SOURCE VOLTAGE (V)
10
Figure 9. Drain to Source On Resistance vs Gate
Voltage and Drain Current
©2004 Fairchild Semiconductor Corporation
-80
-40
0
40
80
120
160
200
TJ, JUNCTION TEMPERATURE (oC)
Figure 10. Normalized Drain to Source On
Resistance vs Junction Temperature
FDD107AN06LA0 Rev. A1
FDD107AN06LA0
Typical Characteristics TC = 25°C unless otherwise noted
1.2
1.2
NORMALIZED DRAIN TO SOURCE
BREAKDOWN VOLTAGE
NORMALIZED GATE
THRESHOLD VOLTAGE
VGS = VDS, ID = 250µA
1.0
0.8
0.6
0.4
ID = 250µA
1.1
1.0
0.9
-80
-40
0
40
80
120
160
200
-80
-40
TJ, JUNCTION TEMPERATURE (oC)
Figure 11. Normalized Gate Threshold Voltage vs
Junction Temperature
40
80
120
160
200
Figure 12. Normalized Drain to Source
Breakdown Voltage vs Junction Temperature
10
VGS , GATE TO SOURCE VOLTAGE (V)
500
CISS = CGS + CGD
C, CAPACITANCE (pF)
0
TJ , JUNCTION TEMPERATURE (oC)
COSS ≅ CDS + CGD
100
CRSS = CGD
VGS = 0V, f = 1MHz
1
10
VDS , DRAIN TO SOURCE VOLTAGE (V)
Figure 13. Capacitance vs Drain to Source
Voltage
©2004 Fairchild Semiconductor Corporation
6
4
WAVEFORMS IN
DESCENDING ORDER:
ID = 10A
ID = 1A
2
0
10
0.1
VDD = 30V
8
60
0
2
4
Qg, GATE CHARGE (nC)
6
8
Figure 14. Gate Charge Waveforms for Constant
Gate Current
FDD107AN06LA0 Rev. A1
VDS
BVDSS
tP
L
VDS
VARY tP TO OBTAIN
IAS
+
RG
REQUIRED PEAK IAS
VDD
VDD
-
VGS
DUT
tP
IAS
0V
0
0.01Ω
tAV
Figure 15. Unclamped Energy Test Circuit
Figure 16. Unclamped Energy Waveforms
VDS
VDD
Qg(TOT)
VDS
L
VGS
VGS
VGS = 5V
+
Qgs2
VDD
DUT
VGS = 1V
Ig(REF)
0
Qg(TH)
Qgs
Qgd
Ig(REF)
0
Figure 17. Gate Charge Test Circuit
Figure 18. Gate Charge Waveforms
VDS
tON
tOFF
td(ON)
td(OFF)
RL
tr
VDS
tf
90%
90%
+
VGS
VDD
-
10%
0
10%
DUT
90%
RGS
VGS
50%
50%
PULSE WIDTH
VGS
0
Figure 19. Switching Time Test Circuit
©2004 Fairchild Semiconductor Corporation
10%
Figure 20. Switching Time Waveforms
FDD107AN06LA0 Rev. A1
FDD107AN06LA0
Test Circuits and Waveforms
FDD107AN06LA0
Thermal Resistance vs. Mounting Pad Area
(T
–T )
JM
A
P D M = ----------------------------R θ JA
(EQ. 1)
In using surface mount devices such as the TO-252
package, the environment in which it is applied will have a
significant influence on the part’s current and maximum
power dissipation ratings. Precise determination of PDM is
complex and influenced by many factors:
1. Mounting pad area onto which the device is attached and
whether there is copper on one side or both sides of the
board.
125
RθJA = 33.32+ 23.84/(0.268+Area) EQ.2
RθJA = 33.32+ 154/(1.73+Area) EQ.3
100
RθJA (o C/W)
The maximum rated junction temperature, TJM , and the
thermal resistance of the heat dissipating path determines
the maximum allowable device power dissipation, PDM , in an
application.
Therefore the application’s ambient
temperature, TA (oC), and thermal resistance RθJA (oC/W)
must be reviewed to ensure that TJM is never exceeded.
Equation 1 mathematically represents the relationship and
serves as the basis for establishing the rating of the part.
75
50
25
0.01
(0.0645)
0.1
(0.645)
1
10
(6.45)
(64.5)
AREA, TOP COPPER AREA in2 (cm2 )
Figure 21. Thermal Resistance vs Mounting
Pad Area
2. The number of copper layers and the thickness of the
board.
3. The use of external heat sinks.
4. The use of thermal vias.
5. Air flow and board orientation.
6. For non steady state applications, the pulse width, the
duty cycle and the transient thermal response of the part,
the board and the environment they are in.
Fairchild provides thermal information to assist the
designer’s preliminary application evaluation. Figure 21
defines the RθJA for the device as a function of the top
copper (component side) area. This is for a horizontally
positioned FR-4 board with 1oz copper after 1000 seconds
of steady state power with no air flow. This graph provides
the necessary information for calculation of the steady state
junction temperature or power dissipation. Pulse
applications can be evaluated using the Fairchild device
Spice thermal model or manually utilizing the normalized
maximum transient thermal impedance curve.
Thermal resistances corresponding to other copper areas
can be obtained from Figure 21 or by calculation using
Equation 2 or 3. Equation 2 is used for copper area defined
in inches square and equation 3 is for area in centimeters
square. The area, in square inches or square centimeters is
the top copper area including the gate and source pads.
R
θ JA
23.84
( 0.268 + Area )
= 33.32 + -------------------------------------
(EQ. 2)
Area in Inches Squared
R
θ JA
154
( 1.73 + Area )
= 33.32 + ----------------------------------
(EQ. 3)
Area in Centimeters Squared
©2004 Fairchild Semiconductor Corporation
FDD107AN06LA0 Rev. A1
.SUBCKT FDD106AN06LA0 2 1 3 ; rev March 2002
Ca 12 8 3.5e-10
Cb 15 14 2.5e-10
Cin 6 8 3.4e-9
LDRAIN
DPLCAP
10
Dbody 7 5 DbodyMOD
Dbreak 5 11 DbreakMOD
Dplcap 10 5 DplcapMOD
RLDRAIN
RSLC1
51
5
51
EVTHRES
+ 19 8
+
LGATE
GATE
1
ESLC
11
+
17
EBREAK 18
-
50
RDRAIN
6
8
ESG
DBREAK
+
RSLC2
Ebreak 11 7 17 18 65.8
Eds 14 8 5 8 1
Egs 13 8 6 8 1
Esg 6 10 6 8 1
Evthres 6 21 19 8 1
Evtemp 20 6 18 22 1
It 8 17 1
DRAIN
2
5
EVTEMP
RGATE + 18 22
9
20
21
16
DBODY
MWEAK
6
MMED
MSTRO
RLGATE
Lgate 1 9 4.86e-9
Ldrain 2 5 1.0e-9
Lsource 3 7 4.57e-9
LSOURCE
CIN
8
7
SOURCE
3
RSOURCE
RLSOURCE
RLgate 1 9 48.6
RLdrain 2 5 10
RLsource 3 7 45.7
Mmed 16 6 8 8 MmedMOD
Mstro 16 6 8 8 MstroMOD
Mweak 16 21 8 8 MweakMOD
S1A
12
S2A
13
8
14
13
S1B
CA
15
17
18
RVTEMP
S2B
13
CB
6
8
5
8
EDS
-
19
VBAT
+
IT
14
+
+
EGS
Rbreak 17 18 RbreakMOD 1
Rdrain 50 16 RdrainMOD 24.5e-3
Rgate 9 20 3.53
RSLC1 5 51 RSLCMOD 1e-6
RSLC2 5 50 1e3
Rsource 8 7 RsourceMOD 37.5e-3
Rvthres 22 8 RvthresMOD 1
Rvtemp 18 19 RvtempMOD 1
S1a 6 12 13 8 S1AMOD
S1b 13 12 13 8 S1BMOD
S2a 6 15 14 13 S2AMOD
S2b 13 15 14 13 S2BMOD
RBREAK
-
8
22
RVTHRES
Vbat 22 19 DC 1
ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))*(PWR(V(5,51)/(1e-6*250),2.5))}
.MODEL DbodyMOD D (IS=9.3E-13 RS=10.7e-3 IKF=0.5 TRS1=1e-4 TRS2=9e-7
+ CJO=1.55e-10 M=0.55 TT=1.6e-8 XTI=2.0)
.MODEL DbreakMOD D (RS=1.1 TRS1=2.4e-3 TRS2=-2.0e-5)
.MODEL DplcapMOD D (CJO=1.14e-10 IS=1e-30 N=10 M=0.58)
.MODEL MmedMOD NMOS (VTO=2.05 KP=2.2 IS=1e-30 N=10 TOX=1 L=1u W=1u RG=3.53 T_ABS=25)
.MODEL MstroMOD NMOS (VTO=2.48 KP=15 IS=1e-30 N=10 TOX=1 L=1u W=1u T_ABS=25)
.MODEL MweakMOD NMOS (VTO=1.75 KP=0.05 IS=1e-30 N=10 TOX=1 L=1u W=1u RG=35.3 RS=0.1 T_ABS=25)
.MODEL RbreakMOD RES (TC1=1.0e-3 TC2=-8.5e-7)
.MODEL RdrainMOD RES (TC1=1.0e-2 TC2=3.7e-5)
.MODEL RSLCMOD RES (TC1=4.5e-3 TC2=6.5e-6)
.MODEL RsourceMOD RES (TC1=7.0e-3 TC2=1.0e-6)
.MODEL RvthresMOD RES (TC1=-2.8e-3 TC2=-5.0e-6)
.MODEL RvtempMOD RES (TC1=-2.0e-3 TC2=1.0e-7)
MODEL S1AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-6.0 VOFF=-3.0)
.MODEL S1BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-3.0 VOFF=-6.0)
.MODEL S2AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-0.4 VOFF=0.3)
.MODEL S2BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=0.3 VOFF=-0.4)
.ENDS
Note: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global
Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank
Wheatley.
©2004 Fairchild Semiconductor Corporation
FDD107AN06LA0 Rev. A1
FDD107AN06LA0
PSPICE Electrical Model
rev March 2002
template FDD106AN06LA0 n2,n1,n3 = m_temp
number m_temp=25
electrical n2,n1,n3
{
var i iscl
dp..model dbodymod = (isl=9.3e-13,rs=10.7e-3,ikf=0.5,trs1=1e-4,trs2=9e-7,cjo=1.55e-10,m=0.55,tt=1.6e-8,xti=2.0)
dp..model dbreakmod = (rs=1.1,trs1=2.4e-3,trs2=-2e-5)
dp..model dplcapmod = (cjo=1.14e-10,isl=10e-30,nl=10,m=0.58)
m..model mmedmod = (type=_n,vto=2.05,kp=2.2,is=1e-30, tox=1)
m..model mstrongmod = (type=_n,vto=2.48,kp=15,is=1e-30, tox=1)
m..model mweakmod = (type=_n,vto=1.75,kp=0.05,is=1e-30, tox=1,rs=0.1)
LDRAIN
DPLCAP 5
DRAIN
sw_vcsp..model s1amod = (ron=1e-5,roff=0.1,von=-6.0,voff=-3.0)
2
sw_vcsp..model s1bmod = (ron=1e-5,roff=0.1,von=-3.0,voff=-6.0)
10
sw_vcsp..model s2amod = (ron=1e-5,roff=0.1,von=-0.4,voff=0.3)
RLDRAIN
RSLC1
sw_vcsp..model s2bmod = (ron=1e-5,roff=0.1,von=0.3,voff=-0.4)
51
c.ca n12 n8 = 3.5e-10
RSLC2
c.cb n15 n14 = 2.5e-10
ISCL
c.cin n6 n8 = 3.4e-9
spe.ebreak n11 n7 n17 n18 = 65.8 GATE
1
spe.eds n14 n8 n5 n8 = 1
spe.egs n13 n8 n6 n8 = 1
spe.esg n6 n10 n6 n8 = 1
spe.evthres n6 n21 n19 n8 = 1
spe.evtemp n20 n6 n18 n22 = 1
RDRAIN
6
8
ESG
EVTHRES
+ 19 8
+
LGATE
DBREAK
50
-
dp.dbody n7 n5 = model=dbodymod
dp.dbreak n5 n11 = model=dbreakmod
dp.dplcap n10 n5 = model=dplcapmod
EVTEMP
RGATE + 18 22
9
20
21
11
DBODY
16
MWEAK
6
EBREAK
+
17
18
-
MMED
MSTRO
RLGATE
CIN
8
LSOURCE
7
SOURCE
3
RSOURCE
RLSOURCE
i.it n8 n17 = 1
S1A
12
l.lgate n1 n9 = 4.86e-9
l.ldrain n2 n5 = 1.0e-9
l.lsource n3 n7 = 4.57e-9
13
8
RBREAK
15
14
13
S1B
CA
res.rlgate n1 n9 = 48.6
res.rldrain n2 n5 = 10
res.rlsource n3 n7 = 45.7
S2A
17
18
RVTEMP
S2B
13
19
CB
6
8
EGS
-
IT
14
+
+
VBAT
5
8
EDS
-
m.mmed n16 n6 n8 n8 = model=mmedmod, temp=m_temp, l=1u, w=1u
m.mstrong n16 n6 n8 n8 = model=mstrongmod, temp=m_temp, l=1u, w=1u
m.mweak n16 n21 n8 n8 = model=mweakmod, temp=m_temp, l=1u, w=1u
+
8
22
RVTHRES
res.rbreak n17 n18 = 1, tc1=1.0e-3,tc2=-8.5e-7
res.rdrain n50 n16 = 24.5e-3, tc1=1.0e-2,tc2=3.7e-5
res.rgate n9 n20 = 3.53
res.rslc1 n5 n51 = 1e-6, tc1=4.5e-3,tc2=6.5e-6
res.rslc2 n5 n50 = 1e3
res.rsource n8 n7 = 37.5e-3, tc1=7e-3,tc2=1e-6
res.rvthres n22 n8 = 1, tc1=-2.8e-3,tc2=-5.0e-6
res.rvtemp n18 n19 = 1, tc1=-2.0e-3,tc2=1e-7
sw_vcsp.s1a n6 n12 n13 n8 = model=s1amod
sw_vcsp.s1b n13 n12 n13 n8 = model=s1bmod
sw_vcsp.s2a n6 n15 n14 n13 = model=s2amod
sw_vcsp.s2b n13 n15 n14 n13 = model=s2bmod
v.vbat n22 n19 = dc=1
equations {
i (n51->n50) +=iscl
iscl: v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/250))** 2.5))
}
}
©2004 Fairchild Semiconductor Corporation
FDD107AN06LA0 Rev. A1
FDD107AN06LA0
SABER Electrical Model
th
JUNCTION
REV 23 March 2002
FDD106AN06LA0T
CTHERM1 th 6 2.0e-4
CTHERM2 6 5 3.1e-4
CTHERM3 5 4 7.0e-4
CTHERM4 4 3 7.1e-4
CTHERM5 3 2 2.5e-3
CTHERM6 2 tl 7.8e-2
RTHERM1
CTHERM1
6
RTHERM1 th 6 2.0e-2
RTHERM2 6 5 6.0e-1
RTHERM3 5 4 8.1e-1
RTHERM4 4 3 1.08
RTHERM5 3 2 1.10
RTHERM6 2 tl 1.11
RTHERM2
CTHERM2
5
SABER Thermal Model
SABER thermal model FDD106AN06LA0T
template thermal_model th tl
thermal_c th, tl
{
ctherm.ctherm1 th 6 = 2.0e-4
ctherm.ctherm2 6 5 = 3.1e-4
ctherm.ctherm3 5 4 = 7.0e-4
ctherm.ctherm4 4 3 = 7.1e-4
ctherm.ctherm5 3 2 = 2.5e-3
ctherm.ctherm6 2 tl = 7.8e-2
rtherm.rtherm1 th 6 = 2.0e-2
rtherm.rtherm2 6 5 = 6.0e-1
rtherm.rtherm3 5 4 = 8.1e-1
rtherm.rtherm4 4 3 = 1.08
rtherm.rtherm5 3 2 = 1.10
rtherm.rtherm6 2 tl = 1.11
}
RTHERM3
CTHERM3
4
RTHERM4
CTHERM4
3
RTHERM5
CTHERM5
2
RTHERM6
CTHERM6
tl
©2004 Fairchild Semiconductor Corporation
CASE
FDD107AN06LA0 Rev. A1
FDD107AN06LA0
PSPICE Thermal Model
TRADEMARKS
The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is
not intended to be an exhaustive list of all such trademarks.
ACEx™
FACT Quiet Series™
ActiveArray™
FAST
Bottomless™
FASTr™
CoolFET™
FPS™
CROSSVOLT™ FRFET™
DOME™
GlobalOptoisolator™
EcoSPARK™ GTO™
E2CMOSTM
HiSeC™
EnSignaTM
I2C™
FACT™
ImpliedDisconnect™
Across the board. Around the world.™
The Power Franchise™
Programmable Active Droop™
ISOPLANAR™
LittleFET™
MICROCOUPLER™
MicroFET™
MicroPak™
MICROWIRE™
MSX™
MSXPro™
OCX™
OCXPro™
OPTOLOGIC
OPTOPLANAR™
PACMAN™
POP™
Power247™
PowerTrench
QFET
QS™
QT Optoelectronics™
Quiet Series™
RapidConfigure™
RapidConnect™
SILENT SWITCHER
SMART START™
SPM™
Stealth™
SuperFET™
SuperSOT™-3
SuperSOT™-6
SuperSOT™-8
SyncFET™
TinyLogic
TINYOPTO™
TruTranslation™
UHC™
UltraFET
VCX™
DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY
PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY
ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT
CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.
As used herein:
2. A critical component is any component of a life
1. Life support devices or systems are devices or
support device or system whose failure to perform can
systems which, (a) are intended for surgical implant into
be reasonably expected to cause the failure of the life
the body, or (b) support or sustain life, or (c) whose
support device or system, or to affect its safety or
failure to perform when properly used in accordance
with instructions for use provided in the labeling, can be
effectiveness.
reasonably expected to result in significant injury to the
user.
PRODUCT STATUS DEFINITIONS
Definition of Terms
Datasheet Identification
Product Status
Definition
Advance Information
Formative or
In Design
This datasheet contains the design specifications for
product development. Specifications may change in
any manner without notice.
Preliminary
First Production
This datasheet contains preliminary data, and
supplementary data will be published at a later date.
Fairchild Semiconductor reserves the right to make
changes at any time without notice in order to improve
design.
No Identification Needed
Full Production
This datasheet contains final specifications. Fairchild
Semiconductor reserves the right to make changes at
any time without notice in order to improve design.
Obsolete
Not In Production
This datasheet contains specifications on a product
that has been discontinued by Fairchild semiconductor.
The datasheet is printed for reference information only.
Rev. I7
Similar pages