G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM 2M x 32 SDRAM 512K x 32bit x 4Banks Synchronous DRAM G-Link Technology Corporation G-Link Technology Corporation,TaiwanWeb : www.glink.com.tw Email : [email protected] TEL : 886-2-26599658 GLINK reserves the right to change products or specification without notice. G-Link Technology Corp. 1 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM TABLE OF CONTENTS Table of Contents … 2 Device Description & Feature … 3 Pin Assignment … 4 Pin Description … 5 Absolute Maximum Rating … 5 Capacitance Operations Bank/Row Activation … 19 Read Operation … 20 Write Operation … 26 Precharge … 28 Power-Down … 28 … 6 Clock Suspend … 29 DC Characteristics & Operating Condition … 6 Burst Read/Single Write … 29 AC Operating Condition … 6 DC Characteristics … 7 Concurrent Auto Precharge Read with Auto Precharge Write with Auto Precharge … 30 … 30 … 31 AC Characteristics-I … 8 AC Characteristics-II … 9 Initialize and Load Mode Register … 32 Device Operating Option Table … 10 Power-Down Mode … 33 Command Truth Table … 11 Clock Suspend Mode … 34 Functional Block Diagram … 12 Auto Refresh Mode … 35 Simplified State Diagram … 13 Self Refresh Mode … 35 Function Description … 14 Initialization … 14 Read Operations Single Read without Auto Precharge Read Without Auto Precharge Read With Auto Precharge Alternating Bank Read Accesses Read Full-Page Burst Read DQM Operation … 36 … 37 … 38 … 39 … 40 … 41 Write Operations Single Write without Auto Precharge Write Without Auto Precharge Write With Auto Precharge Alternating Bank Write Accesses Write Full-Page Burst Write DQM Operation Memory Part Numbering Package Dimensions … 42 … 43 … 44 … 45 … 46 … 47 … 48 … 49 Register Definition Mode Register Burst Length Burst Type CAS Latency Operating Mode Write Burst Mode … 14 … 14 … 15 … 16 … 16 … 16 Commands Command Inhibit … 17 No Operation (NOP) … 17 Load Mode Register … 17 Active … 17 Read … 17 Write … 17 Precharge … 17 Auto Precharge … 18 Burst Terminate … 18 Auto Refresh … 18 Self Refresh … 18 G-Link Technology Corp. 2 Timing Waveforms Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM DESCRIPTION The G-Link GLT5640L32 is a high speed 67,108,864bits CMOS Synchronous DRAM organized as 4 banks of 524,288 words x 32 bits. GLT5640L32 is offering fully synchronous operation and is referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL. FEATURES • JEDEC standard 3.3V power supply. • Programmable CAS Latency : 2,3 clocks. • Auto refresh and self refresh. • All inputs and outputs referenced to the positive edge of the system clock. • All device pins are compatible with LVTTL interface. • 4096 refresh cycle / 64ms. • Data mask function by DQM0,1,2 and 3. • JEDEC standard 86pin 400mil TSOP-II with 0.5mm of pin • Internal four banks operation. • Burst Read Single Write operation. pitch. • Automatic precharge, includes CONCURRENT Auto • Programmable Burst Length and Burst Type. Precharge Mode and controlled Precharge - 1, 2, 4, 8 or Full Page for Sequential Burst. - 4 or 8 for Interleave Burst. ORDERING INFORMATION PART No. CLOCK Freq. POWER ORGANIZATION INTERFACE PACKAGE GLT5640L32-5 GLT5640L32 -5.5 GLT5640L32 -6 GLT5640L32 -7 GLT5640L32 -8 GLT5640L32 -10 200MHz 183MHz 166MHz 143MHz 125MHz 100MHz Normal Power 4 Banks x 512K bits x 32 LVTTL 86pin 400mil TSOP-II G-Link Technology Corp. 3 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM PIN ASSIGNMENT (TOP VIEW) G-Link Technology Corp. VDD 1 86 VSS DQ0 2 85 DQ15 VDDQ 3 84 VSSQ DQ1 4 83 DQ14 DQ2 5 82 DQ13 VSSQ 6 81 VDDQ DQ3 7 80 DQ12 DQ4 8 79 DQ11 VDDQ 9 78 VSSQ DQ5 10 77 DQ10 DQ6 11 76 DQ9 VSSQ 12 75 VDDQ DQ7 13 74 DQ8 N.C 14 73 N.C VDD 15 72 VSS DQM0 16 71 DQM1 /WE 17 70 N.C /CAS 18 69 N.C /RAS 19 68 CLK /CS 20 67 CKE 86Pin TSOP (II) 0.5 mm Pin pitch (400mil x 875mil) N.C 21 66 A9 BA0 22 65 A8 BA1 23 64 A7 A10/AP 24 63 A6 A0 25 62 A5 A1 26 61 A4 A2 27 60 A3 DQM2 28 59 DQM3 VDD 29 58 VSS N.C 30 57 N.C DQ16 31 56 DQ31 VSSQ 32 55 VDDQ DQ17 33 54 DQ30 DQ18 34 53 DQ29 VDDQ 35 52 VSSQ DQ19 36 51 DQ28 DQ20 37 50 DQ27 VSSQ 38 49 VDDQ DQ21 39 48 DQ26 DQ22 40 47 DQ25 VDDQ 41 46 VSSQ DQ23 42 45 DQ24 VDD 43 44 VSS 4 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM PIN DESCRIPTIONS PIN PIN NAME DESCRIPTIONS CLK System Clock The system clock input. All other inputs are registered to the SDRAM on the rising edge CLK CKE Clock Enable Controls internal clock signal and when deactivated, the SDRAM will be one of the states among power down, suspend or self refresh CS Chip select Enable or disable all inputs except CLK, CKE and DQM BA0, BA1 Bank Address Selects bank to be activated during RAS activity Selects bank to be read/written during CAS activity A0~A10/AP Address Row Address Column Address Auto-precharge flag RAS, CAS, WE Row Address Strobe, Column Address Strobe, Write Enable RAS, CAS and WE define the operation Refer function truth table for details DQM0~3 Data Input / Output Mask Controls output buffers in read mode and masks input data in write mode DQ0~DQ31 Data Input / Output Multiplexed data input / output pin VDD / VSS Power Supply/Ground Power supply for internal circuits and input buffers VDDQ / VSSQ Data Output Power / Ground Power supply for output buffers NC No Connection No connection : RA0~RA10, : CA0~CA7, : A10 ABSOLUTE MAXIMUM RATING PARAMETER SYMBOL RATING UNIT Ambient Temperature Storage Temperature Voltage on Any Pin relative to VSS Voltage on VDD relative to VSS Short Circuit Output Current Power Dissipation TA TSTG VIN,VOUT VDD, VDDQ IOS PD 0~70 -55~125 -1.0~4.6 -1.0~4.6 50 1 °C °C G-Link Technology Corp. 5 V V mA W Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM CAPACITANCE (TA=25 ℃ , f=1MHz, VDD=3.3V) PARAMETER Input Capacitance PIN SYMBOL MIN MAX UNIT CLK Cl1 2.5 4.0 pF A0~A10,BA0, BA1, CKE, CS, RAS, CAS, WE, DQM0~3 Cl2 2.5 5.0 pF DQ0~DQ31 Cl/O 4.0 6.5 pF Data Input / Output Capacitance DC CHARACTERISTICS & OPERATING CONDITION (TA=0 to 70°C) PARAMETER SYMBOL MIN. TYP. MAX. UNIT NOTE Power Supply Voltage Input High Voltage Input Low Voltage Input Leakage Current Output Leakage Current Output High Voltage Output Law Voltage VDD, VDDQ VIH VIL ILI ILO VOH VOL 3.0 2.0 VSSQ-0.3 -1.0 -1.5 2.4 - 3.3 3.0 0 - 3.6 VDDQ+0.3 0.8 1.0 1.5. 0.4 V V V uA uA V V 1, 2 1, 3 1, 4 5 6 IOH = -2.0mA IOL = +2.0mA Notice : 1. All voltages are referenced to VSS =0V 2. VDD/VDDQ(min) is 3.15V for GLT5640L32-5/5.5/6 3. VIH(max) is acceptable 5.6V AC pulse width with ≤ 3ns of duration with no input clamp diodes 4. VIL(min) is acceptable –2.0V AC pulse width with ≤ 3ns of duration with no input clamp diodes 5. VIN = 0 to 3.6V, All other pins are not under test = 0 6. DOUT is disabled, VOUT=0 to 3.6V AC OPERATING CONDTION (TA=0 to 70°C, 3.0V≤VDD≤3.6V, VSS=0V - Note1) PARAMETER SYMBOL TYP. UNIT NOTE AC Input High / Low Level Voltage Input Timing Measurement Reference Level Voltage Input Rise / Fall Time Output Timing Measurement Reference Level Output Load Capacitance for Access Time Measurement VIH / VIL Vtrip tR / tF Voutref CL 2.4 / 0.4 1.4 1/1 1.4 30 V V ns V pF 2 G-Link Technology Corp. 6 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM DC CHARACTERISTICS (DC Operating Conditions Unless Otherwise Noted) PARAMETER Operating Current Precharge Standby Current in Power-down Mode Precharge Standby Current in Non Power-down Mode SYM. IDD1 IDD2P IDD2PS IDD2N IDD2NS Active Standby Current in Power-down Mode Active Standby Current in Non Power-down Mode IDD3P IDD3PS IDD3N IDD3NS SPEED TEST CONDITION 5 BURST Length = 1, One Bank Active tRAS ≥ tRAS(min), tRP ≥ tRP(min) IOL = 0 mA -5.5 -6 -7 UNIT NOTE -8 -10 230 220 200 1800 170 150 mA 1 CKE ≤ VIL(max), tCK = 15ns 2 mA - CKE ≤ VIL(max), tCK= ∞ 2 mA - CKE ≥ VIH(min), CS ≥ VIH(min), tCK= 15ns Input signals are changed on time during 2CKLS All this pins ≥ VDD - 0.2 or ≤ 0.2V 30 mA - CKE ≥ VIH(min), tCK= ∞ Input signals are stable 20 mA - CKE ≥ VIL(max), tCK = 15ns 15 mA - CKE ≥ VIL(max), tCK= ∞ 15 mA - CKE ≥ VIH(min), CS ≥ VIH(min), tCK=15ns Input signals are changed on time during 2CLKS All other pin ≥ VDD - 0.2V or ≤ 0.2V 60 mA - CKE ≥ VIH(min), tCK= ∞ Input signals are stable 50 mA - mA 1 250 240 220 200 190 180 mA 2 2 mA 3 tCK ≥ tCK(min) tRAS ≥ tRAS(min), IOL = 0 mA All Bank Active Operating Current (Burst Mode) IDD4 Operating Current IDD5 tRRC ≥ tRRC(min) All banks active Self Refresh Current IDD6 CKE ≤ 0.2V CL=3 CL=2 440 410 380 340 300 250 - - - - 250 200 Notice : 1. IDD1 and IDD4 depend on output loading and cycle rates. Specified values are measured with the output open 2. Min. of tRRC (Refresh RAS cycle time) is shown at AC CHARACTERISTICS II 3. GLT5640L32-5/5.5/6/7/8/10 G-Link Technology Corp. 7 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM AC CHARACTERISTICS - I (AC Operating Conditions Unless Otherwise Noted) PARAMETER CAS Latency = 3 SYM. tCK -5 -5.5 -7 -8 -10 UNIT NOTE Min Max Min Max Min Max Min Max Min Max Min Max 5.0 System Clock Cycle Time 5.5 6.0 7.0 8.0 10.0 1000 - 3.5 - 1 - 3.5 - 1 - 6.0 - 8.0 - - 8.0 - 8.0 2.0 - 2.5 - 2.5 - - - 1.75 - 2.0 - 2.5 - 1, 3 1.0 - 1.0 - 1.0 - 1.0 - 1, 3 - 1.0 - 1.0 - 1.0 - 1.0 - - - 5.0 - 5.5 - 5.5 - 6.0 - 6.0 - - - - - - - 6.0 - 8.0 1000 CAS Latency = 2 -6 1000 1000 1000 1000 tCK - Clock High Pulse Width tCHW 2.0 - 2.5 - 2.5 - 3.0 - 3.0 - Clock Pulse Width tCLW 2.0 - 2.5 - 2.5 - 3.0 - 3.0 CAS Latency = 3 tAC - 4.5 - 5.0 - 5.5 - 5.5 CAS Latency = 2 tAC - - - - - - - Data-out Hold Time tOH 1.5 - 2.0 - 2.0 - Input Signal Setup Time tIS 1.5 - 1.5 - 1.5 Input Signal Hold Time tIH 1.0 - 1.0 - tOLZ 1.0 - 1.0 CAS Latency = 3 tOHZ - 4.5 CAS Latency = 2 tOHZ - - - - - 10.0 12.0 Access Time from Clock 2 ns CLK to Data Output in Low Z-Time CLK to Data Output in High Z-Time - Notice : 1. Assume tR/tF (input rise and fall time) is 1ns. If tR & tF is longer than 1ns, transient time compensation should be considered. 2. If clock rising time is longer than 1ns, (tR/2-0.5) ns should be added to the parameter. 3. Setup and hold time for Data-Input, Address, CKE and Command pin G-Link Technology Corp. 8 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM AC CHARACTERISTICS - II (AC Operating Conditions Unless Otherwise Noted) PARAMETER Operation SYM. tRC -5 -5.5 -7 -8 -10 UNIT NOTE Min Max Min Max Min Max Min Max Min Max Min Max 55 RAS Cycle Time 55 - Auto Refresh -6 60 - 70 - 70 - 70 - - tRRC 55 RAS to CAS Delay tRCD 15 RAS Active Time tRAS 40 100K 38.5 100K 42 100K 49 100K 48 100K 50 100K 55 - 16.5 60 - 18 70 - 20 70 - 20 70 - 20 - ns RAS Precharge Time 1 tRP 15 - 16.5 - 18 - 20 - 20 - 20 - RAS to RAS Bank Active Delay tRRD 10 - 11 - 12 - 14 - 16 - 20 - CAS to CAS Delay tCCD 1 - 1 - 1 - 1 - 1 - 1 - Data-in to Precharge Command tDPL 1 - 1 - 1 - 1 - 1 - 1 - Data-in to Active Command tDAL 4 - 4 - 4 - 4 - 4 - 4 - DQM to Data-out Hi-Z tDQZ 2 - 2 - 2 - 2 - 2 - 2 - DQM to Data-in Mask tDQM 0 - 0 - 0 - 0 - 0 - 0 - MRS to New Command tMRD 2 - 2 - 2 - 2 - 2 - 2 - CAS Latency = 3 tPROZ 3 - 3 - 3 - 3 - 3 - 3 - CAS Latency = 2 tPROZ - - - - - - - - 2 - 2 - Power Down Exit Time tPDE 1 - 1 - 1 - 1 - 1 - 1 - - Self Refresh Exit Time tSRE 1 - 1 - 1 - 1 - 1 - 1 - 3 Refresh Time tREF - 64 - 64 - 64 - 64 - 64 - 64 - CLK Precharge to Data-out Hi-Z 2 ms - Notice : 1. The minimum number of clock cycle is determined by dividing the minimum time required with clock cycle time and them rounding off to the next higher integer. 2. In case of row precharge interrupt, auto precharge and read burst stop. 3. A new command can be given tRC after self refresh exit. G-Link Technology Corp. 9 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM DEVICE OPERATING OPTION TABLE GLT5640L32-5 CAS Latency tRCD tRAS tRC tRP tAC tOH 200MHz (5.0ns) 3 CLKs 3CLKs 8CLKs 11CLKs 3CLKs 4.5 ns 1.5 ns 183MHz (5.5ns) 3 CLKs 3CLKs 7CLKs 10CLKs 3CLKs 5.0 ns 2.0 ns 166MHz (6.0ns) 3 CLKs 3CLKs 7CLKs 10CLKs 3CLKs 5.5 ns 2.0 ns CAS Latency tRCD tRAS tRC tRP tAC tOH GLT5640L32-5.5 183MHz (5.5ns) 3 CLKs 3CLKs 7CLKs 10CLKs 3CLKs 5.0 ns 2.0 ns 166MHz (6.0ns) 3 CLKs 3CLKs 7CLKs 10CLKs 3CLKs 5.5 ns 2.0 ns 143MHz (7.0ns) 3 CLKs 3CLKs 7CLKs 10CLKs 3CLKs 5.5 ns 2.0 ns CAS Latency tRCD tRAS tRC tRP tAC tOH GLT5640L32-6 166MHz (6.0ns) 3 CLKs 3CLKs 7CLKs 10CLKs 3CLKs 5.5 ns 2.0 ns 143MHz (7.0ns) 3 CLKs 3CLKs 7CLKs 10CLKs 3CLKs 5.5 ns 2.0 ns 125MHz (8.0ns) 3 CLKs 3CLKs 6CLKs 9 CLKs 3CLKs 6.0 ns 2.5 ns CAS Latency tRCD tRAS tRC tRP tAC tOH GLT5640L32-7 143MHz (7.0ns) 3 CLKs 3CLKs 7CLKs 10CLKs 3CLKs 5.5 ns 2.0 ns 125MHz (8.0ns) 3 CLKs 3CLKs 6CLKs 9CLKs 3CLKs 6.0 ns 2.5 ns 100MHz (10.0ns) 2 CLKs 2CLKs 5CLKs 7CLKs 2CLKs 6.0 ns 2.5 ns CAS Latency tRCD tRAS tRC tRP tAC tOH GLT5640L32-8 125MHz (8.0ns) 3 CLKs 3CLKs 6CLKs 9CLKs 3CLKs 6.0 ns 2.5 ns 100MHz (10.0ns) 2 CLKs 2CLKs 5CLKs 7CLKs 2CLKs 6.0 ns 2.5 ns 83MHz (12.0ns) 2 CLKs 2CLKs 4CLKs 6CLKs 2CLKs 6.0 ns 2.5 ns CAS Latency tRCD tRAS tRC tRP tAC tOH GLT5640L32-10 100MHz (10.0ns) 3 CLKs 2CLKs 5CLKs 7CLKs 2CLKs 6.0 ns 2.5 ns 83MHz (12.0ns) 2 CLKs 2CLKs 5CLKs 7CLKs 2CLKs 6.0 ns 2.5 ns 66MHz (15.0ns) 2 CLKs 2CLKs 4CLKs 6CLKs 2CLKs 6.0 ns 2.5 ns G-Link Technology Corp. 10 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM COMMAND TRUTH TABLE COMMAND CKEn-1 CKEn CS RAS CAS Read With Autoprecharge H X No Operation H X Bank Active Read Read With Autoprecharge Write Write With Autoprecharge Precharge All Banks Precharge Selected Bank Burst Stop DQM Auto Refresh Entry Self Refresh Exit H X Precharge Power Down Exit Exit Entry Clock Suspend Exit L L L L L X H L L X H H WE L X H H DQM ADDR A10/AP BA NOTE X OP Code - X X - X RA H X L H L H X CA H X L H L H X CA H X L L H L X X H H H H X L H L H L H H L L L X H X H X H X V H H X H X H X H X V X V X X L L L H L H L H L H L H X L L X H X H X H X V L H H L L H X X L H L H H L V - V - V - X V - X X X 1 X 1 X X X X - X X - Notice : 1. Exiting Self Refresh occurs by asynchronously bring CKE from low to high. 2. X = Don’t Care, H = Logic High, L = Logic Low, BA = Bank Address, RA = Row Address, CA = Column Address, OP Cpde = Operand Code, NOP = No Operation. G-Link Technology Corp. 11 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM FUNCTIONAL DIAGRAM CLK CLOCK CKE GENERATOR ROW DECODER ROW DECODER ROW DECODER ROW DECODER ADDRESS ROW ADDRESS MODE REGISTER BUFFER & REFRESH COUNTER BANK D BANK C BANK B BANK A SENSE AMPLIFIER COLUMN DECODER and LATCH CIRCUIT SENSE AMPLIFIER CAS WE CONTROL LOGIC RAS COMMAND DECODER CS COLUMN DECODER & LATCH CIRCUIT COLUMN ADDRESS BUFFER & BURST COUNTER DATA CONTROL CIRCUIT DQM LATCH CIRCUIT INPUT & OUTPUT BUFFER DQ G-Link Technology Corp. 12 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM SIMPLIFIED STATE DIAGRAM SELF REFRESH SE LF L SE FE T XI MRS MODE CBR REF IDLE REGISTER REFRESH SET CK E ↓ CK E PRE POWER DOWN CKE ↓ ACTIVE ROW CKE ACTIVE AU WRI TO TE PR W I EC T H HA RG E PRE CKE ↓ WRITE READ ITH W GE TE HAR RI W EC PR WRITE READ CKE ↓ WRITE SUSPEND DOWN BS T TO AU T BS POWER WRITE CKE CKE ↓ rm in atio PR E(P in rm rec h e te a rg a rg e te h rec n) POWER ON READ A PRECHARGE SUSPEND CKE atio E(P PR CKE READ A n) WRITE A SUSPEND SUSPEND CKE CKE ↓ WRITE A READ READ PRECHARGE Automatic Sequence Manual Input G-Link Technology Corp. 13 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM FUNCTIONAL DESCRIPTION In general, this 64Mb SDRAM (512K x 32 x 4 banks) is a quad-bank DRAM that operates at 3.3V and in-cludes a synchronous interface (all signals are regis-tered on the positive edge of the clock signal, CLK). Each of the 16,777,216-bit banks is organized as 2,048 rows by 256 columns by 32-bits. Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and con-tinue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0 and BA1 select the bank, A0-A10 select the row). The address bits (A0-A7) registered coincident with the READ or WRITE command are used to select the starting column location for the burst access. Prior to normal operation, the SDRAM must be initialized. The following sections provide detailed information covering device initialization, register defi-nition, command descriptions and device operation. Initialization SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. Once power is applied to VDD and VDDQ (simulta-neously) and the clock is stable (stable clock is defined as a signal cycling within timing constraints specified for the clock pin), the SDRAM requires a 100ms delay prior to issuing any command other than a COM-MAND INHIBIT or a NOP. Starting at some point during this 100ms period and continuing at least through the end of this period, COMMAND INHIBIT or NOP com-mands should be applied. Once the 100ms delay has been satisfied with at least one COMMAND INHIBIT or NOP command having been applied, a PRECHARGE command should be applied. All banks must then be precharged, thereby placing the device in the all banks idle state. Once in the idle state, two AUTO REFRESH cycles must be performed. After the AUTO REFRESH cycles are complete, the SDRAM is ready for Mode Register pro-gramming. Because the Mode Register will power up in an unknown state, it should be loaded prior to applying any operational command. Register Definition MODE REGISTER The Mode Register is used to define the specific mode of operation of the SDRAM. This definition includes the selection of a burst length, a burst type, a CAS latency, an operating mode and a write burst mode, as shown in Figure 1. The Mode Register is programmed via the LOAD MODE REGISTER command and will retain the stored information until it is programmed again or the device loses power. Mode Register bits M0-M2 specify the burst length, M3 specifies the type of burst (sequential or inter-leaved), M4-M6 specify the CAS latency, M7 and M8 specify the operating mode, M9 specifies the write burst mode, and M10 is reserved for future use. The Mode Register must be loaded when all banks are idle, and the controller must wait the specified time before initiating the subsequent operation. Violating either of these requirements will result in unspecified operation. Burst Length Read and write accesses to the SDRAM are burst oriented, with the burst length being programmable, as shown in Figure 1. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. Burst lengths of 1, 2, 4, or 8 locations are available for both the sequential and the interleaved burst types, and a full-page burst is available for the sequential type. The fullpage burst is used in conjunction with the BURST TERMINATE command to generate arbitrary burst lengths. Reserved states should not be used, as unknown operation or incompatibility with future versions may result. When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A1-A7 when the burst length is set to two; by A2-A7 when the burst length is set to four; and by A3-A7 when the burst length is set to eight. The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. Full-page bursts wrap within the page if the boundary is reached. G-Link Technology Corp. 14 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM Burst Type Accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit M3. The ordering of accesses within a burst is deter-mined by the burst length, the burst type and the starting column address, as shown in Table 1. BA1 BA0 A10 A9 10 9 A8 8 A7 7 A6 6 A5 5 A4 A3 4 3 A2 2 A1 1 Address Bus A0 0 Mode Register(Mx) 0 0 Reserved* WB Op Mode BT Burst Length M8 M7 M6 - M0 Operating Mode M3 Burst Type 0 0 Defined Standard Operation 0 Sequential - - - All Other States Reserved 1 Interleave M9 Burst Type 0 Programmed Burst Length 0 0 0 Reserved 1 Single Location Access 0 0 1 1 0 1 0 2 0 1 1 3 1 0 0 Reserved 1 0 1 Reserved Figure 1. Mode Register Definition Burst Length CAS Latency M6 M5 M4 CAS Latency 1 1 0 Reserved 1 1 1 Reserved Starting Column Order of Access Within a Burst Address Type = Sequential Type = Interleaved Burst Length M2 M1 M0 M3 = 0 M3 = 1 0 0 0 1 1 0 0 1 2 2 0 1 0 4 4 0 1 1 Reserved Reserved 1 0 0 Reserved Reserved 1 0 1 Reserved Reserved 1 1 0 Reserved Reserved 1 1 1 Full Page Reserved *Should Program M10 = 0, to ensure compatibility with future device. Table 1. Burst Definition A0 2 Full page (256) 0>1 0>1 1 1>0 1>0 A1 A0 0 0 0>1>2>3 0>1>2>3 0 1 1>2>3>0 1>0>3>2 1 0 2>3>0>1 2>3>0>1 1 1 3>0>1>2 3>2>1>0 A2 A1 A0 0 0 0 0>1>2>3>4>5>6>7 0>1>2>3>4>5>6>7 0 0 1 1>2>3>4>5>6>7>0 1>0>3>2>5>4>7>6 0 1 0 2>3>4>5>6>7>0>1 2>3>0>1>6>7>4>5 0 1 1 3>4>5>6>7>0>1>2 3>2>1>0>7>6>5>4 1 0 0 4>5>6>7>0>1>2>3 4>5>6>7>0>1>2>3 1 0 1 5>6>7>0>1>2>3>4 5>4>7>6>1>0>3>2 1 1 0 6>7>0>1>2>3>4>5 6>7>4>5>2>3>0>1 1 1 1 7>0>1>2>3>4>5>6 7>6>5>4>3>2>1>0 4 8 0 N = A0 > A7 (Location 0>256) Notice : 1. For a burst length of two, A1-A7 select the block-of-two burst; A0 selects the starting column within the block. 2. For a burst length of four, A2-A7 select the lock-of-four burst; Cn, Cn+1. Cn+2, Cn+3, Cn+4… …Cn-1, Cn... G-Link Technology Corp. A0-A1 select the starting column within the block. 3. For a burst length of four, A3-A7 select the lock-of-four burst; A0-A2 select the starting column within the block. 4. For a full-page burst, the full row is selected and A0-A7 select the starting column 5. Whenecer a boundart of the block is reached within a given sequence above, the following access wraps within the block. 6. For a burst length of one, A0-A7 select the unique column to Not Supported be accessed, and Mode Register bit M3 is ignored. 15 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM CAS Latency The CAS latency is the delay, in clock cycles, between the registration of a READ command and the availability of the first piece of output data. The atency can be set to one, two or three clocks. If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available by clock edge n + m. The DQs will start driving as a result of the clock edge one cycle earlier (n + m - 1), and provided that the relevant access times are met, the data will be valid by clock edge n + m. For example, assuming that the clock cycle time is such that all relevant access times are met, if a READ command is registered at T0 and the latency is programmed to two clocks, the DQs will start driving after T1 and the data will be valid by T2, as shown in Figure 2. Table 2 below, T0 T1 T2 T0 CLK COMMAND T1 READ NOP COMMAND READ NOP tOH tLZ DQ tLZ DQ Dout T1 T2 T3 T4 SPEED NOP tOH CAS Latency=2 ALLOWABLE OPERATING FREQUENCY (MHz) CLK READ NOP tAC CAS Latency=1 COMMAND T3 Dout tAC T0 T2 CLK NOP tLZ DQ CAS LATENCY = 1 CAS LATENCY = 2 CAS LATENCY =3 -6.0 60 100 166 -7.0 50 100 143 -8.0 40 100 125 NOP tOH Dout tAC CAS Latency=3 DON’T CARE UNDEFINED Figure 2. CAS Latency Table 2. CAS Latency indicates the operating frequencies at which each CAS latency setting can be used. Reserved states should not be used as unknown operation or incompatibility with future versions may result. Operating Mode The normal operating mode is selected by setting M7 and M8 to zero; the other combinations of values for M7 and M8 are reserved for future use and/or test modes. The programmed burst length applies to both READ and WRITE bursts. Test modes and reserved states should not be used because unknown operation or incompatibility with future versions may result. Write Burst Mode When M9 = 0, the burst length programmed via M0-M2 applies to both READ and WRITE bursts; when M9 = 1, the programmed burst length applies to READ bursts, but write accesses are single-location (nonburst) accesses. G-Link Technology Corp. 16 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM COMMANDS COMMAND INHIBIT The COMMAND INHIBIT function prevents new commands from being executed by the SDRAM, regardless of whether the CLK signal is enabled. The SDRAM is effectively deselected. Operations already in progress are not affected. NO OPERATION (NOP) The NO OPERATION (NOP) command is used to perform a NOP to an SDRAM which is selected (CS# is LOW). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected. LOAD MODE REGISTER The Mode Register is loaded via inputs A0-A10. See Mode Register heading in the Register Definition sec-tion. The LOAD MODE REGISTER command can only be issued when all banks are idle, and a subsequent executable command cannot be issued until t MRD is met. ACTIVE The ACTIVE command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the BA0 and BA1 inputs selects the bank, and the address provided on inputs A0-A10 selects the row. This row remains active (or open) for accesses until a PRECHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank. READ The READ command is used to initiate a burst read access to an active row. The value on the BA0 and BA1 (B1) inputs selects the bank, and the address provided on inputs A0-A7 selects the starting column location. The value on input A10 determines whether or not AUTO PRECHARGE is used. If AUTO PRECHARGE is selected, the row being accessed will be precharged at the end of the READ burst; if AUTO PRECHARGE iis not selected, the row will remain open for subsequent accesses. Read data appears on the DQs subject to the logic level on the DQM inputs two clocks earlier. If a given DQMx signal was registered HIGH, the corresponding DQs will be High-Z two clocks later; if the DQMx signal was registered LOW, the corresponding DQs will provide valid data. DQM0 corresponds to DQ0-DQ7, DQM1 corresponds to DQ8DQ15, DQM2 corresponds to DQ16-DQ23 and DQM3 corresponds to DQ24-DQ31. WRITE The WRITE command is used to initiate a burst write access to an active row. The value on the BA0 and BA1 inputs selects the bank, and the address provided on inputs A0-A7 selects the starting column location. The value on input A10 determines whether or not AUTO PRECHARGE is used. If AUTO PRECHARGE is selected, the row being accessed will be precharged at the end of the WRITE burst; if AUTO PRECHARGE is not selected, the row will remain open for subsequent accesses. Input data appearing on the DQs is written to the memory array subject to the DQM input logic level appearing coincident with the data. If a given DQM signal is registered LOW, the corresponding data will be written to memory; if the DQM signal is registered HIGH, the corresponding data inputs will be ignored, and a WRITE will not be executed to that byte/column location. PRECHARGE The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access a specified time ( tRP) after the PRECHARGE command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0 and BA1 select the bank. Otherwise BA0 and BA1 are treated as “Don’t Care.” Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. G-Link Technology Corp. 17 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM AUTO PRECHARGE AUTO PRECHARGE is a feature which performs the same individual-bank PRECHARGE function described above, without requiring an explicit command. This is accomplished by using A10 to enable AUTO PRECHARGE in conjunction with a specific READ or WRITE command. A PRECHARGE of the bank/row that is addressed with the READ or WRITE command is automatically performed upon completion of the READ or WRITE burst, except in the full-page burst mode, where AUTO PRECHARGE does not apply. AUTO PRECHARGE is nonpersistent in that it is either enabled or disabled for each individual READ or WRITE com-mand. AUTO PRECHARGE ensures that the precharge is initiated at the earliest valid stage within a burst. The user must not issue another command to the same bank until the precharge time ( tRP) is completed. This is determined as if an explicit PRECHARGE command was issued at the earliest possible time, as described for each burst type in the Operation section of this data sheet. BURST TERMINATE The BURST TERMINATE command is used to truncate either fixed-length or full-page bursts. The most recently registered READ or WRITE command prior to the BURST TERMINATE command will be truncated, as shown in the Operation section of this data sheet. AUTO REFRESH AUTO REFRESH is used during normal operation of the SDRAM and is analagous to CAS#-BEFORE-RAS# (CBR) REFRESH in conventional DRAMs. This command is nonpersistent, so it must be issued each time a refresh is required. The addressing is generated by the internal refresh controller. This makes the address bits “Don’t Care” during an AUTO REFRESH command. The 64Mb SDRAM requires 4,096 AUTO REFRESH cycles every 64ms ( tREF), regardless of width option. Providing a distributed AUTO REFRESH command every 15.625µs will meet the refresh requirement and ensure that each row is refreshed. Alternatively, 4,096 AUTO REFRESH commands can be issued in a burst at the minimum cycle rate ( tRC), once every 64ms. SELF REFRESH The SELF REFRESH command can be used to retain data in the SDRAM, even if the rest of the system is powered down. When in the self refresh mode, the SDRAM retains data without external clocking. The SELF REFRESH command is initiated like an AUTO REFRESH command except CKE is disabled (LOW). Once the SELF REFRESH command is registered, all the inputs to the SDRAM become “Don’t Care” with the exception of CKE, which must remain LOW. Once self refresh mode is engaged, the SDRAM provides its own internal clocking, causing it to perform its own AUTO REFRESH cycles. The SDRAM must remain in self refresh mode for a minimum period equal to t RAS and may remain in self refresh mode for an indefinite period beyond that. The procedure for exiting self refresh requires a sequence of commands. First, CLK must be stable (stable clock is defined as a signal cycling within timing con-straints specified for the clock pin) prior to CKE going back HIGH. Once CKE is HIGH, the SDRAM must have NOP commands issued (a minimum of two clocks) for tXSR because time is required for the completion of any internal refresh in progress. G-Link Technology Corp. 18 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM Operation BANK/ROW ACTIVATION Before any READ or WRITE commands can be issued to a bank within the SDRAM, a row in that bank must be “opened.” This is accomplished via the ACTIVE command, which selects both the bank and the row to be activated. See Figure 4. After opening a row (issuing an ACTIVE command), a READ or WRITE command may be issued to that row, subject to the tRCD specification. tRCD (MIN) should be divided by the clock period and rounded up to the next whole number to determine the earliest clock edge after the ACTIVE command on which a READ or WRITE command can be issued. For example, at RCD specification of 20ns with a 125 MHz clock (8ns period) results in 2.5 clocks, rounded to 3. This is reflected in Figure 3, which covers any case where 2 < t RCD (MIN)/tCK 3. (The same procedure is used to convert other specification limits from time units to clock cycles.) A subsequent ACTIVE command to a different row in the same bank can only be issued after the previous active row has been “closed” (precharged). The minimum time interval between successive ACTIVE commands to the same bank is defined by tRC. A subsequent ACTIVE command to another bank can be issued while the first bank is being accessed, which results in a reduction of total row-access over-head. The minimum time interval between successive ACTIVE commands to different banks is defined by tRRD. T0 T1 T2 T3 CLK tCK COMMAND ACTIVE tCK tCK NOP NOP READ or WRITE tRCD(MIN)* tRCD(MIN) +0.5 tCK * tRCD(MIN) = 20ns, tCK = 8ns tRCD(MIN) x tCK where x = number of clocks to be true. DON’T CARE Figure 3. Example : Meeting tRCD(MIN) When 2 < tRCD(MIN)/tCK 3 CLK CKE HIGH CS# RAS# CAS# WE# A0 - A10 ROW ADDRESS BA0, BA1 BANK ADDRESS DON’T CARE G-Link Technology Corp. 19 Figure 4. Activating a Specific Row in a Specific Bank Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM READ Operation READ bursts are initiated with a READ command, as shown in Figure 5. The starting column and bank addresses are pro-vided with the READ command, and AUTOPRECHARGE is either enabled or disabled for that burst access. If AUTO PRECHARGE is enabled, the row being accessed is precharged at the completion of the burst. For the generic READ commands used in the following illustrations, AUTO PRECHARGE is disabled. During READ bursts, the valid data-out element from the starting column address will be available following the CAS latency after the READ command. Each subsequent data-out element will be valid by the next positive clock edge. Figure 6 shows general timing for each possible CAS latency setting. T0 CKE T2 T1 CLK CLK HIGH COMMAND CS# READ NOP tOH tLZ DQ Dout tAC CAS Latency=1 RAS# T0 T1 T3 T2 CLK CAS# COMMAND READ WE# NOP NOP tOH tLZ DQ Dout tAC A0 - A7 COLUMN ADDRESS CAS Latency=2 T0 T1 T2 T3 T4 CLK A8, A9 COMMAND READ NOP NOP NOP ENABLE AUTO PRECHARGE tLZ A10 DQ tOH Dout DISABLE AUTO PRECHARGE tAC BA0, 1 BANK ADDRESS CAS Latency=3 DON’T CARE UNDEFINED DON’T CARE Figure 6. CAS Latency Figure 5. READ Command Upon completion of a burst, assuming no other commands have been initiated, the DQs will go High-Z. A full-page burst will continue until terminated. (At the end of the page, it will wrap to column 0 and continue.) Data from any READ burst may be truncated with a subsequent READ command, and data from a fixed-length READ burst may be immediately followed by data from a READ command. In either case, a continu-ous flow of data can be maintained. The first data element from the new burst follows either the last element of a completed burst or the last desired data element of a longer burst that is being truncated. The new READ command should be issued x cycles before the clock edge at which the last desired data element is valid, where x equals the CAS latency minus one. G-Link Technology Corp. 20 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM This is shown in Figure 7 for CAS latencies of one, two and three; data element n + 3 is either the last of a burst of four or the last desired of a longer burst. This 64Mb SDRAM uses a pipelined architecture and therefore does not require the 2n rule associated with a prefetch architecture. T0 T1 T2 T3 T4 T5 READ NOP CLK COMMAND READ NOP NOP NOP X = 0 cycles ADDRESS BANK, COL n BANK, COL b Dout, n DQ Dout, n+1 Dout, n+2 Dout, n+3 Dout, b CAS Latency = 1 T0 T1 T2 T3 T4 T5 T6 READ NOP NOP CLK COMMAND READ ADDRESS BANK, COL n NOP NOP NOP X = 1 cycles BANK, COL b Dout, n DQ Dout, n+1 Dout, n+2 Dout, n+3 Dout, b CAS Latency = 2 T0 T1 T2 T3 T4 T5 T6 T7 READ NOP NOP CLK COMMAND READ ADDRESS BANK, COL n NOP NOP NOP NOP X = 2 cycles BANK, COL b Dout, n DQ Dout, n+1 Dout, n+2 Dout, n+3 Dout, b CAS Latency = 3 Notice : Each READ command may be to either bank. DQM is LOW DON’T CARE Figure 7. Consecutive READ Bursts G-Link Technology Corp. 21 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM A READ command can be initiated on any clock cycle following a previous READ command. Full-speed random read accesses can be performed to the same bank, as shown in Figure 8, or each subsequent READ may be performed to a different bank. T0 T1 T2 T3 T4 NOP CLK COMMAND READ READ READ READ ADDRESS BANK, COL n BANK, COL a BANK, COL x BANK, COL m Dout n DQ Dout a Dout x Dout m CAS Latency = 1 T0 T1 T2 T3 T4 T5 NOP NOP CLK COMMAND READ READ READ READ ADDRESS BANK, COL n BANK, COL a BANK, COL x BANK, COL m Dout n DQ Dout a Dout x Dout m CAS Latency = 2 T0 T1 T2 T3 T4 T5 T6 NOP NOP NOP CLK COMMAND READ READ READ READ ADDRESS BANK, COL n BANK, COL a BANK, COL x BANK, COL m Dout n DQ Dout a Dout x Dout m CAS Latency = 3 Notice : Each READ command may be to either bank. DQM is LOW DON’T CARE Figure 8. Random READ Access G-Link Technology Corp. 22 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM Data from any READ burst may be truncated with a subsequent WRITE command, and data from a fixed-length READ burst may be immediately followed by data from a WRITE command (subject to bus turn-around limitations). The WRITE burst may be initiated on the clock edge immediately following the last (or last desired) data element from the READ burst, provided that I/O contention can be avoided. In a given system design, there may be a possibility that the device driving the input data will go Low-Z before the SDRAM DQs go High-Z. In this case, at least a single-cycle delay should occur between the last read data and the WRITE command. The DQM input is used to avoid I/O contention, as shown in Figures 9 and 10. The DQM signal must be asserted (HIGH) at least two clocks prior to the WRITE command (DQM latency is two clocks for output buff-ers) to suppress data-out from the READ. Once the WRITE command is registered, the DQs will go High-Z (or remain High-Z), regardless of the state of the DQM signal; provided the DQM was active on the clock just prior to the WRITE command that truncated the READ command. If not, the second WRITE will be an invalid WRITE. For example, if DQM was low during T4 in Figure 10, then the WRITEs at T5 and T7 would be valid, while the WRITE at T6 would be invalid. The DQM signal must be deasserted prior to the WRITE command (DQM latency is zero clocks for input buffers) to ensure that the written data is not masked. Figure 9 shows the case where the clock frequency allows for bus contention to be avoided without adding a NOP cycle, and Figure 10 shows the case where the additional NOP is needed. T0 T1 T2 T3 T0 T4 CLK CLK DQM DQM COMMAND READ ADDRESS BANK, COL n NOP NOP NOP WRITE COMMAND READ BANK, COL b ADDRESS BANK, COL n tCK Dout n NOP T2 NOP T3 T4 NOP NOP T5 WRITE BANK, COL b tHZ tHZ DQ T1 DQ Dout n Din b Din b tDS tDS DON’T CARE Notice : Notice : A CAS latency of three is used for illustration. The READ command may be to any bank,and the WRITE command may be to any bank. If a burst of one is used, then DQM is not required. A CAS latency of three is used for illustration. The READ command may be to any bank, and the WRITE command may be to any bank. Figure 9. READ to WRITE G-Link Technology Corp. Figure 10. READ to WRITE With Extra Clock Cycle 23 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM A fixed-length READ burst may be followed by, or truncated with, a PRECHARGE command to the same bank (provided that AUTO PRECHARGE was not acti-vated), and a full-page burst may be truncated with a PRECHARGE command to the same bank. The PRECHARGE command should be issued x cycles before the clock edge at which the last desired data element is valid, where x equals the CAS latency minus one. This is shown in Figure 11 for each possible CAS latency; data element n + 3 is either the last of a burst of four or the last desired of a longer burst. Following the PRECHARGE command, a subsequent command to the same bank cannot be issued until tRP is met. Note that part of the row precharge time is hidden during the access of the last data element(s). In the case of a fixed-length burst being executed to completion, a PRECHARGE command issued at the optimum time (as described above) provides the same T0 T1 T2 T3 T4 T5 T6 T7 CLK tRP COMMAND READ NOP NOP NOP PRECHARGE NOP NOP ACTIVE X = 0 cycles ADDRESS BANK a, COL n BANK (a or all) Dout n DQ Dout n+1 Dout n+2 BANK a, ROW Dout n+3 CAS Latency = 1 T0 T1 T2 T3 T4 T5 T6 T7 CLK tRP COMMAND READ NOP NOP NOP PRECHARGE NOP NOP ACTIVE X = 1 cycle ADDRESS BANK a, COL n BANK (a or all) Dout n DQ Dout n+1 BANK a, ROW Dout n+2 Dout n+3 CAS Latency = 2 T0 T1 T2 T3 T4 T5 T6 T7 CLK tRP COMMAND READ ADDRESS BANK a, COL n NOP NOP NOP PRECHARGE NOP NOP ACTIVE X = 2 cycle BANK (a or all) Dout n DQ Dout n+1 BANK a, ROW Dout n+2 Dout n+3 CAS Latency = 3 Notice : DQM is LOW Figure 11. READ to PRECHARGE G-Link Technology Corp. 24 DON’T CARE Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM operation that would result from the same fixed-length burst with AUTO PRECHARGE. The disadvantage of the PRECHARGE command is that it requires that the command and address buses be available at the appropriate time to issue the command; the advantage of the PRECHARGE command is that it can be used to truncate fixed-length or full-page bursts. Full-page READ bursts can be truncated with the BURST TERMINATE command, and fixed-length READ bursts may be truncated with a BURST TERMINATE command, provided that AUTO PRECHARGE was not activated. The BURST TERMINATE command should be issued x cycles before the clock edge at which the last desired data element is valid, where x equals the CAS latency minus one. This is shown in Figure 12 for each possible CAS latency; data element n + 3 is the last desired data element of a longer burst. T0 T1 T2 T3 T4 T5 T6 CLK COMMAND READ NOP NOP NOP BURST TERMINATE NOP NOP X = 0 cycles ADDRESS BANK, COL n Dout n DQ Dout n+1 Dout n+2 Dout n+3 CAS Latency = 1 T0 T1 T2 T3 T4 T5 T6 CLK COMMAND READ NOP NOP NOP BURST TERMINATE NOP NOP X = 1 cycle ADDRESS BANK, COL n Dout n DQ Dout n+1 Dout n+2 Dout n+3 CAS Latency = 2 T0 T1 T2 T3 T4 T5 T6 T7 CLK COMMAND READ ADDRESS BANK a, COL n NOP NOP NOP BURST TERMINATE NOP NOP NOP X = 2 cycle Dout n DQ Dout n+1 Dout n+2 Dout n+3 CAS Latency = 3 Notice : DQM is LOW Figure 12. Terminating a READ Burst G-Link Technology Corp. 25 DON’T CARE Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM WRITE Operation WRITE bursts are initiated with a WRITE command, as shown in Figure 13. The starting column and bank addresses are provided with the WRITE command, and AUTO PRECHARGE is either enabled or disabled for that access. If AUTO PRECHARGE is enabled, the row being accessed is precharged at the completion of the burst. For the generic WRITE commands used in the following illustrations, AUTO PRECHARGE is disabled. During WRITE bursts, the first valid data-in element will be registered coincident with the WRITE command. Subsequent data elements will be registered on each successive positive clock edge. Upon completion of a fixed-length burst, assuming no other commands have been initiated, the DQs will remain High-Z and any additional input data will be ignored (see Figure 14). A full-page burst will continue until terminated. (At the end of the page, it will wrap to column 0 and continue.) Data for any WRITE burst may be truncated with a subsequent WRITE command, and data for a fixed-length WRITE burst may be immediately followed by data for a WRITE command. The new WRITE command can be issued on any clock following the previous T0 CKE T1 T2 T3 NOP NOP NOP CLK CLK HIGH COMMAND WRITE ADDRESS BANK, COL n CS# RAS# Din n+1 Notice : Burst length = 2. DQM is LOW WE# A0 - A7 Din n DQ CAS# Figure 14. WRITE Burst COLUMN ADDRESS A8, A9 T0 T1 T2 CLK ENABLE AUTO PRECHARGE A10 DISABLE AUTO PRECHARGE BA0, 1 COMMAND WRITE ADDRESS BANK, COL n NOP WRITE BANK ADDRESS Figure 13. WRITE Command DQ Din n BANK, COL b Din n+1 Din b Notice : DQM is LOW. Each WRITE command may be to any bank DON’T CARE Figure 15. WRITE to WRITE WRITE command, and the data provided coincident with the new command applies to the new command. An example is shown in Figure 15. Data n + 1 is either the last of a burst of two or the last desired of a longer burst. This 64Mb SDRAM uses a pipelined architecture and therefore does not require the 2n rule associated with a prefetch architecture. A WRITE command can be initiated on any clock cycle following a previous WRITE command. Full-speed random write accesses within a page can be performed to the same bank, as shown in Figure 16, or each subsequent WRITE may be performed to a different bank. G-Link Technology Corp. 26 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM Data for any WRITE burst may be truncated with a subsequent READ command, and data for a fixed-length WRITE burst may be immediately followed by a READ command. Once the READ command is regis-tered, the data inputs will be ignored, and WRITEs will not be executed. An example is shown in Figure 17. Data n + 1 is either the last of a burst of two or the last desired of a longer burst. Data for a fixed-length WRITE burst may be fol-lowed by, or truncated with, a PRECHARGE command to the same bank (provided that AUTO PRECHARGE was not activated), and a full-page WRITE burst may be truncated with a PRECHARGE command to the same bank. The PRECHARGE command should be issued t WR after the clock edge at which the last desired input data element is registered. The “two-clock” write-back requires at least one clock plus time, regardless of frequency, T0 T1 T2 T0 T3 CLK T1 T2 T3 T4 T5 T6 CLK tWR = 1 CLK (tCK = tWR) COMMAND WRITE ADDRESS BANK, COL n WRITE WRITE WRITE BANK, COL a BANK, COL x BANK, COL m Din x Din m DQM tRP Din n DQ Din a COMMAND WRITE ADDRESS BANK a, COL n NOP NOP PRECHARGE NOP ACTIVE BANK (a or all) NOP BANK a, ROW tWR DQ Din n Din n+1 Notice : Each WRITE command may be to any bank. DQM is LOW. Figure 16. Random WRITE Cycle tWR = 2 CLK (when tWR > tCK) DQM T0 T1 T2 T3 T4 T5 tRP CLK COMMAND WRITE ADDRESS BANK, COL n NOP READ NOP NOP NOP COMMAND WRITE ADDRESS BANK a, COL n NOP NOP PRECHARGE NOP NOP ACTIVE BANK (a or all) BANK a, ROW tWR DQ Din n BANK, COL b Din n+1 DQ Dout b Din n Din n+1 Notice : DQM could remain LOW in this example if the WRITE burst is a fixed length of two. Dout b+1 DON’T CARE Notice : The WRITE command may be to any bank, and the READ command may be to any bank. DQM is LOW. CAS latency = 2 for illustration. Figure 17. WRITE to READ Figure 18. WRITE to PRECHARGE in auto precharge mode. In addition, when truncating a WRITE burst, the DQM signal must be used to mask input data for the clock edge prior to, and the clock edge coincident with, the PRECHARGE command. An example is shown in Figure 18. Data n + 1 is either the last of a burst of two or the last desired of a longer burst. Following the PRECHARGE command, a subsequent command to the same bank cannot be issued until tRP is met. The precharge will actually begin coincident with the clock-edge (T2 in Figure 18) on a “one-clock” tWR and sometime between the first and second clock on a “two-clock” tWR (between T2 and T3 in Figure 18.) In the case of a fixed-length burst being executed to completion, a PRECHARGE command issued at the optimum time (as described above) provides the same operation that would result from the same fixed-length burst with AUTO PRECHARGE. The disadvantage of the PRECHARGE command is that it requires that the command and address buses be available at the appropriate time to issue the command; the advantage of the PRECHARGE command is that it can be used to truncate fixed-length or full-page bursts. G-Link Technology Corp. 27 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM Fixed-length or full-page WRITE bursts can be trun-cated with the BURST TERMINATE command. When truncating a WRITE burst, the input data applied coin-cident with the BURST TERMINATE command will be ignored. The last data written (provided that DQM is LOW at that time) will be the input data applied one clock previous to the BURST TERMINATE command. This is shown in Figure 19, where data n is the last desired data element of a longer burst. T0 CLK CKE T1 T2 CLK HIGH RAS# BURST TERMINATE NEXT COMMAND COMMAND WRITE ADDRESS BANK, COL n (ADDRESS) Din n (DATA) CS# CAS# DQ WE# Notice : DQM is LOW. DON’T CARE Figure 19. Terminating a WRITE Burst A0 - A9 All Banks A10 CLK Bank Selected ≥ tCKS tCKS BANK ADDRESS BA0, 1 CLE COMMAND Figure 20. PRECHARGE Command NOP NOP All banks idle ACTIVE tRCD Input buffers gated off tRAS Enter power-down mode. Exit power-down mode. tRC DON’T CARE Figure 21. Power-Down PRECHARGE The PRECHARGE command (Figure 20) is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access some specified time ( tRP) after the PRECHARGE command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0 and BA1 select the bank. When all banks are to be precharged, inputs BA0 and BA1 are treated as “Don’t Care.” Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. POWER-DOWN Power-down occurs if CKE is registered LOW coincident with a NOP or COMMAND INHIBIT when no accesses are in progress (see Figure 21). If power-down occurs when all banks are idle, this mode is referred to as precharge power-down; if power-down occurs when there is a row active in either bank, this mode is referred to as active power-down. Entering power-down deactivates the input and output buffers, excluding CKE, for maximum power savings while in standby. The device may not remain in the power-down state longer than the refresh period (64ms) since no refresh operations are performed in this mode. The power-down state is exited by registering a NOP or COMMAND INHIBIT and CKE HIGH at the desired clock edge (meeting tCKS). G-Link Technology Corp. 28 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM CLOCK SUSPEND The clock suspend mode occurs when a column access/burst is in progress and CKE is registered LOW. In the clock suspend mode, the internal clock is deactivated, “freezing” the synchronous logic. For each positive clock edge on which CKE is sampled LOW, the next internal positive clock edge is sus-pended. Any command or data present on the input pins at the time of a suspended internal clock edge is ignored; any data present on the DQ pins remains driven; and burst counters are not incremented, as long as the clock is suspended. (See examples in Figures 22 and 23.) Clock suspend mode is exited by registering CKE HIGH; the internal clock and related operation will resume on the subsequent positive clock edge. BURST READ/SINGLE WRITE The burst read/single write mode is entered by programming the write burst mode bit (M9) in the Mode Register to a logic 1. In this mode, all WRITE commands result in the access of a single column location (burst of one), regardless of the programmed burst length. READ commands access columns according to the programmed burst length and sequence, just as in the normal mode of operation (M9 = 0). T0 T1 T2 T3 T4 T0 T5 CLK CLK CKE CKE INTERNAL CLOCK INTERNAL CLOCK COMMAND ADDRESS DQ WRITE NOP NOP NOP BANK, COL n Din n Din n+1 Din n+2 COMMAND READ ADDRESS BANK, COL n DQ T1 T2 NOP NOP Dout n T3 T4 T5 T6 NOP NOP NOP Dout n+2 Dout n+1 Dout n+2 Notice : For this example, CAS latency = 2, burst length = 4 or greater, and DQM is LOW. Notice : For this example, burst length = 4 greater, and DQM is LOW. DON’T CARE Figure 22. Clock Suspend During WRITE Burst G-Link Technology Corp. Figure 23. Clock Suspend During READ Burst 29 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM CONCURRENT AUTO PRECHARGE An access command to (READ or WRITE) another bank while an access command with AUTOPRECHARGE enabled is executing is not allowed by SDRAMs, unless the SDRAM supports CONCURRENT AUTO PRECHARGE. SDRAMs support CONCURRENT AUTO PRECHARGE. Four cases where CONCURRENT AUTO PRECHARGE occurs are defined below. READ with AUTO PRECHARGE 1. Interrupted by a READ (with or without AUTO PRECHARGE): A READ to bank m will interrupt a READ on bank n, CAS latency later. The PRECHARGE to bank n will begin when the READ to bank m is registered (Figure 24). 2. Interrupted by a WRITE (with or without AUTO PRECHARGE): A WRITE to bank m will interrupt a READ on bank n when registered. DQM should be used two clocks prior to the WRITE command to prevent bus contention. The PRECHARGE to bank n will begin when the WRITE to bank m is registered (Figure 25). T0 T1 T2 T3 T4 T5 T6 T7 NOP READ - AP BANK n NOP READ - AP BANK m NOP NOP NOP NOP CLK COMMAND Page Active BANK n READ with Burst of 4 Interrupt Burst, Precharge Internal States Idle tRP - BANK n BANK m Page Active READ with Burst of 4 BANK n, COL a ADDRESS tRP-BANK m Precharge BANK m, COL d Dout a DQ Dout a+1 Dout d Dout d+1 CAS latency=3 (BANK n) Notice : DQM is LOW. CAS latency=3 (BANK m) Figure 24. READ With Auto Precharge Interrrupted by a READ T0 T1 T2 T3 T4 T5 T6 T7 READ - AP BANK n NOP NOP NOP READ - AP BANK m NOP NOP NOP CLK COMMAND BANK n Page Active READ with Burst of 4 Interrupt Burst, Precharge Internal States Idle tRP - BANK n BANK m ADDRESS Page Active tWR-BANK m READ with Burst of 4 BANK n, COL a Write-Back BANK m, COL d 1 DQM Dout a DQ Din d Din d+1 Din d+2 Din d+3 CAS latency=3 (BANK n) DON’T CARE Notice : DQM is HIGH at T2 to prevent Dout-a+1 from contending with Din-d at T4. Figure 25. READ With Auto Precharge Interrrupted by a WRITE G-Link Technology Corp. 30 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM WRITE with AUTO PRECHARGE 3. Interrupted by a READ (with or without AUTO PRECHARGE): A READ to bank m will interrupt a WRITE on bank n when registered, with the data-out appearing CAS latency later. The PRECHARGE to bank n will begin after tWR is met, where tWR begins when the READ to bank m is registered. The last valid WRITE to bank n will be data-in registered one clock prior to the READ to bank m (Figure 26). 4. Interrupted by a WRITE (with or without AUTO PRECHARGE): A WRITE to bank m will interrupt a WRITE on bank n when registered. The PRECHARGE to bank n will begin after tWR is met, where tWR begins when the WRITE to bank m is registered. The last valid data WRITE to bank n will be data registered one clock prior to a WRITE to bank m (Figure 27). T0 T1 T2 T3 T4 T5 T6 T7 NOP WRITE-AP BANK n NOP READ-AP BANK m NOP NOP NOP NOP CLK COMMAND BANK n Page Active WRITE with Burst of 4 Precharge Interrupt Burst, Write-Back Internal States tRP-BANK n tWR-BANK n BANK m Page Active READ with Burst of 4 BANK n, COL a ADDRESS Din a DQ tRP-BANK m BANK m, COL d Din a+1 Dout d Dout d+1 CAS latency=3 (BANK m) Notice : DQM is LOW. Figure 26. WRITE With Auto Precharge Interrrupted by a WRITE T0 T1 T2 T3 T4 T5 T6 T7 NOP WRITE-AP BANK n NOP NOP WRITE-AP BANK m NOP NOP NOP CLK COMMAND BANK n Page Active WRITE with Burst of 4 Interrupt Burst, Write-Back Internal States tWR-BANK n BANK m ADDRESS DQ Page Active tRP-BANK n tWR-BANK m WRITE with Burst of 4 Write-Back BANK m, COL d BANK n, COL a Din a Precharge Din a+1 Din a+2 Notice : DQM is LOW. Din d Din d+1 Din d+2 Din d+3 DON’T CARE Figure 27. WRITE With Auto Precharge Interrrupted by a READ G-Link Technology Corp. 31 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM TIMING WAVEFORMS INITIALIZE AND LOAD MODE REGISTER Notice : 1 The Mode Register may be loaded prior to the AUTO REFRESH cycles if desired. are guaranteed High-Z after command is issued. 2 Outputs T0 T1 T n+1 T o+1 T p+1 T p+2 T p+3 tCK CLK tCLW tCHW tCKS tCKH CKE tIS COMMAND tIH NOP tIS tIH PRECHARGE tIS tIH AUTO REFRESH NOP AUTO REFRESH NOP NOP NOP LOAD MODE REFRESH NOP ACTIVE DQM 0-3 tIS A0 - A9 tIH CODE tIS ROW tIH ALL BANKS A10 CODE ROW SINGLE BANK BA0 ALL BANKS BANK High-Z DQ T = 100us (MIN) tRP Power-up : VDD and CLK stable Precharge all banks tRC tRC AUTO REFRESH AUTO REFRESH tMRD Program Mode Register 1, 2 DON’T CARE UNDEFINED G-Link Technology Corp. 32 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM POWER-DOWN MODE 1 Notice : 1 Violating refresh requirements during power-down may result in a loss of data. T0 T1 T2 T n+1 T n+2 NOP ACTIVE tCK CLK tCLW tCHW tIS CKE tIS tIS COMMAND tIH tIH NOP PRECHARGE NOP DQM 0-3 A0 - A9 ROW ALL BANKS A10 ROW SINGLE BANK tIS BA0 tIH BANK(S) BANK High-Z DQ Two clock cycles Input buffers gated off while in Power-down mode All banks idle Precharge all active banks All banks idle, enter power-down mode Exit power-down mode DON’T CARE UNDEFINED G-Link Technology Corp. 33 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM CLOCK SUSPEND MODE 1 Notice : 1 2 For this example, the burst length = 2, the CAS latency = 3, and AUTO PRECHARGE is disabled. A8 and A9 = “ Don’t’ Care.” T0 T1 T2 T3 T4 T5 T6 NOP NOP NOP T7 T8 T9 tCK CLK tCHW tCLW tIS tCLW tIH CKE tIS tIS COMMAND tIH tIH READ NOP tIS NOP WRITE NOP tIH DQM 0-3 tIS A0 - A9 tIH COLUMN e2 COLUMN m2 tIS tIH tIS tIH A10 BA0 BANK BANK tAC tAC tOH DQ Dout m tOHZ Dout m+1 tIS tIH Dout e Dout e+1 tOLZ DON’T CARE UNDEFINED G-Link Technology Corp. 34 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM AUTO REFERSH MODE T0 T1 T n+1 T n+1 T o+1 tCLW CLK tCHW tCK CKE tIS tIH tIS COMMAND tIH PRECHARGE NOP AUTO REFRESH NOP NOP AUTO REFRESH NOP NOP ACTIVE DQM 0-3 A0 - A9 ROW ALL BANKS A10 ROW SINGLE BANK tIS BA0, BA1 tIH BANK(S) BANK High-Z DQ tRP tRC tRC Precharge all active banks DON’T CARE SELF REFERSH MODE T0 T1 CLK tCLW T2 T n+1 T o+1 T o+2 tCHW tCK tIS tIH CKE tIS tIH tIS tIS COMMAND tIH PRECHARGE NOP AUTO REFRESH NOP AUTO REFRESH DQM 0-3 A0 - A9 ALL BANKS A10 SINGLE BANK tIS BA0, BA1 tIH BANK(S) High-Z DQ tRP Precharge all active banks tSRE Exit self refresh mode (Restart refresh time base) Enter self refresh mode CLK stable prior to exiting self refresh mode G-Link Technology Corp. 35 DON’T CARE Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM READ OPERATIONS SIGNAL READ, WITHOUT AUTO PRECHARGE 1 Notice : 1 2 For this example, the burst length = 4, the CAS latency = 2, and the READ burst is followed by “manual” PRECHARGE. A8 and A9 = “ Don’t’ Care.” T0 T1 tCK T2 T3 T4 T5 tCLW CLK tCHW tIH tIS CKE tIS COMMAND tIH ACTIVE NOP READ tIS PRECHARGE NOP ACTIVE tIH DQM / DQML, DQMH tIS tIH COLUMN m2 ROW A0 - A9 tIS ROW tIH ALL BANKS A10 ROW tIS BA0,BA1 ROW DISABLE AUTO PRECHARGE tIH BANK BANK SINGLE BANK BANK BANK tAC DQ tOH DOUTm tRCD CAS Latency tOLZ tOHZ tRAS tRP tRC DON’T CARE UNDEFINED G-Link Technology Corp. 36 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM READ, WITHOUT AUTO PRECHARGE 1 Notice : 1 2 For this example, the burst length = 4, the CAS latency = 2, and the READ burst is followed by “manual” PRECHARGE. A8 and A9 = “ Don’t’ Care.” T0 T1 T2 T3 T4 T5 T6 NOP NOP T7 T8 tCK CLK tCLW tCHW tIS tIH CKE tIH COMMAND tIS ACTIVE NOP READ NOP tIS PRECHARGE NOP ACTIVE tIH DQM 0-3 tIS tIH COLUMN m2 ROW A0 - A9 tIS ROW tIH ALL BANKS A10 ROW tIS BA0,BA1 CODE ROW ROW SINGLE BANK DISABLE AUTO PRECHARGE tIH BANK BANK tAC tAC tOH DOUT m DQ tAC tOH DOUT m + 1 BANK tAC tOH DOUT m + 2 tLZ tRCD DOUT m + 3 tOHZ tRP CAS Latency tRAS tRC DON’T CARE UNDEFINED G-Link Technology Corp. 37 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM READ, WITH AUTO PRECHARGE 1 Notice : 1 2 For this example, the burst length = 4, the CAS latency = 2. A8 and A9 = “ Don’t’ Care.” T0 T1 T2 T3 T4 T5 T6 T7 T8 NOP NOP NOP NOP tCK CLK tCLW tIS tCLW tCHW tIH CKE tIS COMMAND tIH ACTIVE NOP READ tIS NOP ACTIVE tIH DQM 0-3 tIS tIH COLUMNm2 ROW A0 - A9 tIS ROW tIH ENABLE AUTO PRECHARGE A10 ROW tIS BA0,BA1 ROW tIH BANK BANK BANK tAC tAC tOH DQ DOUTm tAC tOH DOUT m+1 tAC tOH tOH DOUT m+2 DOUT m+3 tOLZ tRCD CAS Latency tRP tOHZ tRAS tRC DON’T CARE UNDEFINED G-Link Technology Corp. 38 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM ALTERNATING BANK READ ACCESS 1 Notice : 1 2 For this example, the burst length = 4, the CAS latency = 2. A8 and A9 = “ Don’t’ Care.” T0 T1 T2 T3 T4 T5 T6 T7 T8 tCK CLK tCLW tIS tCHW tIH CKE tIS COMMAND tIH ACTIVE NOP READ tIS NOP ACTIVE NOP READ NOP ACTIVE tIH DQM 0-3 tIS tIH COLUMNm2 ROW A0 - A9 tIS COLUMNb2 ROW tIH ENABLE AUTO PRECHARGE A10 BA0,BA1 ENABLE AUTO PRECHARGE ROW tIS ROW ROW ROW tIH BANK 0 BANK 0 BANK 4 BANK 4 tAC tAC tOH DQ DOUTm tOLZ tRCD - BANK 0 tAC tOH DOUTm+1 CAS Latency - BANK 0 BANK 0 tAC tAC tOH DOUTm+2 tOH DOUTm+3 tRP - BANK 0 tAC tOH DOUTb tRCD - BANK 0 tRAS - BANK 0 tRC - BANK 0 tRRD tRCD - BANK 4 CAS Latency - BANK 4 DON’T CARE UNDEFINED G-Link Technology Corp. 39 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM READ, FULL-PAGE BURST 1 Notice : 1 2 3 For this example CAS latency = 2. A8 and A9 = “ Don’t’ Care.” Page left open ; no tRP. T0 T1 tCK T2 T3 T4 T5 T6 NOP NOP NOP NOP T n+1 Tn+2 Tn+3 T n+4 tCLW CLK tCH W tIH tIS CKE tIS COMMAND tIH ACTIVE NOP READ tIS NOP BURST TERM NOP NOP tIH DQM 0-3 tIS tIH COLUMNm2 ROW A0 - A9 tIS A10 tIH ROW tIS BA0,BA1 ROW BANK tAC tAC DQ tAC tOH DOUT m tAC tAC tOH tOH tOH DOUT m+1 DOUT m+2 DOUT m-1 tAC tOH DOUT m tOH DOUT m+1 tOLZ tOHZ tRCD CAS Latency 256 LOCATIONS WITHIN SAME ROW Full-page completed DON’T CARE Full-page burst does not self-terminate Can use BURST TERMINATE command.3 G-Link Technology Corp. 40 UNDEFINED Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM READ, DQM OPERATION 1 Notice : 1 2 For this example CAS latency = 2. A8 and A9 = “ Don’t’ Care.” T0 T1 T2 T3 T4 T5 T6 T7 T8 NOP NOP NOP NOP NOP NOP tCK CLK tCLW tIS tCHW tIH CKE tIS COMMAND tIH ACTIVE NOP READ tIS tIH DQM 0-3 tIS tIH COLUMNm2 ROW A0 - A9 tIS tIH ENABLE AUTO PRECHARGE A10 ROW tIS BA0,BA1 DISABLE AUTO PRECHARGE tIH BANK BANK tAC tAC tOH DQ Dout m tOLZ tRCD tAC CAS Latency tOHZ tOH Dout m+2 tOLZ tOH Dout m+3 tOHZ DON’T CARE UNDEFINED G-Link Technology Corp. 41 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM WRITE OPERATIONS SINGLE WRITE, WITHOUT AUTO PRECHARGE 1 Notice : 1 2 3 For this example, the burst length = 4, and the WRITE burst is followed by a “manual” PRECHARGE. 10ns is required between <DIN m> and the PRECHARGE command, regardless of frequenct, to meet tWR. A8 and A9 = “Don’t Care.” T0 T1 T2 T3 T4 T5 PRECHARGE NOP T6 tCK CLK tCHW tCLW tIS tIH CKE tIS COMMAND tIH ACTIVE NOP WRITE tIS NOP ACTIVE tIH DQM / DQML, DQMH tIS tIH COLUMN m3 ROW A0 - A9 tIS ROW tIH ALL BANKS A10 ROW tIS BA0,BA1 ROW DISABLE AUTO PRECHARGE SINGLE BANK BANK BANK tIH BANK(S) tIS DQ BANK tIH Din m tRCD tWR2 tRP tRAS tRC DON’T CARE G-Link Technology Corp. 42 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM WRITE, WITHOUT AUTO PRECHARGE 1 Notice : 1 2 3 For this example, the burst length = 4, and the WRITE burst is followed by a “manual” PRECHARGE. Faster frequencies require two clocks (when tWR > tCK). A8 and A9 = “Don’t Care.” T0 T1 tCK T2 T3 T4 T5 NOP NOP NOP T6 T7 T8 tCLW CLK tCHW tIH tIS CKE tIS COMMAND tIH ACTIVE NOP WRITE tIS PRECHARGE NOP ACTIVE tIH DQM 0-3 tIS tIH COLUMNm3 ROW A0 - A9 tIS ROW tIH ALL BANKs A10 ROW ROW SINGLE BANK ENABLE AUTO PRECHARGE tIS BA0,BA1 tIH ROW BANK tIS tIH DIN m DQ BANK tIS tIH DIN m+1 tIS tIH DIN m+2 tRCD tIS BANK tIH DIN m+3 tWR2 tRP tRAS tRC DON’T CARE G-Link Technology Corp. 43 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM WRITE, WITH AUTO PRECHARGE 1 Notice : 1 2 3 For this example, the burst length = 4. Faster frequencies require two clocks (when tWR > tCK). A8 and A9 = “Don’t Care.” T0 T1 tCK T2 T3 T4 T5 T6 T7 NOP NOP NOP NOP NOP T8 T9 tCLW CLK tCH W tIH tIS CKE tIS COMMAND tIH ACTIVE NOP WRITE tIS NOP ACTIVE tIH DQM 0-3 tIS COLUMNm3 ROW A0 - A9 tIS A10 tIH ROW ENABLE AUTO PRECHARGE ROW tIS BA0,BA1 tIH ROW tIH ROW BANK tIS tIH DIN m DQ ROW tIS tIH DIN m+1 tIS tIH tIS DIN m+2 tIH DIN m+3 tWR2 tRCD tRP tRAS tRC DON’T CARE G-Link Technology Corp. 44 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM ALTERNATING BANK WRITE ACCESS 1 Notice : 1 2 3 For this example, the burst length = 4. Faster frequencies require two clocks (when tWR > tCK). A8 and A9 = “Don’t Care.” T0 T1 tCK T2 T3 T4 T5 T6 NOP WRITE T7 T9 T8 tCLW CLK tCH W tIH tIS CKE tIS COMMAND tIH ACTIVE NOP WRITE tIS NOP ACTIVE NOP NOP ACTIVE tIH DQM 0-3 tIS tIH COLUMN m3 ROW A0 - A9 tIS COLUMN b3 ROW tIH ENABLE AUTO PRECHARGE A10 BA0,BA1 ENABLE AUTO PRECHARGE ROW tIS ROW ROW ROW tIH BANK 0 BANK 0 tIS tIH DIN m DQ BANK 1 tIS tIH DIN m+1 tIS BANK 1 tIH tIS DIN m+2 tIH DIN m+3 tRCD - BANK 0 tIS tIH DIN b tWR2 - BANK 0 BANK 0 tIS tIH DIN b+1 tRP - BANK 0 tIS tIH DIN b+2 tIS tIH DIN b+3 tRCD - BANK 0 tRAS - BANK 0 tRC - BANK 0 tRRD tRCD - BANK 4 tWR - BANK 4 DON’T CARE G-Link Technology Corp. 45 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM WRITE, FULL-PAGE BURST 1 Notice : 1 2 3 A8 and A9 = “Don’t Care.” tWR must be satisfied prior to PRECHARGE command. Page left open ; no tRP. T0 T1 T2 tCL CLK T3 T4 T5 T n+1 NOP NOP NOP NOP T n+2 T n+3 tCKE tCHW tIS tIH CKE tIS COMMAND tIH ACTIVE NOP WRITE tIS NOP BURST TERM tIH DQM 0-3 tIS A0 - A9 tIS A10 COLUMNm1 tIH ROW tIS BA0,BA1 tIH ROW tIH BANK BANK tIS DQ tIH Din m tIS tIH Din m+1 tIS tIH Din m+2 tIS tIH Din m+3 tIS tIH Din m-1 tRCD 256 locations within same row Full page burst does not self-terminate. Can use BURST TERMINATE command to stop. 2,3 Full page completed DON’T CARE G-Link Technology Corp. 46 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM WRITE, DQM OPERATION 1 Notice : 1 2 For this example, the burst length = 4. A8 and A9 = “Don’t Care.” T0 T1 T2 T3 T4 T5 T6 T7 NOP NOP NOP NOP NOP tCK CLK tCHW tCLW tIS tIH CKE tIS COMMAND tIH ACTIVE NOP WRITE tIS tIH DQM 0 - 3 tIS tIH COLUMN m2 ROW A0 - A9 tIS tIH ENABLE AUTO PRECHARGE A10 ROW DISABLE AUTO PRECHARGE tIS BA0,BA1 tIH BANK BANK tIS DQ tIH tIS Din m tIH Din m+2 tIS tIH Din m+3 tRCD DON’T CARE G-Link Technology Corp. 47 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM GLT 5 640 L 32 4 : DRAM 5 : Synchronous DRAM 6 : Standard SRAM 7 : Cache SRAM 8 : Synchronous Burst SRAM 9 : SGRAM -SRAM CONFIG. 064 : 8K 256 : 256K 512 : 512K 100 : 1M 04 : x04 08 : x08 16 : x16 32 : x32 -DRAM 10 : 1M(C/EDO) 11 : 1M(C/FPM) 12 : 1M(H/EDO) 13 : 1M(H/FPM) 20 : 2M(EDO) 21 : 2M(FPM) 40 : 4M(EDO) 41 : 4M(FPM) 80 : 8M(EDO) 81 : 8M(FPM) 160 : 16M(EDO) 161 : 16M(FPM) 640 : 64M(EDO) 641 : 64M(FPM) - 10 TC SPEED -SRAM 12 : 12ns 15 : 15ns 20 : 20ns 70 : 70ns -DRAM VOLTAGE Blank : 5V L : 3.3V M : 2.5V N : 2.1V 30 : 30ns 35 : 35ns 40 : 40ns 45 : 45ns 50 : 50ns 60 : 60ns SDRAM : 5 : 5ns/200 MHZ 5.5 : 5.5ns/182 MHZ 6 : 6ns/166 MHZ 7 : 7ns/143 MHZ 10 : 10ns/100 MHZ PACKAGE T : PDIP(300mil) TS : TSOP(Type I) TC : TSOP(Type ll) PL : PLCC FA : 300mil SOP FB : 330mil SOP FC : 445mil SOP J3 : 300mil SOJ J4 : 400mil SOJ P : PDIP(600mil) Q : PQFP TQ : TQFP FG : 48Pin BGA 9x12 FH : 48Pin BGA 8x10 FI : 48Pin BGA 6x8 -SDRAM 40 : 4M 160 : 16M 640 : 64M POWER Blank : Standard L : Low Power LL : Low Low Power SL : Super Low Power Temperature Range E : Extended Temperature I : Industrial Temperature Blank : Commercial Temperature G-Link Technology Corp. 48 Dec 2003 Rev.0.3 G-LINK ADVANCED GLT5640L32 CMOS Synchronous DRAM PACKAGE DIMENSIONS 86 PIN TSOP-II 400mil PLASTIC DETAIL - A DETAIL - A 1 (10) 0.25 / Typ . θ (26) 0.665 (400 ± 5 ) 10.16 ± 0.13 (463 ± 8 ) 11.76 ± 0.2 0.21 44 (8) 86 (4 ± 2 ) 0.1 ± 0.05 43 0.5 0.1 (20 4) GAGE PLANE 0.8 0.2 (32 7) Ps. θ ≤ 7 DETAIL - B 0.2 (8 0.61 / Typ. 0.5 / Typ. (24) (20) 1.2 / Max. (47) (39 ± 2 ) 1.0 ± 0.05 22.22 / Typ. (875) (6 ± 1 ) 0.15 ± 0.03 DETAIL - B 0.03 1) 0.10 Notice : Dimension UNIT, Milimeter(mil). G-Link Technology Corp. G-Link Technology Corp. 49 Dec 2003 Rev.0.3