INTERSIL HIP6603B

S IG N
NEW DE
R
O
F
D
NDE
S:
COMME
MMEND 13A,
NOT RE TERSIL RECO 3, IData
6
SL 6Sheet
IN
SL661
I
,
A
2
1
6
, ISL6
14A
ISL6612 ISL6614, ISL66
®
HIP6601B, HIP6603B, HIP6604B
S
May 1, 2012
Synchronous Rectified Buck
MOSFET Drivers
FN9072.8
Features
• Drives Two N-Channel MOSFETs
The HIP6601B, HIP6603B and HIP6604B are high-frequency,
dual MOSFET drivers specifically designed to drive two power
N-Channel MOSFETs in a synchronous rectified buck converter
topology. These drivers combined with a HIP63xx or the ISL65xx
series of Multi-Phase Buck PWM controllers and MOSFETs form
a complete core-voltage regulator solution for advanced
microprocessors.
The HIP6601B drives the lower gate in a synchronous rectifier to
12V, while the upper gate can be independently driven over a range
from 5V to 12V. The HIP6603B drives both upper and lower gates
over a range of 5V to 12V. This drive-voltage flexibility provides
the advantage of optimizing applications involving trade-offs
between switching losses and conduction losses. The HIP6604B
can be configured as either a HIP6601B or a HIP6603B.
The output drivers in the HIP6601B, HIP6603B and HIP6604B
have the capacity to efficiently switch power MOSFETs at
frequencies up to 2MHz. Each driver is capable of driving a
3000pF load with a 30ns propagation delay and 50ns transition
time. These products implement bootstrapping on the upper gate
with only an external capacitor required. This reduces
implementation complexity and allows the use of higher
performance, cost effective, N-Channel MOSFETs. Adaptive
shoot-through protection is integrated to prevent both MOSFETs
from conducting simultaneously.
• Adaptive Shoot-Through Protection
• Internal Bootstrap Device
• Supports High Switching Frequency
- Fast Output Rise Time
- Propagation Delay 30ns
• Small 8 Ld SOIC and EPSOIC and 16 Ld QFN Packages
• Dual Gate-Drive Voltages for Optimal Efficiency
• Three-State Input for Output Stage Shutdown
• Supply Undervoltage Protection
• QFN Package
- Compliant to JEDEC PUB95 MO-220 QFN—Quad Flat No
Leads—Product Outline.
- Near Chip-Scale Package Footprint; Improves PCB
Efficiency and Thinner in Profile.
• Pb-Free (RoHS Compliant)
Applications
• Core Voltage Supplies for Intel Pentium® III, AMD® Athlon™
Microprocessors
• High Frequency Low Profile DC/DC Converters
• High Current Low Voltage DC/DC Converters
Related Literature
• Technical Brief TB363, Guidelines for Handling and
Processing Moisture Sensitive Surface Mount Devices (SMDs)
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc.
Copyright © Intersil Americas Inc. 2002-2005, 2012. All Rights Reserved.
All other trademarks mentioned are the property of their respective owners.
HIP6601B, HIP6603B, HIP6604B
Pinouts
Ordering Information
PKG.
DWG. #
6601 BCBZ
0 to +85
8 Ld SOIC
M8.15
6601 BCBZ
0 to +85
8 Ld SOIC
M8.15
HIP6601BECBZ*
6601 BECBZ
0 to +85
8 Ld EPSOIC M8.15B
HIP6601BECBZA* 6601 BECBZ
0 to +85
8 Ld EPSOIC M8.15B
HIP6603BCBZ*
6603 BCBZ
0 to +85
8 Ld SOIC
HIP6603BECBZ*
6603 BECBZ
0 to +85
8 Ld EPSOIC M8.15B
HIP6604BCRZ*
66 04BCRZ
0 to +85
16 Ld QFN
UGATE
1
8
PHASE
BOOT
2
7
PVCC
PWM
3
6
VCC
GND
4
5
LGATE
M8.15
HIP6604B
(16 LD QFN)
TOP VIEW
1. These Intersil Pb-free plastic packaged products employ special Pb-free
material sets, molding compounds/die attach materials, and 100% matte
tin plate plus anneal (e3 termination finish, which is RoHS compliant and
compatible with both SnPb and Pb-free soldering operations). Intersil Pbfree products are MSL classified at Pb-free peak reflow temperatures that
meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
NC
NOTES:
PHASE
*Add “-T” suffix for tape and reel. Please refer to TB347 for details on
reel specifications.
NC
L16.4x4
16
15
14
13
NC 1
12 NC
BOOT 2
2. For Moisture Sensitivity Level (MSL), please see device information
page for HIP6601B, HIP6603B, HIP6604B. For more information
on MSL, please see Technical Brief TB363.
11
PVCC
PWM 3
10 LVCC
GND 4
9
PGND
5
6
7
8
NC
HIP6601BCBZ*
HIP6601BCBZA*
LGATE
PACKAGE
(Pb-free)
NC
PART
MARKING
HIP6601BCB, HIP6603BCB,
HIP6601BECB, HIP6603BECB,
(8 LD SOIC, EPSOIC)
TOP VIEW
UGATE
PART NUMBER
(Notes 1, 2)
TEMP.
RANGE
(°C)
VCC
Block Diagrams
HIP6601B AND HIP6603B
PVCC
BOOT
VCC
UGATE
† VCC FOR HIP6601B
+5V
SHOOTTHROUGH
PROTECTION
10k
PWM
PHASE
CONTROL
LOGIC
PVCC FOR HIP6603B
†
LGATE
10k
GND
PAD
FOR HIP6601BECB AND HIP6603BECB DEVICES, THE PAD ON THE BOTTOM
SIDE OF THE PACKAGE MUST BE SOLDERED TO THE PC BOARD.
HIP6604B QFN PACKAGE
PVCC
BOOT
VCC
UGATE
+5V
SHOOTTHROUGH
PROTECTION
10k
PWM
CONTROL
LOGIC
PHASE
LVCC
CONNECT LVCC TO VCC FOR HIP6601B CONFIGURATION
CONNECT LVCC TO PVCC FOR HIP6603B CONFIGURATION.
LGATE
10k
GND
PGND
PAD
2
PAD ON THE BOTTOM SIDE OF THE PACKAGE MUST BE SOLDERED TO THE PC BOARD
FN9072.8
May 1, 2012
HIP6601B, HIP6603B, HIP6604B
Typical Application: 3-Channel Converter Using HIP6301 and HIP6601B Gate Drivers
+12V
+5V
BOOT
VCC
PWM
PVCC
UGATE
DRIVE
HIP6601B
PHASE
LGATE
+12V
+5V
+5V
+VCORE
BOOT
VFB
COMP
PWM1
VSEN
PVCC
UGATE
DRIVE
HIP6601B
PHASE
VCC
VCC
PWM
PWM2
PWM3
PGOOD
LGATE
MAIN
CONTROL
HIP6301
VID
ISEN1
ISEN2
FS
+12V
ISEN3
GND
+5V
BOOT
PVCC
UGATE
DRIVE
HIP6601B
PHASE
VCC
PWM
LGATE
3
FN9072.8
May 1, 2012
HIP6601B, HIP6603B, HIP6604B
Absolute Maximum Ratings
Thermal Information
Supply Voltage (VCC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .15V
Supply Voltage (PVCC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VCC + 0.3V
BOOT Voltage (VBOOT - VPHASE). . . . . . . . . . . . . . . . . . . . . . . . . . . .15V
Input Voltage (VPWM) . . . . . . . . . . . . . . . . . . . . . . . . . . GND - 0.3V to 7V
UGATE . . . . . . . . . . VPHASE - 5V(<400ns pulse width) to VBOOT + 0.3V
. . . . . . . . . . . . . . . VPHASE -0.3V(>400ns pulse width) to VBOOT + 0.3V
LGATE . . . . . . . . . . . . . GND - 5V(<400ns pulse width) to VPVCC + 0.3V
. . . . . . . . . . . . . . . . . . GND -0.3V(>400ns pulse width) to VPVCC + 0.3V
PHASE . . . . . . . . . . . . . . . . . . . . . . GND -5V(<400ns pulse width) to 15V
. . . . . . . . . . . . . . . . . . . . . . . . . . .GND -0.3V(>400ns pulse width) to 15V
ESD Rating
Human Body Model (Per MIL-STD-883 Method 3015.7). . . . . . . . .3kV
Machine Model (Per EIAJ ED-4701 Method C-111) . . . . . . . . . . . .200V
Thermal Resistance
θJA (°C/W) θJC (°C/W)
SOIC Package (Note 3). . . . . . . . . . . . . . . .
97
N/A
EPSOIC Package (Note 4) . . . . . . . . . . . . .
38
N/A
QFN Package (Notes 4, 5) . . . . . . . . . . . . .
48
10
Maximum Junction Temperature (Plastic Package) . . . . . . . . . . . . . 150°C
Maximum Storage Temperature Range . . . . . . . . . . . . . . . .-65°C to 150°C
Pb-Free Reflow Profile. . . . . . . . . . . . . . . . . . . . . . . . .see link below
http://www.intersil.com/pbfree/Pb-FreeReflow.asp
For Recommended soldering conditions see Tech Brief TB389.
Operating Conditions
Ambient Temperature Range . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 85°C
Maximum Operating Junction Temperature . . . . . . . . . . . . . . . . . . . 125°C
Supply Voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12V ±10%
Supply Voltage Range, PVCC . . . . . . . . . . . . . . . . . . . . . . . . . . .5V to 12V
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and
result in failures not covered by warranty.
NOTES:
3. θJA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
4. θJA is measured in free air with the component mounted on a high effective thermal conductivity test board with “direct attach” features. See
Tech Brief TB379.
5. For θJC, the “case temp” location is the center of the exposed metal pad on the package underside.
Electrical Specifications
Recommended Operating Conditions, Unless Otherwise Noted. Boldface limits apply over the operating temperature
range, 0°C to +85°C
MIN
(Note 6)
TYP
MAX
(Note 6)
UNITS
HIP6601B, fPWM = 1MHz, VPVCC = 12V
-
4.4
6.2
mA
HIP6603B, fPWM = 1MHz, VPVCC = 12V
-
2.5
3.6
mA
HIP6601B, fPWM = 1MHz, VPVCC = 12V
-
200
430
μA
HIP6603B, fPWM = 1MHz, VPVCC = 12V
-
1.8
3.3
mA
VCC Rising Threshold
9.7
9.95
10.4
V
VCC Falling Threshold
7.3
7.6
8.0
V
-
500
-
μA
PWM Rising Threshold
-
3.6
-
V
PWM Falling Threshold
-
1.45
-
V
PARAMETER
SYMBOL
TEST CONDITIONS
VCC SUPPLY CURRENT
Bias Supply Current
IVCC
Upper Gate Bias Current
IPVCC
POWER-ON RESET
PWM INPUT
Input Current
IPWM
VPWM = 0V or 5V (See “Block Diagrams” on
page 2)
UGATE Rise Time
tRUGATE
VPVCC = 12V, 3nF Load
-
20
-
ns
LGATE Rise Time
tRLGATE
VPVCC = 12V, 3nF Load
-
50
-
ns
UGATE Fall Time
tFUGATE
VPVCC = 12V, 3nF Load
-
20
-
ns
LGATE Fall Time
tFLGATE
VPVCC = 12V, 3nF Load
-
20
-
ns
UGATE Turn-Off Propagation Delay
tPDLUGATE
VPVCC = 12V, 3nF Load
-
30
-
ns
LGATE Turn-Off Propagation Delay
tPDLLGATE
VPVCC = 12V, 3nF Load
-
20
-
ns
1.4
-
3.6
V
-
230
-
ns
Shutdown Window
Shutdown Holdoff Time
4
FN9072.8
May 1, 2012
HIP6601B, HIP6603B, HIP6604B
Electrical Specifications
Recommended Operating Conditions, Unless Otherwise Noted. Boldface limits apply over the operating temperature
range, 0°C to +85°C
PARAMETER
SYMBOL
MIN
(Note 6)
TYP
MAX
(Note 6)
UNITS
VPVCC = 5V
-
1.7
3.0
Ω
VPVCC = 12V
-
3.0
5.0
Ω
VPVCC = 5V
-
2.3
4.0
Ω
VPVCC = 12V
-
1.1
2.0
Ω
VPVCC = 5V
400
580
-
mA
VPVCC = 12V
500
730
-
mA
TEST CONDITIONS
OUTPUT
Upper Drive Source Impedance
RUGATE
Upper Drive Sink Impedance
RUGATE
Lower Drive Source Current
ILGATE
Equivalent Drive Source Impedance
RLGATE
VPVCC = 5V
-
9
-
Ω
Lower Drive Sink Impedance
RLGATE
VPVCC = 5V or 12V
-
1.6
4.0
Ω
NOTE:
6. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization
and are not production tested.
5
FN9072.8
May 1, 2012
HIP6601B, HIP6603B, HIP6604B
Functional Pin Description
Lower gate driver supply voltage.
UGATE (Pin 1), (Pin 16 QFN)
PVCC (Pin 7), (Pin 11 QFN)
Upper gate drive output. Connect to gate of high-side power NChannel MOSFET.
For the HIP6601B and the HIP6604B, this pin supplies the upper gate
drive bias. Connect this pin from +12V down to +5V.
BOOT (Pin 2), (Pin 2 QFN)
For the HIP6603B, this pin supplies both the upper and lower gate
drive bias. Connect this pin to either +12V or +5V.
Floating bootstrap supply pin for the upper gate drive. Connect a
bootstrap capacitor between this pin and the PHASE pin. The
bootstrap capacitor provides the charge to turn on the upper
MOSFET. A resistor in series with boot capacitor is required in
certain applications to reduce ringing on the BOOT pin. See
“Internal Bootstrap Device” on page 7 for guidance in choosing
the appropriate capacitor and resistor values.
PHASE (Pin 8), (Pin 14 QFN)
Connect this pin to the source of the upper MOSFET and the drain
of the lower MOSFET. The PHASE voltage is monitored for
adaptive shoot-through protection. This pin also provides a return
path for the upper gate drive.
Description
PWM (Pin 3), (Pin 3 QFN)
The PWM signal is the control input for the driver. The PWM signal
can enter three distinct states during operation, see the “Three-State
PWM Input” on page 7 for further details. Connect this pin to the
PWM output of the controller.
Operation
GND (Pin 4), (Pin 4 QFN)
The upper and lower gates are held low until the driver is
initialized. Once the VCC voltage surpasses the VCC Rising
Threshold (See “Electrical Specifications” on page 4), the PWM
signal takes control of gate transitions. A rising edge on PWM
initiates the turn-off of the lower MOSFET (see “Timing Diagram”
on page 6). After a short propagation delay [tPDLLGATE], the
lower gate begins to fall. Typical fall times [tFLGATE] are
provided in the “Electrical Specifications” on page 4. Adaptive
shoot-through circuitry monitors the LGATE voltage and
determines the upper gate delay time [tPDHUGATE] based on how
quickly the LGATE voltage drops below 2.2V. This prevents both
the lower and upper MOSFETs from conducting simultaneously or
shoot-through. Once this delay period is complete the upper gate
drive begins to rise [tRUGATE] and the upper MOSFET turns on.
Bias and reference ground. All signals are referenced to this
node.
PGND (Pin 5 QFN Package Only)
This pin is the power ground return for the lower gate driver.
LGATE (Pin 5), (Pin 7 QFN)
Lower gate drive output. Connect to gate of the low-side power NChannel MOSFET.
VCC (Pin 6), (Pin 9 QFN)
Connect this pin to a +12V bias supply. Place a high quality bypass
capacitor from this pin to GND.
LVCC (Pin 10 QFN Package Only)
Designed for versatility and speed, the HIP6601B, HIP6603B and
HIP6604B dual MOSFET drivers control both high-side and lowside N-Channel FETs from one externally provided PWM signal.
Timing Diagram
PWM
tPDHUGATE
tPDLUGATE
tRUGATE
tFUGATE
UGATE
LGATE
tRLGATE
tFLGATE
tPDLLGATE
tPDHLGATE
6
FN9072.8
May 1, 2012
HIP6601B, HIP6603B, HIP6604B
A falling transition on PWM indicates the turn-off of the upper
MOSFET and the turn-on of the lower MOSFET. A short
propagation delay [tPDLUGATE] is encountered before the upper
gate begins to fall [tFUGATE]. Again, the adaptive shoot-through
circuitry determines the lower gate delay time, tPDHLGATE. The
PHASE voltage is monitored and the lower gate is allowed to rise
after PHASE drops below 0.5V. The lower gate then rises
[tRLGATE], turning on the lower MOSFET.
Three-State PWM Input
A unique feature of the HIP660X drivers is the addition of a
shutdown window to the PWM input. If the PWM signal enters
and remains within the shutdown window for a set holdoff time,
the output drivers are disabled and both MOSFET gates are pulled
and held low. The shutdown state is removed when the PWM
signal moves outside the shutdown window. Otherwise, the PWM
rising and falling thresholds outlined in the Electrical
Specifications determine when the lower and upper gates are
enabled.
Adaptive Shoot-Through Protection
Both drivers incorporate adaptive shoot-through protection to
prevent upper and lower MOSFETs from conducting
simultaneously and shorting the input supply. This is accomplished
by ensuring the falling gate has turned off one MOSFET before the
other is allowed to rise.
During turn-off of the lower MOSFET, the LGATE voltage is
monitored until it reaches a 2.2V threshold, at which time the
UGATE is released to rise. Adaptive shoot-through circuitry
monitors the PHASE voltage during UGATE turn-off. Once
PHASE has dropped below a threshold of 0.5V, the LGATE is
allowed to rise. PHASE continues to be monitored during the
lower gate rise time. If PHASE has not dropped below 0.5V within
250ns, LGATE is taken high to keep the bootstrap capacitor
charged. If the PHASE voltage exceeds the 0.5V threshold during
this period and remains high for longer than 2μs, the LGATE
transitions low. Both upper and lower gates are then held low until
the next rising edge of the PWM signal.
Power-On Reset (POR) Function
During initial start-up, the VCC voltage rise is monitored and gate
drives are held low until a typical VCC rising threshold of 9.95V is
reached. Once the rising VCC threshold is exceeded, the PWM
input signal takes control of the gate drives. If VCC drops below a
typical VCC falling threshold of 7.6V during operation, then both
gate drives are again held low. This condition persists until the
VCC voltage exceeds the VCC rising threshold.
Internal Bootstrap Device
The HIP6601B, HIP6603B, and HIP6604B drivers all feature an
internal bootstrap device. Simply adding an external capacitor
across the BOOT and PHASE pins completes the bootstrap circuit.
7
The bootstrap capacitor must have a maximum voltage rating
above VCC + 5V. The bootstrap capacitor can be chosen from the
following equation:
Q GATE
C BOOT ≥ -----------------------ΔV BOOT
(EQ. 1)
Where QGATE is the amount of gate charge required to fully
charge the gate of the upper MOSFET. The ΔVBOOT term is
defined as the allowable droop in the rail of the upper drive.
As an example, suppose a HUF76139 is chosen as the upper
MOSFET. The gate charge, QGATE , from the data sheet is 65nC
for a 10V upper gate drive. We will assume a 200mV droop in
drive voltage over the PWM cycle. We find that a bootstrap
capacitance of at least 0.325μF is required. The next larger
standard value capacitance is 0.33μF.
In applications which require down conversion from +12V or
higher and PVCC is connected to a +12V source, a boot resistor in
series with the boot capacitor is required. The increased power
density of these designs tend to lead to increased ringing on the
BOOT and PHASE nodes, due to faster switching of larger
currents across given circuit parasitic elements. The addition of the
boot resistor allows for tuning of the circuit until the peak ringing
on BOOT is below 29V from BOOT to GND and 17V from BOOT
to VCC. A boot resistor value of 5Ω typically meets this criteria.
In some applications, a well tuned boot resistor reduces the ringing
on the BOOT pin, but the PHASE to GND peak ringing exceeds
17V. A gate resistor placed in the UGATE trace between the
controller and upper MOSFET gate is recommended to reduce the
ringing on the PHASE node by slowing down the upper MOSFET
turn-on. A gate resistor value between 2Ω to 10Ω typically reduces
the PHASE to GND peak ringing below 17V.
Gate Drive Voltage Versatility
The HIP6601B and HIP6603B provide the user total flexibility in
choosing the gate drive voltage. The HIP6601B lower gate drive is
fixed to VCC [+12V], but the upper drive rail can range from 12V
down to 5V depending on what voltage is applied to PVCC. The
HIP6603B ties the upper and lower drive rails together. Simply
applying a voltage from 5V up to 12V on PVCC will set both
driver rail voltages.
Power Dissipation
Package power dissipation is mainly a function of the switching
frequency and total gate charge of the selected MOSFETs.
Calculating the power dissipation in the driver for a desired
application is critical to ensuring safe operation. Exceeding the
maximum allowable power dissipation level will push the IC
beyond the maximum recommended operating junction
temperature of +125°C. The maximum allowable IC power
dissipation for the SO8 package is approximately 800mW. When
designing the driver into an application, it is recommended that the
following calculation be performed to ensure safe operation at the
FN9072.8
May 1, 2012
HIP6601B, HIP6603B, HIP6604B
Test Circuit
desired frequency for the selected MOSFETs. The power
dissipated by the driver is approximated as:
3
P = 1.05f sw ⎛ --- V U Q + V L Q ⎞ + I DDQ VCC
⎝2
L⎠
U
+5V OR +12V
(EQ. 2)
+12V
+5V OR +12V
0.01μF
BOOT
PVCC
where fsw is the switching frequency of the PWM signal. VU and
VL represent the upper and lower gate rail voltage. QU and QL is
the upper and lower gate charge determined by MOSFET selection
and any external capacitance added to the gate pins. The IDDQ
VCC product is the quiescent power of the driver and is typically
30mW.
HIP660X
1
1
P REFRESH = --- f SW Q
V
= --- f SW Q V
LOSS PVCC
U U
2
2
UGATE
VCC
0.15μF
CU
PHASE
LGATE
PWM
2N7002
CL
GND
The power dissipation approximation is a result of power
transferred to and from the upper and lower gates. But, the internal
bootstrap device also dissipates power on-chip during the refresh
cycle. Expressing this power in terms of the upper MOSFET total
gate charge is explained below.
100kΩ
1000
CU = CL = 3nF
800
POWER (mW)
The bootstrap device conducts when the lower MOSFET or its
body diode conducts and pulls the PHASE node toward GND.
While the bootstrap device conducts, a current path is formed that
refreshes the bootstrap capacitor. Since the upper gate is driving a
MOSFET, the charge removed from the bootstrap capacitor is
equivalent to the total gate charge of the MOSFET. Therefore, the
refresh power required by the bootstrap capacitor is equivalent to
the power used to charge the gate capacitance of the MOSFET.
2N7002
0.15μF
600
CU = CL = 2nF
400
CU = CL = 1nF
200
CU = CL = 4nF
CU = CL = 5nF
0
(EQ. 3)
500
VCC = PVCC = 12V
1000
1500
2000
FREQUENCY (kHz)
FIGURE 1. POWER DISSIPATION vs FREQUENCY
where QLOSS is the total charge removed from the bootstrap
capacitor and provided to the upper gate load.
In Figure 1, CU and CL values are the same and frequency is
varied from 50kHz to 2MHz. PVCC and VCC are tied together to
a +12V supply. Curves do exceed the 800mW cutoff, but
continuous operation above this point is not recommended.
Figure 2 shows the dissipation in the driver with 3nF loading on
both gates and each individually. Note the higher upper gate power
dissipation which is due to the bootstrap device refresh cycle.
Again PVCC and VCC are tied together and to a +12V supply.
VCC = PVCC = 12V
CU = 3nF
CL = 0nF
800
POWER (mW)
The 1.05 factor is a correction factor derived from the following
characterization. The base circuit for characterizing the drivers for
different loading profiles and frequencies is provided. CU and CL
are the upper and lower gate load capacitors. Decoupling capacitors
[0.15μF] are added to the PVCC and VCC pins. The bootstrap
capacitor value is 0.01μF.
1000
CU = CL = 3nF
600
CU = 0nF
CL = 3nF
400
200
0
500
1000
1500
2000
FREQUENCY (kHz)
FIGURE 2. 3nF LOADING PROFILE
The impact of loading on power dissipation is shown in
Figure 3. Frequency is held constant while the gate capacitors are
varied from 1nF to 5nF. VCC and PVCC are tied together and to a
+12V supply. Figures 4, 5 and 6 show the same characterization for
the HIP6603B with a +5V supply on PVCC and VCC tied to a +12V
supply.
Since both upper and lower gate capacitance can vary,
Figure 8 shows dissipation curves versus lower gate capacitance with
upper gate capacitance held constant at three different values. These
curves apply only to the HIP6601B due to power supply
configuration.
8
FN9072.8
May 1, 2012
HIP6601B, HIP6603B, HIP6604B
Typical Performance Curves
400
1000
VCC = PVCC = 12V
600
300
POWER (mW)
POWER (mW)
VCC = 12V, PVCC = 5V
FREQUENCY
= 1MHz
800
FREQUENCY = 500kHz
400
CU = CL = 5nF
CU = CL = 4nF
200
CU = CL = 3nF
FREQUENCY = 200kHz
100
200
CU = CL = 2nF
CU = CL = 1nF
0
1.0
2.0
3.0
4.0
0
5.0
0
500
GATE CAPACITANCE (CU = CL) (nF)
1000
2000
FREQUENCY (kHz)
FIGURE 4. POWER DISSIPATION vs FREQUENCY (HIP6603B)
FIGURE 3. POWER DISSIPATION vs LOADING
400
400
VCC = 12V, PVCC = 5V
VCC = 12V, PVCC = 5V
300
POWER (mW)
300
POWER (mW)
1500
CU = CL = 3nF
200
CU = 3nF
CL = 0nF
100
FREQUENCY = 1MHz
200
FREQUENCY = 500kHz
100
CU = 0nF
CL = 3nF
FREQUENCY = 200kHz
0
1.0
0
0
500
1000
1500
2000
2.0
3.0
4.0
5.0
GATE CAPACITANCE = (CU = CL) (nF)
FREQUENCY (kHz)
FIGURE 5. 3nF LOADING PROFILE (HIP6603B)
FIGURE 6. VARIABLE LOADING PROFILE (HIP6603B)
1000
500
VCC = 12V, PVCC = 5V
VCC = 12V, PVCC = 5V
CU = 5nF
FREQUENCY = 500kHz
400
800
POWER (mW)
POWER (mW)
FREQUENCY = 1MHz
600
FREQUENCY = 500kHz
400
FREQUENCY = 200kHz
200
0
1.0
2.0
3.0
4.0
200
CU = 1nF
100
5.0
GATE CAPACITANCE (CU = CL) (nF)
FIGURE 7. POWER DISSIPATION vs FREQUENCY (HIP6601B)
9
CU = 3nF
300
1.0
2.0
3.0
4.0
5.0
LOWER GATE CAPACITANCE (CL) (nF)
FIGURE 8. POWER DISSIPATION vs LOWER GATE
CAPACITANCE FOR FIXED VALUES OF UPPER
GATE CAPACITANCE
FN9072.8
May 1, 2012
HIP6601B, HIP6603B, HIP6604B
Small Outline Exposed Pad Plastic Packages (EPSOIC)
M8.15B
N
INDEX
AREA
H
0.25(0.010) M
8 LEAD NARROW BODY SMALL OUTLINE EXPOSED PAD
PLASTIC PACKAGE
B M
E
INCHES
-B1
2
3
TOP VIEW
L
SEATING PLANE
-A-
h x 45o
A
D
-C-
A1
B
0.25(0.010) M
C
0.10(0.004)
C A M
B S
SIDE VIEW
SYMBOL
MIN
MAX
MIN
MAX
NOTES
A
0.056
0.066
1.43
1.68
-
A1
0.001
0.005
0.03
0.13
-
B
0.0138
0.0192
0.35
0.49
9
C
0.0075
0.0098
0.19
0.25
-
D
0.189
0.196
4.80
4.98
3
E
0.150
0.157
3.81
3.99
4
e
α
e
MILLIMETERS
0.050 BSC
1.27 BSC
-
H
0.230
0.244
5.84
6.20
-
h
0.010
0.016
0.25
0.41
5
L
0.016
0.035
0.41
0.89
6
N
8
8
7
α
0°
8°
0°
8°
-
P
-
0.094
-
2.387
11
P1
-
0.094
-
2.387
11
Rev. 5 8/10
NOTES:
1
2
3
1. Symbols are defined in the “MO Series Symbol List” in Section
2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
P1
3. Dimension “D” does not include mold flash, protrusions or gate
burrs. Mold flash, protrusion and gate burrs shall not exceed
0.15mm (0.006 inch) per side.
N
4. Dimension “E” does not include interlead flash or protrusions.
Interlead flash and protrusions shall not exceed 0.25mm (0.010
inch) per side.
P
BOTTOM VIEW
5. The chamfer on the body is optional. If it is not present, a visual
index feature must be located within the crosshatched area.
6. “L” is the length of terminal for soldering to a substrate.
7. “N” is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width “B”, as measured 0.36mm (0.014 inch) or greater
above the seating plane, shall not exceed a maximum value of
0.61mm (0.024 inch).
10. Controlling dimension: INCH. Converted millimeter dimensions
are not necessarily exact.
11. Dimensions “P” and “P1” are thermal and/or electrical enhanced
variations. Values shown are maximum size of exposed pad
within lead count and body size.
10
FN9072.8
May 1, 2012
HIP6601B, HIP6603B, HIP6604B
Package Outline Drawing
L16.4x4
16 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE
Rev 6, 02/08
4X 1.95
4.00
12X 0.65
A
B
13
6
PIN 1
INDEX AREA
6
PIN #1 INDEX AREA
16
1
4.00
12
2 . 10 ± 0 . 15
9
4
(4X)
0.15
5
8
TOP VIEW
0.10 M C A B
+0.15
16X 0 . 60
-0.10
4 0.28 +0.07 / -0.05
BOTTOM VIEW
SEE DETAIL "X"
0.10 C
1.00 MAX
C
BASE PLANE
( 3 . 6 TYP )
SEATING PLANE
0.08 C
SIDE VIEW
( 2 . 10 )
( 12X 0 . 65 )
( 16X 0 . 28 )
C
0 . 2 REF
5
( 16 X 0 . 8 )
0 . 00 MIN.
0 . 05 MAX.
DETAIL "X"
TYPICAL RECOMMENDED LAND PATTERN
NOTES:
1. Dimensions are in millimeters.
Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal ± 0.05
4. Dimension b applies to the metallized terminal and is measured
between 0.15mm and 0.30mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin #1 identifier is optional, but must be
located within the zone indicated. The pin #1 identifier may be
either a mold or mark feature.
11
FN9072.8
May 1, 2012
HIP6601B, HIP6603B, HIP6604B
Small Outline Plastic Packages (SOIC)
M8.15 (JEDEC MS-012-AA ISSUE C)
N
8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE
INDEX
AREA
H
0.25(0.010) M
B M
INCHES
E
SYMBOL
-B1
2
A
3
L
SEATING PLANE
-A-
A
D
h x 45°
-C-
e
A1
B
0.25(0.010) M
C
0.10(0.004)
C A M
B S
MIN
MAX
MIN
MAX
NOTES
0.0532
0.0688
1.35
1.75
-
A1
0.0040
0.0098
0.10
0.25
-
B
0.013
0.020
0.33
0.51
9
C
0.0075
0.0098
0.19
0.25
-
D
0.1890
0.1968
4.80
5.00
3
E
0.1497
0.1574
3.80
4.00
4
e
α
0.050 BSC
1.27 BSC
-
H
0.2284
0.2440
5.80
6.20
-
h
0.0099
0.0196
0.25
0.50
5
L
0.016
0.050
0.40
N
α
NOTES:
MILLIMETERS
8
0°
1.27
8
8°
0°
6
7
8°
1. Symbols are defined in the “MO Series Symbol List” in Section 2.2 of
Publication Number 95.
Rev. 1 6/05
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension “D” does not include mold flash, protrusions or gate burrs.
Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006
inch) per side.
4. Dimension “E” does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per
side.
5. The chamfer on the body is optional. If it is not present, a visual index
feature must be located within the crosshatched area.
6. “L” is the length of terminal for soldering to a substrate.
7. “N” is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width “B”, as measured 0.36mm (0.014 inch) or greater
above the seating plane, shall not exceed a maximum value of
0.61mm (0.024 inch).
10. Controlling dimension: MILLIMETER. Converted inch dimensions
are not necessarily exact.
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
12
FN9072.8
May 1, 2012