HANBit HSD16M32F4V/VA Synchronous DRAM Module 64Mbyte ( 16M x 32-Bit ) SMM based on 16Mx8, 4Banks, 4K Ref., 3.3V Part No. HSD16M32F4V/VA GENERAL DESCRIPTION The HSD16M32F4V/VA is a 16M x 32 bit Synchronous Dynamic RAM high density memory module. The module consists of four CMOS 16M x 8 bit with 4banks Synchronous DRAMs in TSOP-II packages is mounted on a 120-pin, single-sided, FR-4-printed circuit board., Two 0.1uF decoupling capacitors are mounted on the printed circuit board in parallel for each SDRAM. The HSD16M32F4V/VA is a SMM (Stackable Memory Module) designed and is intended for mounting into two 60-pin connector sockets. Synchronous design allows precise cycle control with the use of system clock. I/O transactions are possible on every clock cycle. Range of operating frequencies, programmable latencies allows the same device to be useful for a variety of high bandwidth, high performance memory system applications All module components may be powered from a single 3.3V DC power supply and all inputs and outputs are LVTTL-compatible. PIN FEATURES • Part Identification HSD16M32F4V : Height from bottom to top 11.3mm HSD16M32F4VA : Height from bottom to top 7.3mm • Burst mode operation • Auto & self refresh capability (4096 Cycles/64ms) • LVTTL compatible inputs and outputs • Single 3.3V ±0.3V power supply • MRS cycle with address key programs - Latency (Access from column address) - Burst length (1, 2, 4, 8 & Full page) - Data scramble (Sequential & Interleave) • All inputs are sampled at the positive going edge of the system clock • 120pin SMM type FR4-PCB design • The used device is 4Mx8bit x4Banks SDRAM • Pin assignment is compatible with - HSD16M64F8V/VA - HSD32M64F8V/VA - HSD8M64F8V/VA ASSIGNMENT 60-PIN P1 Connector 60-PIN P2 Connector PIN Symbol PIN Symbol PIN Symbol PIN Symbol 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 Vcc DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 DQ39 Vcc DQ40 DQ41 DQ42 DQ43 DQ44 DQ45 DQ46 DQ47 Vcc DQM4 DQM5 NC CKE0 CKE1 Vcc NC NC /CE2 NC Vcc 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 Vss DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 Vss DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15 Vss DQM0 DQM1 /WE CLK0 CLK1 Vss /CAS /RAS /CE0 NC Vss 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 Vss DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23 Vss DQ24 DQ25 DQ26 DQ27 DQ28 DQ29 DQ30 DQ31 Vss DQM2 DQM3 NC BA0 BA1 A10/AP A0 A1 A2 A3 Vss 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 Vcc DQ48 DQ49 DQ50 DQ51 DQ52 DQ53 DQ54 DQ55 Vcc DQ56 DQ57 DQ58 DQ59 DQ60 DQ61 DQ62 DQ63 Vcc DQM6 DQM7 NC A11 A9 A8 A7 A6 A5 A4 Vcc Stackable Memory Module TOP VIEW URL: www.hbe.co.kr REV 1.0 (August.2002). 1 HANBit Electronics Co.,Ltd HANBit HSD16M32F4V/VA FUNCTIONAL BLOCK DIAGRAM DQ0-31 CKE0 CKE /CA CAS S /RAS RAS /CE0 CE CLK U1 CLK0 DQ0-7 DQM0 WE A0-A11 DQM0 BA0- 1 CKE CLK U5 CAS CLK0 DQ8DQM1 15 RAS DQM0 CE WE A0-A11 BA0- 1 CKE CLK U3 CAS CLK0 DQ16- 23 DQM2 RAS DQM0 CE WE A0-A11 BA0- 1 CKE CLK U7 CAS CLK0 DQ24- 31 DQM3 RAS DQM0 CE WE A0-A11 BA0- 1 /WE A0 - A11 BA0-1 Vcc Two 0.01uF Capacitor per each SDRAM Vss URL: www.hbe.co.kr REV 1.0 (August.2002). 2 HANBit Electronics Co.,Ltd HANBit HSD16M32F4V/VA PIN FUNCTION DESCRIPTION Pin Name Input Function CLK System clock Active on the positive going edge to sample all inputs. /CE Chip enable Disables or enables device operation by masking or enabling all inputs except CLK, CKE and DQM CKE Clock enable Masks system clock to freeze operation from the next clock cycle. CKE should be enabled at least one cycle prior to new command. Disable input buffers for power down in standby. CKE should be enabled 1CLK+tSS prior to valid command. A0 ~ A11 Address Row/column addresses are multiplexed on the same pins. Row address : RA0 ~ RA11, Column address : CA0 ~ CA9 BA0 ~ Bank select address BA1 /RAS Selects bank to be activated during row address latch time. Selects bank for read/write during column address latch time. Row address strobe Latches row addresses on the positive going edge of the CLK with RAS low. Enables row access & precharge. /CAS Column address strobe Latches column addresses on the positive going edge of the CLK with CAS low. Enables column access. /WE Write enable Enables write operation and row precharge. Latches data in starting from CAS, WE active. DQM0 ~ 7 Data input/output mask Makes data output Hi-Z, tSHZ after the clock and masks the output. Blocks data input when DQM active. (Byte masking) DQ0 ~ 63 Data input/output Data inputs/outputs are multiplexed on the same pins. VDD/VSS Power supply/ground Power and ground for the input buffers and the core logic. ABSOLUTE MAXIMUM RATINGS PARAMETER SYMBOL RATING VIN ,OUT -1V to 4.6V Voltage on Vcc Supply Relative to Vss Vcc -1V to 4.6V Power Dissipation PD 4W TSTG -55oC to 150oC Voltage on Any Pin Relative to Vss Storage Temperature Short Circuit Output Current IOS 400mA Notes: Permanent device damage may occur if " Absolute Maximum Ratings" are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. URL: www.hbe.co.kr REV 1.0 (August.2002). 3 HANBit Electronics Co.,Ltd HANBit HSD16M32F4V/VA DC OPERATING CONDITIONS (Recommended operating conditions (Voltage referenced to VSS = 0V, TA = 0 to 70° C) ) PARAMETER SYMBOL MIN TYP. MAX UNIT NOTE Supply Voltage Vcc 3.0 3.3 3.6 V Input High Voltage VIH 2.0 3.0 Vcc+0.3 V 1 Input Low Voltage VIL -0.3 0 0.8 V 2 Output High Voltage VOH 2.4 - - V IOH = -2mA Output Low Voltage VOL - - 0.4 V IOL = 2mA Input leakage current I LI -10 10 uA Notes : 1. VIH (max) = 5.6V AC. The overshoot voltage duration is ≤ 3ns. 2. VIL (min) = -2.0V AC. The undershoot voltage duration is ≤ 3ns. 3. Any input 0V ≤ VIN ≤ VDDQ. Input leakage currents include Hi-Z output leakage for all bi-directional buffers with Tri-State outputs. 3 CAPACITANCE (VCC = 3.3V, TA = 23° C, f = 1MHz, VREF =1.4V ± 200 mV) DESCRIPTION SYMBOL MIN MAX UNITS Clock CCLK 2.5 1.6 pF /RAS, /CAS,/WE,/CS, CKE, DQM CIN 2.5 20.0 pF Address CADD 2.5 20.0 pF DQ (DQ0 ~ DQ7) COUT 4.0 26.0 pF DC CHARACTERISTICS (Recommended operating condition unless otherwise noted, TA = 0 to 70° C) TEST PARAMETER VERSION SYMBOL CONDITION -13 -12 -10 -10L 300 300 280 280 UNIT NOTE mA 1 Burst length = 1 Operating current ICC1 (One bank active) tRC ≥ tRC(min) IO = 0mA ICC2P Precharge standby current in CKE ≤ VIL(max) 4 mA 4 mA 80 mA tCC=10ns power-down mode ICC2PS CKE & CLK ≤ VIL(max) tCC=∞ CKE ≥ VIH(min) Precharge standby current in ICC2N non power-down mode CS* ≥ VIH(min), tCC=10ns Input signals are changed one time during 20ns URL: www.hbe.co.kr REV 1.0 (August.2002). 4 HANBit Electronics Co.,Ltd HANBit HSD16M32F4V/VA CKE ≥ VIH(min) CLK ≤ VIL(max), tCC=∞ ICC2NS 28 Input signals are stable ICC3P Active standby current in power-down mode ICC3PS CKE ≤ VIL(max), tCC=10ns 20 CKE&CLK ≤ VIL(max) mA 20 tCC=∞ CKE≥VIH(min), CS*≥VIH(min), tCC=10ns 120 ICC3N Active standby current in Input signals are changed non power-down mode one time during 20ns (One bank active) CKE≥VIH(min) ICC3NS mA CLK ≤VIL(max), tCC=∞ 80 Input signals are stable IO = 0 mA Operating current Page burst ICC4 (Burst mode) 600 580 500 500 mA 1 880 880 840 840 mA 2 4Banks Activated tCCD = 2CLKs Refresh current ICC5 Self refresh current ICC6 tRC ≥ tRC(min) CKE ≤ 0.2V 4 mA 3200 mA Notes : 1. Measured with outputs open. 2. Refresh period is 64ms. 3. Unless otherwise noticed, input swing level is CMOS(VIH/VIL=VDDQ/VSSQ). AC OPERATING TEST CONDITIONS (vcc = 3.3V ± 0.3V, TA = 0 to 70° C) PARAMETER AC Input levels (Vih/Vil) Input timing measurement reference level Input rise and fall time Output timing measurement reference level Output load condition URL: www.hbe.co.kr REV 1.0 (August.2002). Value UNIT 2.4/0.4 V 1.4 V tr/tf = 1/1 Ns 1.4 V See Fig. 2 5 HANBit Electronics Co.,Ltd HANBit HSD16M32F4V/VA +3.3V Vtt=1.4V 1200Ω 50Ω DOUT 870Ω DOUT Z0=50Ω 50pF* 50pF VOH (DC) = 2.4V, IOH = -2mA VOL (DC) = 0.4V, IOL = 2mA (Fig. 2) AC output load circuit (Fig. 1) DC output load circuit OPERATING AC PARAMETER (AC operating conditions unless otherwise noted) VERSION PARAMETER SYMBOL -13 -12 -10 -10L UNIT NOTE Row active to row active delay tRRD(min) 15 16 20 20 ns 1 RAS to CAS delay tRP(min) 20 20 20 20 ns 1 Row precharge time tRP(min) 20 20 20 20 ns 1 tRAS(min) 45 48 50 50 ns 1 Row active time Row cycle time tRAS(max) tRC(min) 100 65 68 ns 70 70 2 ns 1 CLK 2.5 Last data in to row precharge tRDL(min) Last data in to Active delay tDAL(min) Last data in to new col. address delay tCDL(min) 1 CLK 2 Last data in to burst stop tBDL(min) 1 CLK 2 Col. address to col. address delay tCCD(min) 1 CLK 3 ea 4 2 CLK + 20 ns CAS latency=3 2 Number of valid output data CAS latency=2 - 1 Notes : 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then rounding off to the next higher integer. 2. Minimum delay is required to complete write. 3. All parts allow every cycle column address change. 4. In case of row precharge interrupt, auto precharge and read burst stop. . URL: www.hbe.co.kr REV 1.0 (August.2002). 6 HANBit Electronics Co.,Ltd HANBit HSD16M32F4V/VA AC CHARACTERISTICS (AC operating conditions unless otherwise noted) SYMB -13 -12 -10 -10L PARAMETER OL CLK cycle time MIN MAX MIN MAX MIN MAX MIN UNIT NOTE ns 1 ns 1,2 ns 2 MAX CAS 7.5 8 10 10 latency=3 tCC 1000 1000 1000 1000 CAS - - 10 12 latency=2 CLK to valid CAS output delay latency=3 5.4 6 6 6 tSAC CAS - - 6 7 latency=2 Output data CAS hold time latency=3 2.7 3 3 3 tOH CAS - - 3 3 latency=2 CLK high pulse width tCH 2.5 3 3 3 ns 3 CLK low pulse width tCL 2.5 3 3 3 ns 3 Input setup time tSS 1.5 2 2 2 ns 3 Input hold time tSH 0.8 1 1 1 ns 3 CLK to output in Low-Z tSLZ 1 1 1 1 ns 3 2 CLK to output CAS in Hi-Z latency=3 5.4 6 6 6 ns - - 6 7 ns tSHZ CAS latency=2 Notes : 1. Parameters depend on programmed CAS latency. 2. If clock rising time is longer than 1ns, (tr/2-0.5)ns should be added to the parameter. 3. Assumed input rise and fall time (tr & tf) = 1ns. If tr & tf is longer than 1ns, transient time compensation should be considered, ie., [(tr + tf)/2-1]ns should be added to the parameter. URL: www.hbe.co.kr REV 1.0 (August.2002). 7 HANBit Electronics Co.,Ltd HANBit HSD16M32F4V/VA SIMPLIFIED TRUTH TABLE CKE n-1 COMMAND Register Mode register set Auto refresh Refresh Entry Self refresh Exit Bank active & row addr. Read & column address Write & column address Auto H /C S /R A S /C A S /W E D Q M X L L L L X OP code L L L H X X L H H H X X H L BA 0,1 L H H X X X H X L L H H X V H X L H L H X V precharge disable Auto H CKE n precharge Auto H X L H L L X precharge Bank selection e All banks Clock suspend or active power down Precharge power down mode X H X Entry H L Exit L H Entry Exit DQM No operation command 3 3 3 3 Column H (A0 ~ A9) L Address 4 4,5 H L L H L L L L L H L H X X X L V V V X X X X H X X X L H H H H X X X L V V V H H H X X H X X X L H H H X X X 4 (A0 ~ A9) H H Precharg 1,2 Address V disable Burst Stop NOTE Column precharge disable A11 A9~A0 Row address L disable Auto A10/ AP 4,5 X V L X H 6 X X X X X X V X X X 7 (V=Valid, X=Don't care, H=Logic high, L=Logic low) Notes : 1. OP Code : Operand code A0 ~ A11 & BA0 ~ BA1 : Program keys. (@ MRS) 2. MRS can be issued only at all banks precharge state. A new command can be issued after 2 CLK cycles of MRS. 3. Auto refresh functions are as same as CBR refresh of DRAM. The automatical precharge without row precharge command is meant by "Auto". Auto/self refresh can be issued only at all banks precharge state. 4. BA0 ~ BA1 : Bank select addresses. If both BA0 and BA1 are "Low" at read, write, row active and precharge, bank A is selected. If both BA0 is "Low" and BA1 is "High" at read, write, row active and precharge, bank B is selected. If both BA0 is "High" and BA1 is "Low" at read, write, row active and precharge, bank C is selected. If both BA0 and BA1 are "High" at read, write, row active and precharge, bank D is selected. If A10/AP is "High" at row precharge, BA0 and BA1 is ignored and all banks are selected. 5. During burst read or write with auto precharge, new read/write command can not be issued. Another bank read/write command can be issued after the end of burst. New row active of the associated bank can be issued at tRP after the end of burst. 6. Burst stop command is valid at every burst length. 7. DQM sampled at positive going edge of a CLK and masks the data-in at the very CLK (Write DQM latency is 0), but makes Hi-Z state the data-out of 2 CLK cycles after. (Read DQM latency is 2) URL: www.hbe.co.kr REV 1.0 (August.2002). 8 HANBit Electronics Co.,Ltd HANBit HSD16M32F4V/VA TIMING DIAGRAMS Please refer to attached timing diagram chart (II) PACKAGING INFORMATION Unit : mm HSD16M32F4V 82.68. 5.00 00 5.00 0.90 31 31 1 0.90 1 1 30.0 0 60 30 60 P2 P1 30 0.90 0.90 Bottom View 1.30 9.0 4.6 0 0 MAIN BOARD 7.7 5 Connector Configuration - Module PCB Bottom: AMP 177986-2, 0.8mm Free Height Plugs, 60pins - Board top, Module PCB Top:AMP 5-179180-2,0.8mm Free Height Receptacles , 60pins URL: www.hbe.co.kr REV 1.0 (August.2002). 9 HANBit Electronics Co.,Ltd HANBit HSD16M32F4V/VA HSD16M32F4VA 82.68. 5.00 00 5.00 0.90 31 31 1 0.90 1 1 30.0 0 60 30 60 P2 P1 30 0.90 0.90 Bottom View 1.30 5.0 4.60 0 MAIN BOARD 3.7 5 Connector Configuration - Module PCB Bottom: AMP 177984-2, 0.8mm Free Height Plugs, 60pins - Board top, Module PCB Top : AMP 177983-2,0.8mm Free Height Receptacles , 60pins URL: www.hbe.co.kr REV 1.0 (August.2002). 10 HANBit Electronics Co.,Ltd HANBit HSD16M32F4V/VA ORDERING INFORMATION Part Number Density Org. HSD16M32F4V-13 64MByte 16Mx 32 HSD16M32F4V-12 64MByte 16Mx 32 HSD16M32F4V-10 64MByte 16Mx 32 HSD16M32F4V-10L 64MByte 16Mx 32 HSD16M32F4VA-13 64MByte 16Mx 32 HSD16M32F4VA-12 64MByte 16Mx 32 HSD16M32F4VA-10 64MByte 16Mx 32 HSD16M32F4VA-10L 64MByte 16Mx 32 URL: www.hbe.co.kr REV 1.0 (August.2002). Package 120 Pin SMM 120 Pin SMM 120 Pin SMM 120 Pin SMM 120 Pin SMM 120 Pin SMM 120 Pin SMM 120 Pin SMM 11 Ref. Vcc Feature MAX.frq 4K 3.3V CL=3 133MHz 4K 3.3V CL=3 125MHz 4K 3.3V CL=2 100MHz 4K 3.3V CL=3 100MHz 4K 3.3V CL=3 133MHz 4K 3.3V CL=3 125MHz 4K 3.3V CL=2 100MHz 4K 3.3V CL=3 100MHz HANBit Electronics Co.,Ltd