M29W640DT M29W640DB 64 Mbit (8Mb x8 or 4Mb x16, Boot Block) 3V Supply Flash Memory FEATURES SUMMARY ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ SUPPLY VOLTAGE – VCC = 2.7V to 3.6V for Program, Erase, Read – VPP =12 V for Fast Program (optional) ACCESS TIME: 90 ns PROGRAMMING TIME – 10 µs per Byte/Word typical – Double Word Programming Option 135 MEMORY BLOCKS – 1 Boot Block and 7 Parameter Blocks, 8 KBytes each (Top or Bottom Location) – 127 Main Blocks, 64 KBytes each PROGRAM/ERASE CONTROLLER – Embedded Byte/Word Program algorithms ERASE SUSPEND and RESUME MODES – Read and Program another Block during Erase Suspend UNLOCK BYPASS PROGRAM COMMAND – Faster Production/Batch Programming VPP/WP Pin for FAST PROGRAM and WRITE PROTECT TEMPORARY BLOCK UNPROTECTION MODE COMMON FLASH INTERFACE – 64-bit Security Code EXTENDED MEMORY BLOCK – Extra block used as security block or to store additional information LOW POWER CONSUMPTION – Standby and Automatic Standby 100,000 PROGRAM/ERASE CYCLES per BLOCK ELECTRONIC SIGNATURE – Manufacturer Code: 0020h – Top Device Code M29W640DT: 22DEh – Bottom Device Code M29W640DB: 22DFh December 2004 Figure 1. Packages TSOP48 (N) 12 x 20mm FBGA TFBGA63 (ZA) 63 ball array 1/49 M29W640DT, M29W640DB TABLE OF CONTENTS FEATURES SUMMARY . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Figure 1. Packages . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 SUMMARY DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Figure 2. Table 1. Figure 3. Figure 4. Logic Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Signal Names . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 TSOP Connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 TFBGA Connections (Top view through package) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 SIGNAL DESCRIPTIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Address Inputs (A0-A21). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Data Inputs/Outputs (DQ0-DQ7). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Data Inputs/Outputs (DQ8-DQ14). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Data Input/Output or Address Input (DQ15A–1).. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Chip Enable (E). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Output Enable (G). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Write Enable (W). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 VPP/Write Protect (VPP/WP). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Reset/Block Temporary Unprotect (RP). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Ready/Busy Output (RB). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Byte/Word Organization Select (BYTE). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 VCC Supply Voltage (2.7V to 3.6V).. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 VSS Ground. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 BUS OPERATIONS. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Bus Read. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Bus Write. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Output Disable. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Standby. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Automatic Standby. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Special Bus Operations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Electronic Signature. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Block Protect and Chip Unprotect. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Table 2. Bus Operations, BYTE = VIL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Table 3. Bus Operations, BYTE = VIH . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 COMMAND INTERFACE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Read/Reset Command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Auto Select Command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Read CFI Query Command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Program Command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Fast Program Commands . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Quadruple Byte Program Command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 2/49 M29W640DT, M29W640DB Double Word Program Command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 Unlock Bypass Command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 Unlock Bypass Program Command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 Unlock Bypass Reset Command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 Chip Erase Command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 Block Erase Command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Erase Suspend Command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Erase Resume Command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Enter Extended Block Command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Exit Extended Block Command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 Block Protect and Chip Unprotect Commands . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 Table 4. Commands, 16-bit mode, BYTE = VIH. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 Table 5. Commands, 8-bit mode, BYTE = VIL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 Table 6. Program, Erase Times and Program, Erase Endurance Cycles . . . . . . . . . . . . . . . . . . . 16 STATUS REGISTER . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 Data Polling Bit (DQ7). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 Toggle Bit (DQ6).. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 Error Bit (DQ5). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 Erase Timer Bit (DQ3). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 Alternative Toggle Bit (DQ2).. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 Table 7. Status Register Bits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 Figure 5. Data Polling Flowchart. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 Figure 6. Data Toggle Flowchart. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 MAXIMUM RATING. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 Table 8. Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 DC and AC PARAMETERS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 Table 9. Operating and AC Measurement Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 Figure 7. AC Measurement I/O Waveform . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 Figure 8. AC Measurement Load Circuit. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 Table 10. Device Capacitance. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 Table 11. DC Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 Figure 9. Read Mode AC Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 Table 12. Read AC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 Figure 10.Write AC Waveforms, Write Enable Controlled . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 Table 13. Write AC Characteristics, Write Enable Controlled . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 Figure 11.Write AC Waveforms, Chip Enable Controlled . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 Table 14. Write AC Characteristics, Chip Enable Controlled. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 Figure 12.Reset/Block Temporary Unprotect AC Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 Table 15. Reset/Block Temporary Unprotect AC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 25 Figure 13.Accelerated Program Timing Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 PACKAGE MECHANICAL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 Figure 14.TSOP48 – 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Outline. . . . . . . . . 26 3/49 M29W640DT, M29W640DB Table 16. TSOP48 – 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Mechanical Data . 26 Figure 15.TFBGA63 7x11mm - 6x8 active ball array, 0.8mm pitch, Package Outline. . . . . . . . . . . 27 Table 17. TFBGA63 7x11mm - 6x8 active ball array, 0.8mm pitch, Package Mechanical Data . . . 27 PART NUMBERING . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 Table 18. Ordering Information Scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 APPENDIX A.BLOCK ADDRESSES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 Table 19. Top Boot Block Addresses, M29W640DT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 Table 20. Bottom Boot Block Addresses, M29W640DB . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 APPENDIX B.COMMON FLASH INTERFACE (CFI) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 Table 21. Query Structure Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 Table 22. CFI Query Identification String. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 Table 23. CFI Query System Interface Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 Table 24. Device Geometry Definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 Table 25. Primary Algorithm-Specific Extended Query Table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 Table 26. Security Code Area . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 APPENDIX C.EXTENDED MEMORY BLOCK . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 Factory Locked Extended Block . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 Customer Lockable Extended Block . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 Table 27. Extended Block Address and Data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 APPENDIX D.BLOCK PROTECTION. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 Programmer Technique . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 In-System Technique . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 Table 28. Programmer Technique Bus Operations, BYTE = VIH or VIL . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 Figure 16.Programmer Equipment Group Protect Flowchart . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 Figure 17.Programmer Equipment Chip Unprotect Flowchart. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 Figure 18.In-System Equipment Group Protect Flowchart . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 Figure 19.In-System Equipment Chip Unprotect Flowchart . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 REVISION HISTORY . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 Table 29. Document Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 4/49 M29W640DT, M29W640DB SUMMARY DESCRIPTION The M29W640D is a 64 Mbit (8Mb x8 or 4Mb x16) non-volatile memory that can be read, erased and reprogrammed. These operations can be performed using a single low voltage (2.7 to 3.6V) supply. On power-up the memory defaults to its Read mode. The memory is divided into blocks that can be erased independently so it is possible to preserve valid data while old data is erased. Blocks can be protected in units of 256 KByte (generally groups of four 64 KByte blocks), to prevent accidental Program or Erase commands from modifying the memory. Program and Erase commands are written to the Command Interface of the memory. An on-chip Program/Erase Controller simplifies the process of programming or erasing the memory by taking care of all of the special operations that are required to update the memory contents. The end of a program or erase operation can be detected and any error conditions identified. The command set required to control the memory is consistent with JEDEC standards. The device features an asymmetrical blocked architecture. The device has an array of 135 blocks: ■ 8 Parameters Blocks of 8 KBytes each (or 4 KWords each) ■ 127 Main Blocks of 64 KBytes each (or 32 KWords each) M29W640DT has the Parameter Blocks at the top of the memory address space while the M29W640DB locates the Parameter Blocks starting from the bottom. The M29W640D has an extra block, the Extended Block, (of 32 KWords in x16 mode or of 64 KBytes in x8 mode) that can be accessed using a dedicated command. The Extended Block can be protected and so is useful for storing security information. However the protection is not reversible, once protected the protection cannot be undone. Chip Enable, Output Enable and Write Enable signals control the bus operation of the memory. They allow simple connection to most microprocessors, often without additional logic. The VPP/WP signal is used to enable faster programming of the device, enabling double word programming. If this signal is held at VSS, the boot block, and its adjacent parameter block, are protected from program and erase operations. The memory is delivered with all the bits erased (set to 1). Figure 2. Logic Diagram VCC VPP/WP 22 15 A0-A21 DQ0-DQ14 DQ15A–1 W E M29W640DT M29W640DB G BYTE RB RP VSS AI05733 Table 1. Signal Names A0-A21 Address Inputs DQ0-DQ7 Data Inputs/Outputs DQ8-DQ14 Data Inputs/Outputs DQ15A–1 (or DQ15) Data Input/Output or Address Input (or Data Input/Output) E Chip Enable G Output Enable W Write Enable RP Reset/Block Temporary Unprotect RB Ready/Busy Output BYTE Byte/Word Organization Select VCC Supply Voltage VPP/WP Supply Voltage for Fast Program (optional) or Write Protect VSS Ground NC Not Connected Internally 5/49 M29W640DT, M29W640DB Figure 3. TSOP Connections A15 A14 A13 A12 A11 A10 A9 A8 A19 A20 W RP A21 VPP/WP RB A18 A17 A7 A6 A5 A4 A3 A2 A1 1 48 M29W640DT M29W640DB 12 13 37 36 24 25 AI05734 6/49 A16 BYTE VSS DQ15A–1 DQ7 DQ14 DQ6 DQ13 DQ5 DQ12 DQ4 VCC DQ11 DQ3 DQ10 DQ2 DQ9 DQ1 DQ8 DQ0 G VSS E A0 M29W640DT, M29W640DB Figure 4. TFBGA Connections (Top view through package) 8 NC(1) NC(1) 7 NC(1) NC(1) A13 A12 A14 A15 A16 BYTE DQ15 A–1 VSS 6 A9 A8 A10 A11 DQ7 DQ14 DQ13 DQ6 5 W RP A21 A19 DQ5 DQ12 VCC DQ4 4 RB VPP/WP A18 A20 DQ2 DQ10 DQ11 DQ3 3 A7 A17 A6 A5 DQ0 DQ8 DQ9 DQ1 A3 A4 A2 A1 A0 E G VSS 2 NC(1) 1 NC(1) A NC(1) B C D E F G H J K NC(1) NC(1) NC(1) NC(1) NC(1) NC(1) NC(1) NC(1) L M AI05735 Note: 1. Balls are shorted together via the substrate but not connected to the die. 7/49 M29W640DT, M29W640DB SIGNAL DESCRIPTIONS See Figure 2., Logic Diagram, and Table 1., Signal Names, for a brief overview of the signals connected to this device. Address Inputs (A0-A21). The Address Inputs select the cells in the memory array to access during Bus Read operations. During Bus Write operations they control the commands sent to the Command Interface of the Program/Erase Controller. Data Inputs/Outputs (DQ0-DQ7). The Data I/O outputs the data stored at the selected address during a Bus Read operation. During Bus Write operations they represent the commands sent to the Command Interface of the Program/Erase Controller. Data Inputs/Outputs (DQ8-DQ14). The Data I/O outputs the data stored at the selected address during a Bus Read operation when BYTE is High, VIH. When BYTE is Low, VIL, these pins are not used and are high impedance. During Bus Write operations the Command Register does not use these bits. When reading the Status Register these bits should be ignored. Data Input/Output or Address Input (DQ15A–1). When BYTE is High, VIH, this pin behaves as a Data Input/Output pin (as DQ8-DQ14). When BYTE is Low, VIL, this pin behaves as an address pin; DQ15A–1 Low will select the LSB of the addressed Word, DQ15A–1 High will select the MSB. Throughout the text consider references to the Data Input/Output to include this pin when BYTE is High and references to the Address Inputs to include this pin when BYTE is Low except when stated explicitly otherwise. Chip Enable (E). The Chip Enable, E, activates the memory, allowing Bus Read and Bus Write operations to be performed. When Chip Enable is High, VIH, all other pins are ignored. Output Enable (G). The Output Enable, G, controls the Bus Read operation of the memory. Write Enable (W). The Write Enable, W, controls the Bus Write operation of the memory’s Command Interface. VPP/Write Protect (VPP/WP). The VPP/Write Protect pin provides two functions. The VPP function allows the memory to use an external high voltage power supply to reduce the time required for Unlock Bypass Program operations. The Write Protect function provides a hardware method of protecting the two outermost boot blocks. The VPP/Write Protect pin must not be left floating or unconnected. When VPP/Write Protect is Low, VIL, the memory protects the two outermost boot blocks; Program 8/49 and Erase operations in this block are ignored while VPP/Write Protect is Low. When VPP/Write Protect is High, VIH, the memory reverts to the previous protection status of the two outermost boot blocks. Program and Erase operations can now modify the data in the two outermost boot blocks unless the block is protected using Block Protection. When VPP/Write Protect is raised to VPP the memory automatically enters the Unlock Bypass mode. When VPP/Write Protect returns to VIH or VIL normal operation resumes. During Unlock Bypass Program operations the memory draws IPP from the pin to supply the programming circuits. See the description of the Unlock Bypass command in the Command Interface section. The transitions from VIH to VPP and from VPP to VIH must be slower than tVHVPP, see Figure 13.. Never raise VPP/Write Protect to VPP from any mode except Read mode, otherwise the memory may be left in an indeterminate state. A 0.1µF capacitor should be connected between the VPP/Write Protect pin and the VSS Ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during Unlock Bypass Program, IPP. Reset/Block Temporary Unprotect (RP). The Reset/Block Temporary Unprotect pin can be used to apply a Hardware Reset to the memory or to temporarily unprotect all Blocks that have been protected. Note that if VPP/WP is at VIL, then the two outermost boot blocks will remain protected even if RP is at VID. A Hardware Reset is achieved by holding Reset/ Block Temporary Unprotect Low, VIL, for at least tPLPX. After Reset/Block Temporary Unprotect goes High, VIH, the memory will be ready for Bus Read and Bus Write operations after tPHEL or tRHEL, whichever occurs last. See the Ready/Busy Output section, Table 15. and Figure 12., Reset/ Block Temporary Unprotect AC Waveforms, for more details. Holding RP at VID will temporarily unprotect the protected Blocks in the memory. Program and Erase operations on all blocks will be possible. The transition from VIH to VID must be slower than tPHPHH. Ready/Busy Output (RB). The Ready/Busy pin is an open-drain output that can be used to identify when the device is performing a Program or Erase operation. During Program or Erase operations Ready/Busy is Low, VOL. Ready/Busy is high-im- M29W640DT, M29W640DB pedance during Read mode, Auto Select mode and Erase Suspend mode. After a Hardware Reset, Bus Read and Bus Write operations cannot begin until Ready/Busy becomes high-impedance. See Table 15. and Figure 12., Reset/Block Temporary Unprotect AC Waveforms, for more details. The use of an open-drain output allows the Ready/ Busy pins from several memories to be connected to a single pull-up resistor. A Low will then indicate that one, or more, of the memories is busy. Byte/Word Organization Select (BYTE). The Byte/Word Organization Select pin is used to switch between the x8 and x16 Bus modes of the memory. When Byte/Word Organization Select is Low, VIL, the memory is in x8 mode, when it is High, VIH, the memory is in x16 mode. proVCC Supply Voltage (2.7V to 3.6V). VCC vides the power supply for all operations (Read, Program and Erase). The Command Interface is disabled when the VCC Supply Voltage is less than the Lockout Voltage, VLKO. This prevents Bus Write operations from accidentally damaging the data during power up, power down and power surges. If the Program/ Erase Controller is programming or erasing during this time then the operation aborts and the memory contents being altered will be invalid. A 0.1µF capacitor should be connected between the VCC Supply Voltage pin and the VSS Ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during Program and Erase operations, ICC3. VSS Ground. VSS is the reference for all voltage measurements. The device features two VSS pins which must be both connected to the system ground. 9/49 M29W640DT, M29W640DB BUS OPERATIONS There are five standard bus operations that control the device. These are Bus Read, Bus Write, Output Disable, Standby and Automatic Standby. See Table 2. and Table 3., Bus Operations, BYTE = VIH, for a summary. Typically glitches of less than 5ns on Chip Enable or Write Enable are ignored by the memory and do not affect bus operations. Bus Read. Bus Read operations read from the memory cells, or specific registers in the Command Interface. A valid Bus Read operation involves setting the desired address on the Address Inputs, applying a Low signal, VIL, to Chip Enable and Output Enable and keeping Write Enable High, VIH. The Data Inputs/Outputs will output the value, see Figure 9., Read Mode AC Waveforms, and Table 12., Read AC Characteristics, for details of when the output becomes valid. Bus Write. Bus Write operations write to the Command Interface. A valid Bus Write operation begins by setting the desired address on the Address Inputs. The Address Inputs are latched by the Command Interface on the falling edge of Chip Enable or Write Enable, whichever occurs last. The Data Inputs/Outputs are latched by the Command Interface on the rising edge of Chip Enable or Write Enable, whichever occurs first. Output Enable must remain High, VIH, during the whole Bus Write operation. See Figure 10. and Figure 11., Write AC Waveforms, Chip Enable Controlled, and Table 13. and Table 14., Write AC Characteristics, Chip Enable Controlled, for details of the timing requirements. Output Disable. The Data Inputs/Outputs are in the high impedance state when Output Enable is High, VIH. Standby. When Chip Enable is High, VIH, the memory enters Standby mode and the Data Inputs/Outputs pins are placed in the high-impedance state. To reduce the Supply Current to the Standby Supply Current, ICC2, Chip Enable should be held within VCC ± 0.2V. For the Standby current level see Table 11., DC Characteristics. During program or erase operations the memory will continue to use the Program/Erase Supply Current, ICC3, for Program or Erase operations until the operation completes. Automatic Standby. If CMOS levels (VCC ± 0.2V) are used to drive the bus and the bus is inactive for 300ns or more the memory enters Automatic Standby where the internal Supply Current is reduced to the Standby Supply Current, ICC2. The Data Inputs/Outputs will still output data if a Bus Read operation is in progress. Special Bus Operations Additional bus operations can be performed to read the Electronic Signature and also to apply and remove Block Protection. These bus operations are intended for use by programming equipment and are not usually used in applications. They require VID to be applied to some pins. Electronic Signature. The memory has two codes, the manufacturer code and the device code, that can be read to identify the memory. These codes can be read by applying the signals listed in Table 2. and Table 3., Bus Operations, BYTE = VIH. Block Protect and Chip Unprotect. Groups of blocks can be protected against accidental Program or Erase. The Protection Groups are shown in APPENDIX A., Table 19. and Table 20., Bottom Boot Block Addresses, M29W640DB. The whole chip can be unprotected to allow the data inside the blocks to be changed. The VPP/Write Protect pin can be used to protect the two outermost boot blocks. When VPP/Write Protect is at VIL the two outermost boot blocks are protected and remain protected regardless of the Block Protection Status or the Reset/Block Temporary Unprotect pin status. Block Protect and Chip Unprotect operations are described in APPENDIX D.. Table 2. Bus Operations, BYTE = VIL Operation E G Address Inputs DQ15A–1, A0-A21 W Data Inputs/Outputs DQ14-DQ8 DQ7-DQ0 Bus Read VIL VIL VIH Cell Address Hi-Z Data Output Bus Write VIL VIH VIL Command Address Hi-Z Data Input X VIH VIH X Hi-Z Hi-Z Standby VIH X X X Hi-Z Hi-Z Read Manufacturer Code VIL VIL VIH A0 = VIL, A1 = VIL, A9 = VID, Others VIL or VIH Hi-Z 20h Output Disable 10/49 M29W640DT, M29W640DB Read Device Code Extended Memory Block Verify Code VIL VIL VIL VIL VIH VIH A0 = VIH, A1 = VIL, A9 = VID, Others VIL or VIH A0 = VIH, A1 = VIH, A6 = VIL, A9 = VID, Others VIL or VIH Hi-Z DEh (M29W640DT) DFh (M29W640DB) M29W640DT 98h (factory locked) 18h (not factory locked) Hi-Z M29W640DB 88h (factory locked) 08h (not factory locked) Note: X = VIL or VIH. Table 3. Bus Operations, BYTE = VIH Address Inputs A0-A21 Data Inputs/Outputs DQ15A–1, DQ14-DQ0 E G W Bus Read VIL VIL VIH Cell Address Bus Write VIL VIH VIL Command Address X VIH VIH X Hi-Z Standby VIH X X X Hi-Z Read Manufacturer Code VIL VIL VIH A0 = VIL, A1 = VIL, A9 = VID, Others VIL or VIH 0020h Read Device Code VIL VIL VIH A0 = VIH, A1 = VIL, A9 = VID, Others VIL or VIH 22DEh (M29W640DT) 22DFh (M29W640DB) Operation Output Disable Extended Memory Block Verify Code VIL VIL VIH A0 = VIH, A1 = VIH, A6 = VIL, A9 = VID, Others VIL or VIH Data Output Data Input M29W640DT 98h (factory locked) 18h (not factory locked) M29W640DB 88h (factory locked) 08h (not factory locked) Note: X = VIL or VIH. 11/49 M29W640DT, M29W640DB COMMAND INTERFACE All Bus Write operations to the memory are interpreted by the Command Interface. Commands consist of one or more sequential Bus Write operations. Failure to observe a valid sequence of Bus Write operations will result in the memory returning to Read mode. The long command sequences are imposed to maximize data security. The address used for the commands changes depending on whether the memory is in 16-bit or 8bit mode. See either Table 4., or Table 5., depending on the configuration that is being used, for a summary of the commands. Read/Reset Command. The Read/Reset command returns the memory to its Read mode. It also resets the errors in the Status Register. Either one or three Bus Write operations can be used to issue the Read/Reset command. The Read/Reset command can be issued, between Bus Write cycles before the start of a program or erase operation, to return the device to read mode. If the Read/Reset command is issued during the timeout of a Block Erase operation then the memory will take up to 10µs to abort. During the abort period no valid data can be read from the memory. The Read/Reset command will not abort an Erase operation when issued while in Erase Suspend. Auto Select Command. The Auto Select command is used to read the Manufacturer Code, the Device Code, the Block Protection Status and the Extended Memory Block Verify Code. Three consecutive Bus Write operations are required to issue the Auto Select command. Once the Auto Select command is issued the memory remains in Auto Select mode until a Read/Reset command is issued. Read CFI Query and Read/Reset commands are accepted in Auto Select mode, all other commands are ignored. In Auto Select mode the Manufacturer Code can be read using a Bus Read operation with A0 = VIL and A1 = VIL. The other address bits may be set to either VIL or VIH. The Manufacturer Code for STMicroelectronics is 0020h. The Device Code can be read using a Bus Read operation with A0 = VIH and A1 = VIL. The other address bits may be set to either VIL or VIH. The Device Code for the M29W640DT is 22DEh and for the M29W640DB is 22DFh. The Block Protection Status of each block can be read using a Bus Read operation with A0 = VIL, A1 = VIH, and A12-A21 specifying the address of the block. The other address bits may be set to either VIL or VIH. If the addressed block is protected 12/49 then 01h is output on Data Inputs/Outputs DQ0DQ7, otherwise 00h is output. Read CFI Query Command The Read CFI Query Command is used to read data from the Common Flash Interface (CFI) Memory Area. This command is valid when the device is in the Read Array mode, or when the device is in Autoselected mode. One Bus Write cycle is required to issue the Read CFI Query Command. Once the command is issued subsequent Bus Read operations read from the Common Flash Interface Memory Area. The Read/Reset command must be issued to return the device to the previous mode (the Read Array mode or Autoselected mode). A second Read/ Reset command would be needed if the device is to be put in the Read Array mode from Autoselected mode. See APPENDIX B., Table 21. to Table 26. for details on the information contained in the Common Flash Interface (CFI) memory area. Program Command. The Program command can be used to program a value to one address in the memory array at a time. The command requires four Bus Write operations, the final write operation latches the address and data, and starts the Program/Erase Controller. If the address falls in a protected block then the Program command is ignored, the data remains unchanged. The Status Register is never read and no error condition is given. During the program operation the memory will ignore all commands. It is not possible to issue any command to abort or pause the operation. Typical program times are given in Table 6.. Bus Read operations during the program operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details. After the program operation has completed the memory will return to the Read mode, unless an error has occurred. When an error occurs the memory will continue to output the Status Register. A Read/Reset command must be issued to reset the error condition and return to Read mode. Note that the Program command cannot change a bit set at ’0’ back to ’1’. One of the Erase Commands must be used to set all the bits in a block or in the whole memory from ’0’ to ’1’. Fast Program Commands There are two Fast Program commands available to improve the programming throughput, by writing several adjacent words or bytes in parallel. The M29W640DT, M29W640DB Quadruple Byte Program command is available for x8 operations, while the Double Word Program command is available for x16 operations. Quadruple Byte Program Command. The Quadruple Byte Program command is used to write a page of four adjacent Bytes in parallel. The four bytes must differ only for addresses A0, DQ15A-1. Five bus write cycles are necessary to issue the Quadruple Byte Program command. ■ The first bus cycle sets up the Quadruple Byte Program Command. ■ The second bus cycle latches the Address and the Data of the first byte to be written. ■ The third bus cycle latches the Address and the Data of the second byte to be written. ■ The fourth bus cycle latches the Address and the Data of the third byte to be written. ■ The fifth bus cycle latches the Address and the Data of the fourth byte to be written and starts the Program/Erase Controller. Double Word Program Command. The Double Word Program command is used to write a page of two adjacent words in parallel. The two words must differ only for the address A0. Programming should not be attempted when VPP is not at VPPH. Three bus write cycles are necessary to issue the Double Word Program command. ■ The first bus cycle sets up the Double Word Program Command. ■ The second bus cycle latches the Address and the Data of the first word to be written. ■ The third bus cycle latches the Address and the Data of the second word to be written and starts the Program/Erase Controller. After the program operation has completed the memory will return to the Read mode, unless an error has occurred. When an error occurs Bus Read operations will continue to output the Status Register. A Read/Reset command must be issued to reset the error condition and return to Read mode. Note that the Fast Program commands cannot change a bit set at ’0’ back to ’1’. One of the Erase Commands must be used to set all the bits in a block or in the whole memory from ’0’ to ’1’. Typical Program times are given in Table 6., Program, Erase Times and Program, Erase Endurance Cycles. Unlock Bypass Command. The Unlock Bypass command is used in conjunction with the Unlock Bypass Program command to program the memory faster than with the standard program commands. When the cycle time to the device is long, considerable time saving can be made by using these commands. Three Bus Write operations are required to issue the Unlock Bypass command. Once the Unlock Bypass command has been issued the memory will only accept the Unlock Bypass Program command and the Unlock Bypass Reset command. The memory can be read as if in Read mode. When VPP is applied to the VPP/Write Protect pin the memory automatically enters the Unlock Bypass mode and the Unlock Bypass Program command can be issued immediately. Unlock Bypass Program Command. The Unlock Bypass command is used in conjunction with the Unlock Bypass Program command to program the memory. When the cycle time to the device is long, considerable time saving can be made by using these commands. Three Bus Write operations are required to issue the Unlock Bypass command. Once the Unlock Bypass command has been issued the memory will only accept the Unlock Bypass Program command and the Unlock Bypass Reset command. The memory can be read as if in Read mode. The memory offers accelerated program operations through the VPP/Write Protect pin. When the system asserts VPP on the VPP/Write Protect pin, the memory automatically enters the Unlock Bypass mode. The system may then write the twocycle Unlock Bypass program command sequence. The memory uses the higher voltage on the VPP/Write Protect pin, to accelerate the Unlock Bypass Program operation. Never raise VPP/Write Protect to VPP from any mode except Read mode, otherwise the memory may be left in an indeterminate state. Unlock Bypass Reset Command. The Unlock Bypass Reset command can be used to return to Read/Reset mode from Unlock Bypass Mode. Two Bus Write operations are required to issue the Unlock Bypass Reset command. Read/ Reset command does not exit from Unlock Bypass Mode. Chip Erase Command. The Chip Erase command can be used to erase the entire chip. Six Bus Write operations are required to issue the Chip Erase Command and start the Program/Erase Controller. If any blocks are protected then these are ignored and all the other blocks are erased. If all of the blocks are protected the Chip Erase operation appears to start but will terminate within about 100µs, 13/49 M29W640DT, M29W640DB leaving the data unchanged. No error condition is given when protected blocks are ignored. During the erase operation the memory will ignore all commands, including the Erase Suspend command. It is not possible to issue any command to abort the operation. Typical chip erase times are given in Table 6.. All Bus Read operations during the Chip Erase operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details. After the Chip Erase operation has completed the memory will return to the Read Mode, unless an error has occurred. When an error occurs the memory will continue to output the Status Register. A Read/Reset command must be issued to reset the error condition and return to Read Mode. The Chip Erase Command sets all of the bits in unprotected blocks of the memory to ’1’. All previous data is lost. Block Erase Command. The Block Erase command can be used to erase a list of one or more blocks. Six Bus Write operations are required to select the first block in the list. Each additional block in the list can be selected by repeating the sixth Bus Write operation using the address of the additional block. The Block Erase operation starts the Program/Erase Controller about 50µs after the last Bus Write operation. Once the Program/Erase Controller starts it is not possible to select any more blocks. Each additional block must therefore be selected within 50µs of the last block. The 50µs timer restarts when an additional block is selected. The Status Register can be read after the sixth Bus Write operation. See the Status Register section for details on how to identify if the Program/Erase Controller has started the Block Erase operation. If any selected blocks are protected then these are ignored and all the other selected blocks are erased. If all of the selected blocks are protected the Block Erase operation appears to start but will terminate within about 100µs, leaving the data unchanged. No error condition is given when protected blocks are ignored. During the Block Erase operation the memory will ignore all commands except the Erase Suspend command. Typical block erase times are given in Table 6.. All Bus Read operations during the Block Erase operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details. After the Block Erase operation has completed the memory will return to the Read Mode, unless an error has occurred. When an error occurs the memory will continue to output the Status Register. A Read/Reset command must be issued to reset the error condition and return to Read mode. 14/49 The Block Erase Command sets all of the bits in the unprotected selected blocks to ’1’. All previous data in the selected blocks is lost. Erase Suspend Command. The Erase Suspend Command may be used to temporarily suspend a Block Erase operation and return the memory to Read mode. The command requires one Bus Write operation. The Program/Erase Controller will suspend within the Erase Suspend Latency time of the Erase Suspend Command being issued. Once the Program/ Erase Controller has stopped the memory will be set to Read mode and the Erase will be suspended. If the Erase Suspend command is issued during the period when the memory is waiting for an additional block (before the Program/Erase Controller starts) then the Erase is suspended immediately and will start immediately when the Erase Resume Command is issued. It is not possible to select any further blocks to erase after the Erase Resume. During Erase Suspend it is possible to Read and Program cells in blocks that are not being erased; both Read and Program operations behave as normal on these blocks. If any attempt is made to program in a protected block or in the suspended block then the Program command is ignored and the data remains unchanged. The Status Register is not read and no error condition is given. Reading from blocks that are being erased will output the Status Register. It is also possible to issue the Auto Select, Read CFI Query and Unlock Bypass commands during an Erase Suspend. The Read/Reset command must be issued to return the device to Read Array mode before the Resume command will be accepted. Erase Resume Command. The Erase Resume command must be used to restart the Program/Erase Controller after an Erase Suspend. The device must be in Read Array mode before the Resume command will be accepted. An erase can be suspended and resumed more than once. Enter Extended Block Command The device has an extra 64 KByte block (Extended Block) that can only be accessed using the Enter Extended Block command. Three Bus write cycles are required to issue the Extended Block command. Once the command has been issued the device enters Extended Block mode where all Bus Read or Write operations to the Boot Block addresses access the Extended Block. The Extended Block (with the same address as the Boot Blocks) cannot be erased, and can be treated as one-time programmable (OTP) memory. In Ex- M29W640DT, M29W640DB tended Block mode the Boot Blocks are not accessible. To exit from the Extended Block mode the Exit Extended Block command must be issued. The Extended Block can be protected, however once protected the protection cannot be undone. Exit Extended Block Command The Exit Extended Block command is used to exit from the Extended Block mode and return the de- vice to Read mode. Four Bus Write operations are required to issue the command. Block Protect and Chip Unprotect Commands Groups of blocks can be protected against accidental Program or Erase. The Protection Groups are shown in APPENDIX A., Table 19. and Table 20., Bottom Boot Block Addresses, M29W640DB. The whole chip can be unprotected to allow the data inside the blocks to be changed. Block Protect and Chip Unprotect operations are described in APPENDIX D.. Command Length Table 4. Commands, 16-bit mode, BYTE = VIH Bus Write Operations 1st 2nd Addr Data 1 X F0 3 555 Auto Select 3 Program 3rd 4th Addr Data Addr Data AA 2AA 55 X F0 555 AA 2AA 55 555 90 4 555 AA 2AA 55 555 A0 Double Word Program 3 555 50 PA0 PD0 PA1 PD1 Unlock Bypass 3 555 AA 2AA 55 555 20 Unlock Bypass Program 2 X A0 PA PD Unlock Bypass Reset 2 X 90 X 00 Chip Erase 6 555 AA 2AA 55 555 Block Erase 6+ 555 AA 2AA 55 Erase Suspend 1 X B0 Erase Resume 1 X 30 Read CFI Query 1 55 98 Enter Extended Block 3 555 AA 2AA Exit Extended Block 4 555 AA 2AA 5th Addr Data PA PD 80 555 555 80 55 555 88 55 555 90 6th Addr Data Addr Data AA 2AA 55 555 10 555 AA 2AA 55 BA 30 X 00 Read/Reset Note: X Don’t Care, PA Program Address, PD Program Data, BA Any address in the Block. All values in the table are in hexadecimal. The Command Interface only uses A–1, A0-A10 and DQ0-DQ7 to verify the commands; A11-A20, DQ8-DQ14 and DQ15 are Don’t Care. DQ15A–1 is A–1 when BYTE is VIL or DQ15 when BYTE is VIH. Command Length Table 5. Commands, 8-bit mode, BYTE = VIL Bus Write Operations 1st 2nd Add Data 1 X F0 3 AAA 3 AAA 3rd 4th Add Data Add Data AA 555 55 X F0 AA 555 55 AAA 90 Add Data 5th Add Data 6th Add Data Read/Reset Auto Select 15/49 Command Length M29W640DT, M29W640DB Bus Write Operations 1st 2nd 3rd 4th 5th Add Data Add Data Add Data Add Data 6th Add Data Add Data Program 4 AAA AA 555 55 AAA A0 PA PD Quadruple Byte Program 5 AAA 55 PA0 PD0 PA1 PD1 PA2 PD2 PA3 PD3 Unlock Bypass 3 AAA AA 555 55 AAA 20 Unlock Bypass Program 2 X A0 PA PD Unlock Bypass Reset 2 X 90 X 00 Chip Erase 6 AAA AA 555 55 AAA 80 AAA AA 555 55 AAA 10 Block Erase 6+ AAA AA 555 55 AAA 80 AAA AA 555 55 BA 30 Erase Suspend 1 X B0 Erase Resume 1 X 30 Read CFI Query 1 AA 98 Enter Extended Block 3 AAA AA 555 55 AAA 88 Exit Extended Block 4 AAA AA 555 55 AAA 90 X 00 Note: X Don’t Care, PA Program Address, PD Program Data, BA Any address in the Block. All values in the table are in hexadecimal. The Command Interface only uses A–1, A0-A10 and DQ0-DQ7 to verify the commands; A11-A20, DQ8-DQ14 and DQ15 are Don’t Care. DQ15A–1 is A–1 when BYTE is VIL or DQ15 when BYTE is VIH. Table 6. Program, Erase Times and Program, Erase Endurance Cycles Typ (1, 2) Max(2) Unit Chip Erase 80 400(3) s Block Erase (64 KBytes) 0.8 6(4) s 50(4) µs Parameter Min Erase Suspend Latency Time Program (Byte or Word) 10 200(3) µs Double Word Program (Byte or Word) 10 200(3) µs Chip Program (Byte by Byte) 80 400(3) s Chip Program (Word by Word) 40 200(3) s Chip Program (Quadruple Byte or Double Word) 20 100(3) s Program/Erase Cycles (per Block) Data Retention Note: 1. 2. 3. 4. 16/49 100,000 cycles 20 years Typical values measured at room temperature and nominal voltages. Sampled, but not 100% tested. Maximum value measured at worst case conditions for both temperature and VCC after 100,00 program/erase cycles. Maximum value measured at worst case conditions for both temperature and VCC. M29W640DT, M29W640DB STATUS REGISTER Bus Read operations from any address always read the Status Register during Program and Erase operations. It is also read during Erase Suspend when an address within a block being erased is accessed. The bits in the Status Register are summarized in Table 7., Status Register Bits. Data Polling Bit (DQ7). The Data Polling Bit can be used to identify whether the Program/Erase Controller has successfully completed its operation or if it has responded to an Erase Suspend. The Data Polling Bit is output on DQ7 when the Status Register is read. During Program operations the Data Polling Bit outputs the complement of the bit being programmed to DQ7. After successful completion of the Program operation the memory returns to Read mode and Bus Read operations from the address just programmed output DQ7, not its complement. During Erase operations the Data Polling Bit outputs ’0’, the complement of the erased state of DQ7. After successful completion of the Erase operation the memory returns to Read Mode. In Erase Suspend mode the Data Polling Bit will output a ’1’ during a Bus Read operation within a block being erased. The Data Polling Bit will change from a ’0’ to a ’1’ when the Program/Erase Controller has suspended the Erase operation. Figure 5., Data Polling Flowchart, gives an example of how to use the Data Polling Bit. A Valid Address is the address being programmed or an address within the block being erased. Toggle Bit (DQ6). The Toggle Bit can be used to identify whether the Program/Erase Controller has successfully completed its operation or if it has responded to an Erase Suspend. The Toggle Bit is output on DQ6 when the Status Register is read. During Program and Erase operations the Toggle Bit changes from ’0’ to ’1’ to ’0’, etc., with successive Bus Read operations at any address. After successful completion of the operation the memory returns to Read mode. During Erase Suspend mode the Toggle Bit will output when addressing a cell within a block being erased. The Toggle Bit will stop toggling when the Program/Erase Controller has suspended the Erase operation. Figure 6., Data Toggle Flowchart, gives an example of how to use the Data Toggle Bit. Error Bit (DQ5). The Error Bit can be used to identify errors detected by the Program/Erase Controller. The Error Bit is set to ’1’ when a Program, Block Erase or Chip Erase operation fails to write the correct data to the memory. If the Error Bit is set a Read/Reset command must be issued before other commands are issued. The Error bit is output on DQ5 when the Status Register is read. Note that the Program command cannot change a bit set to ’0’ back to ’1’ and attempting to do so will set DQ5 to ‘1’. A Bus Read operation to that address will show the bit is still ‘0’. One of the Erase commands must be used to set all the bits in a block or in the whole memory from ’0’ to ’1’. Erase Timer Bit (DQ3). The Erase Timer Bit can be used to identify the start of Program/Erase Controller operation during a Block Erase command. Once the Program/Erase Controller starts erasing the Erase Timer Bit is set to ’1’. Before the Program/Erase Controller starts the Erase Timer Bit is set to ’0’ and additional blocks to be erased may be written to the Command Interface. The Erase Timer Bit is output on DQ3 when the Status Register is read. Alternative Toggle Bit (DQ2). The Alternative Toggle Bit can be used to monitor the Program/ Erase controller during Erase operations. The Alternative Toggle Bit is output on DQ2 when the Status Register is read. During Chip Erase and Block Erase operations the Toggle Bit changes from ’0’ to ’1’ to ’0’, etc., with successive Bus Read operations from addresses within the blocks being erased. A protected block is treated the same as a block not being erased. Once the operation completes the memory returns to Read mode. During Erase Suspend the Alternative Toggle Bit changes from ’0’ to ’1’ to ’0’, etc. with successive Bus Read operations from addresses within the blocks being erased. Bus Read operations to addresses within blocks not being erased will output the memory cell data as if in Read mode. After an Erase operation that causes the Error Bit to be set the Alternative Toggle Bit can be used to identify which block or blocks have caused the error. The Alternative Toggle Bit changes from ’0’ to ’1’ to ’0’, etc. with successive Bus Read Operations from addresses within blocks that have not erased correctly. The Alternative Toggle Bit does not change if the addressed block has erased correctly. 17/49 M29W640DT, M29W640DB Table 7. Status Register Bits Operation Address DQ7 DQ6 DQ5 DQ3 DQ2 RB Program Any Address DQ7 Toggle 0 – – 0 Program During Erase Suspend Any Address DQ7 Toggle 0 – – 0 Program Error Any Address DQ7 Toggle 1 – – Hi-Z Chip Erase Any Address 0 Toggle 0 1 Toggle Hi-Z Block Erase before timeout Erasing Block 0 Toggle 0 0 Toggle 0 Non-Erasing Block 0 Toggle 0 0 No Toggle 0 Erasing Block 0 Toggle 0 1 Toggle Hi-Z Non-Erasing Block 0 Toggle 0 1 No Toggle 0 Erasing Block 1 No Toggle 0 – Toggle Hi-Z Block Erase Erase Suspend Non-Erasing Block Data read as normal Hi-Z Good Block Address 0 Toggle 1 1 No Toggle 0 Faulty Block Address 0 Toggle 1 1 Toggle 0 Erase Error Note: Unspecified data bits should be ignored. Figure 5. Data Polling Flowchart Figure 6. Data Toggle Flowchart START START READ DQ6 READ DQ5 & DQ7 at VALID ADDRESS READ DQ5 & DQ6 DQ7 = DATA YES DQ6 = TOGGLE NO NO YES NO DQ5 =1 NO YES DQ5 =1 YES READ DQ7 at VALID ADDRESS READ DQ6 TWICE DQ7 = DATA YES DQ6 = TOGGLE NO FAIL PASS NO YES FAIL PASS AI90194 AI90195B 18/49 M29W640DT, M29W640DB MAXIMUM RATING Stressing the device above the rating listed in the Absolute Maximum Ratings table may cause permanent damage to the device. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 8. Absolute Maximum Ratings Symbol Parameter TBIAS Temperature Under Bias TSTG Storage Temperature TLEAD Lead Temperature during Min Max Unit –50 125 °C –65 150 °C 260(2) °C Soldering(1) VIO Input or Output Voltage (3,4) –0.6 VCC +0.6 V VCC Supply Voltage –0.6 4 V VID Identification Voltage –0.6 13.5 V Program Voltage –0.6 13.5 V VPP(5) Note: 1. 2. 3. 4. 5. ECOPACK® Compliant with the 7191395 specification for Lead-free soldering processes. Not exceeding 250°C for more than 30s, and peaking at 260°C. Minimum voltage may undershoot to –2V during transition and for less than 20ns during transitions. Maximum voltage may overshoot to VCC +2V during transition and for less than 20ns during transitions. VPP must not remain at 12V for more than a total of 80hrs. 19/49 M29W640DT, M29W640DB DC AND AC PARAMETERS This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC Characteristic tables that follow are derived from tests performed under the Measure- ment Conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters. Table 9. Operating and AC Measurement Conditions M29W640D Parameter Unit Min Max VCC Supply Voltage 2.7 3.6 V Ambient Operating Temperature –40 85 °C Load Capacitance (CL) 30 pF Input Rise and Fall Times 10 ns 0 to VCC V VCC/2 V Input Pulse Voltages Input and Output Timing Ref. Voltages Figure 7. AC Measurement I/O Waveform Figure 8. AC Measurement Load Circuit VPP VCC VCC VCC VCC/2 25kΩ 0V DEVICE UNDER TEST AI05557 25kΩ CL 0.1µF 0.1µF CL includes JIG capacitance AI05558 Table 10. Device Capacitance Symbol CIN COUT Parameter Input Capacitance Output Capacitance Note: Sampled only, not 100% tested. 20/49 Test Condition Min Max Unit VIN = 0V 6 pF VOUT = 0V 12 pF M29W640DT, M29W640DB Table 11. DC Characteristics Symbol Parameter Test Condition Min Max Unit 0V ≤ VIN ≤ VCC ±1 µA ILI Input Leakage Current ILO Output Leakage Current 0V ≤ VOUT ≤ VCC ±1 µA ICC1 Supply Current (Read) E = VIL, G = VIH, f = 6MHz 10 mA ICC2 Supply Current (Standby) E = VCC ±0.2V, RP = VCC ±0.2V 100 µA Supply Current (Program/ Erase) VPP/WP = VIL or VIH 20 mA ICC3 VPP/WP = VPP 20 mA Program/Erase Controller active VIL Input Low Voltage –0.5 0.8 V VIH Input High Voltage 0.7VCC VCC +0.3 V VPP Voltage for VPP/WP Program Acceleration VCC = 2.7V ±10% 11.5 12.5 V IPP Current for VPP/WP Program Acceleration VCC = 2.7V ±10% 15 mA VOL Output Low Voltage IOL = 1.8mA 0.45 V VOH Output High Voltage IOH = –100µA VID Identification Voltage 11.5 12.5 V Program/Erase Lockout Supply Voltage 1.8 2.3 V VLKO (1) VCC –0.4 V Note: 1. Sampled only, not 100% tested. 21/49 M29W640DT, M29W640DB Figure 9. Read Mode AC Waveforms tAVAV A0-A20/ A–1 VALID tAVQV tAXQX E tELQV tEHQX tELQX tEHQZ G tGLQX tGHQX tGHQZ tGLQV DQ0-DQ7/ DQ8-DQ15 VALID tBHQV BYTE tELBL/tELBH tBLQZ AI05559 Table 12. Read AC Characteristics Symbol Alt Parameter M29W640D Unit tAVAV tRC Address Valid to Next Address Valid E = VIL, G = VIL Min 90 ns tAVQV tACC Address Valid to Output Valid E = VIL, G = VIL Max 90 ns tELQX (1) tLZ Chip Enable Low to Output Transition G = VIL Min 0 ns tELQV tCE Chip Enable Low to Output Valid G = VIL Max 90 ns tGLQX (1) tOLZ Output Enable Low to Output Transition E = VIL Min 0 ns tGLQV tOE Output Enable Low to Output Valid E = VIL Max 35 ns tEHQZ (1) tHZ Chip Enable High to Output Hi-Z G = VIL Max 30 ns tGHQZ (1) tDF Output Enable High to Output Hi-Z E = VIL Max 30 ns tEHQX tGHQX tAXQX tOH Chip Enable, Output Enable or Address Transition to Output Transition Min 0 ns tELBL tELBH tELFL tELFH Chip Enable to BYTE Low or High Max 5 ns tBLQZ tFLQZ BYTE Low to Output Hi-Z Max 30 ns tBHQV tFHQV BYTE High to Output Valid Max 40 ns Note: 1. Sampled only, not 100% tested. 22/49 Test Condition M29W640DT, M29W640DB Figure 10. Write AC Waveforms, Write Enable Controlled tAVAV A0-A20/ A–1 VALID tWLAX tAVWL tWHEH E tELWL tWHGL G tGHWL tWLWH W tWHWL tDVWH DQ0-DQ7/ DQ8-DQ15 tWHDX VALID VCC tVCHEL RB tWHRL AI05560 Table 13. Write AC Characteristics, Write Enable Controlled Symbol Alt M29W640D Unit tAVAV tWC Address Valid to Next Address Valid Min 90 ns tELWL tCS Chip Enable Low to Write Enable Low Min 0 ns tWLWH tWP Write Enable Low to Write Enable High Min 50 ns tDVWH tDS Input Valid to Write Enable High Min 50 ns tWHDX tDH Write Enable High to Input Transition Min 0 ns tWHEH tCH Write Enable High to Chip Enable High Min 0 ns tWHWL tWPH Write Enable High to Write Enable Low Min 30 ns tAVWL tAS Address Valid to Write Enable Low Min 0 ns tWLAX tAH Write Enable Low to Address Transition Min 50 ns Output Enable High to Write Enable Low Min 0 ns tGHWL Parameter tWHGL tOEH Write Enable High to Output Enable Low Min 0 ns tWHRL (1) tBUSY Program/Erase Valid to RB Low Max 35 ns tVCHEL tVCS VCC High to Chip Enable Low Min 50 µs Note: 1. Sampled only, not 100% tested. 23/49 M29W640DT, M29W640DB Figure 11. Write AC Waveforms, Chip Enable Controlled tAVAV A0-A20/ A–1 VALID tELAX tAVEL tEHWH W tWLEL tEHGL G tGHEL tELEH E tEHEL tDVEH DQ0-DQ7/ DQ8-DQ15 tEHDX VALID VCC tVCHWL RB tEHRL AI05561 Table 14. Write AC Characteristics, Chip Enable Controlled Symbol Alt M29W640D Unit tAVAV tWC Address Valid to Next Address Valid Min 90 ns tWLEL tWS Write Enable Low to Chip Enable Low Min 0 ns tELEH tCP Chip Enable Low to Chip Enable High Min 50 ns tDVEH tDS Input Valid to Chip Enable High Min 50 ns tEHDX tDH Chip Enable High to Input Transition Min 0 ns tEHWH tWH Chip Enable High to Write Enable High Min 0 ns tEHEL tCPH Chip Enable High to Chip Enable Low Min 30 ns tAVEL tAS Address Valid to Chip Enable Low Min 0 ns tELAX tAH Chip Enable Low to Address Transition Min 50 ns Output Enable High Chip Enable Low Min 0 ns tGHEL Parameter tEHGL tOEH Chip Enable High to Output Enable Low Min 0 ns tEHRL (1) tBUSY Program/Erase Valid to RB Low Max 35 ns tVCHWL tVCS VCC High to Write Enable Low Min 50 µs Note: 1. Sampled only, not 100% tested. 24/49 M29W640DT, M29W640DB Figure 12. Reset/Block Temporary Unprotect AC Waveforms W, E, G tPHWL, tPHEL, tPHGL RB tRHWL, tRHEL, tRHGL tPLPX RP tPHPHH tPLYH AI02931B Table 15. Reset/Block Temporary Unprotect AC Characteristics Symbol Alt tPHWL (1) tPHEL tRH RP High to Write Enable Low, Chip Enable Low, Output Enable Low tRB tPLPX tRP tPLYH tREADY tPHPHH (1) tVIDR tPHGL (1) tRHWL (1) tRHEL (1) tRHGL (1) tVHVPP (1) Parameter M29W640D Unit Min 50 ns RB High to Write Enable Low, Chip Enable Low, Output Enable Low Min 0 ns RP Pulse Width Min 500 ns RP Low to Read Mode Max 50 µs RP Rise Time to VID Min 500 ns VPP Rise and Fall Time Min 250 ns Note: 1. Sampled only, not 100% tested. Figure 13. Accelerated Program Timing Waveforms VPP VPP/WP VIL or VIH tVHVPP tVHVPP AI05563 25/49 M29W640DT, M29W640DB PACKAGE MECHANICAL Figure 14. TSOP48 – 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Outline A2 N 1 e E B N/2 A D1 CP D DIE C A1 TSOP-a α L Note: Drawing is not to scale. Table 16. TSOP48 – 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Mechanical Data millimeters inches Symbol Typ Min A Max Typ Min 1.200 Max 0.0472 A1 0.100 0.050 0.150 0.0039 0.0020 0.0059 A2 1.000 0.950 1.050 0.0394 0.0374 0.0413 B 0.170 0.270 0.0067 0.0106 C 0.100 0.210 0.0039 0.0083 CP 0.100 0.0039 D 19.800 20.200 0.7795 0.7953 D1 18.300 18.500 0.7205 0.7283 – – – – E 11.900 12.100 0.4685 0.4764 L 0.500 0.700 0.0197 0.0276 alfa 0 5 0 5 e N 26/49 0.500 48 0.0197 48 M29W640DT, M29W640DB Figure 15. TFBGA63 7x11mm - 6x8 active ball array, 0.8mm pitch, Package Outline D D1 SD FD e E ddd SE E1 BALL "A1" FE A e b A2 A1 BGA-Z33 Note: Drawing is not to scale. Table 17. TFBGA63 7x11mm - 6x8 active ball array, 0.8mm pitch, Package Mechanical Data millimeters inches Symbol Typ Min A Max Typ Min 1.200 A1 0.0472 0.250 A2 0.0098 0.900 b Max 0.350 0.450 0.0354 0.0138 0.0177 D 7.000 6.900 7.100 0.2756 0.2717 0.2795 D1 5.600 – – 0.2205 – – ddd – – 0.100 – – 0.0039 E 11.000 10.900 11.100 0.4331 0.4291 0.4370 E1 8.800 – – 0.3465 – – e 0.800 – – 0.0315 – – FD 0.700 – – 0.0276 – – FE 1.100 – – 0.0433 – – SD 0.400 – – 0.0157 – – SE 0.400 – – 0.0157 – – 27/49 M29W640DT, M29W640DB PART NUMBERING Table 18. Ordering Information Scheme Example: M29W640DB 90 N 1 T Device Type M29 Operating Voltage W = VCC = 2.7 to 3.6V Device Function 640D = 64 Mbit (x8/x16), Boot Block Array Matrix T = Top Boot B = Bottom Boot Speed 90 = 90 ns Package N = TSOP48: 12 x 20 mm ZA = TFBGA63: 7x11mm, 0.80 mm pitch Temperature Range 1 = 0 to 70 °C 6 = –40 to 85 °C Option T = Tape & Reel Packing E = Lead-free Package, Standard Packing F = Lead-free Package, Tape & Reel Packing Note: This product is also available with the Extended Block factory locked. For further details and ordering information contact your nearest ST sales office. Devices are shipped from the factory with the memory content bits erased to 1. For a list of available options (Speed, Package, etc.) or for further information on any aspect of this device, please contact your nearest ST Sales Office. 28/49 M29W640DT, M29W640DB APPENDIX A. BLOCK ADDRESSES Table 19. Top Boot Block Addresses, M29W640DT Block KBytes/ KWords 0 64/32 1 64/32 Protection Block Group (x8) (x16) 000000h–00FFFFh 000000h–007FFFh 010000h–01FFFFh 008000h–00FFFFh Protection Group 2 64/32 020000h–02FFFFh 010000h–017FFFh 3 64/32 030000h–03FFFFh 018000h–01FFFFh 4 64/32 040000h–04FFFFh 020000h–027FFFh 5 64/32 050000h–05FFFFh 028000h–02FFFFh Protection Group 6 64/32 060000h–06FFFFh 030000h–037FFFh 7 64/32 070000h–07FFFFh 038000h–03FFFFh 8 64/32 080000h–08FFFFh 040000h–047FFFh 9 64/32 090000h–09FFFFh 048000h–04FFFFh Protection Group 10 64/32 0A0000h–0AFFFFh 050000h–057FFFh 11 64/32 0B0000h–0BFFFFh 058000h–05FFFFh 12 64/32 0C0000h–0CFFFFh 060000h–067FFFh 13 64/32 0D0000h–0DFFFFh 068000h–06FFFFh Protection Group 14 64/32 0E0000h–0EFFFFh 070000h–077FFFh 15 64/32 0F0000h–0FFFFFh 078000h–07FFFFh 16 64/32 100000h–10FFFFh 080000h–087FFFh 17 64/32 110000h–11FFFFh 088000h–08FFFFh Protection Group 18 64/32 120000h–12FFFFh 090000h–097FFFh 19 64/32 130000h–13FFFFh 098000h–09FFFFh 20 64/32 140000h–14FFFFh 0A0000h–0A7FFFh 21 64/32 150000h–15FFFFh 0A8000h–0AFFFFh Protection Group 22 64/32 160000h–16FFFFh 0B0000h–0B7FFFh 23 64/32 170000h–17FFFFh 0B8000h–0BFFFFh 24 64/32 180000h–18FFFFh 0C0000h–0C7FFFh 25 64/32 190000h–19FFFFh 0C8000h–0CFFFFh Protection Group 26 64/32 1A0000h–1AFFFFh 0D0000h–0D7FFFh 27 64/32 1B0000h–1BFFFFh 0D8000h–0DFFFFh 28 64/32 1C0000h–1CFFFFh 0E0000h–0E7FFFh 29 64/32 1D0000h–1DFFFFh 0E8000h–0EFFFFh Protection Group 30 64/32 1E0000h–1EFFFFh 0F0000h–0F7FFFh 31 64/32 1F0000h–1FFFFFh 0F8000h–0FFFFFh 29/49 M29W640DT, M29W640DB Block KBytes/ KWords 32 64/32 33 64/32 Protection Block Group (x8) (x16) 200000h–20FFFFh 100000h–107FFFh 210000h–21FFFFh 108000h–10FFFFh Protection Group 34 64/32 220000h–22FFFFh 110000h–117FFFh 35 64/32 230000h–23FFFFh 118000h–11FFFFh 36 64/32 240000h–24FFFFh 120000h–127FFFh 37 64/32 250000h–25FFFFh 128000h–12FFFFh Protection Group 38 64/32 260000h–26FFFFh 130000h–137FFFh 39 64/32 270000h–27FFFFh 138000h–13FFFFh 40 64/32 280000h–28FFFFh 140000h–147FFFh 41 64/32 290000h–29FFFFh 148000h–14FFFFh Protection Group 42 64/32 2A0000h–2AFFFFh 150000h–157FFFh 43 64/32 2B0000h–2BFFFFh 158000h–15FFFFh 44 64/32 2C0000h–2CFFFFh 160000h–167FFFh 45 64/32 2D0000h–2DFFFFh 168000h–16FFFFh Protection Group 46 64/32 2E0000h–2EFFFFh 170000h–177FFFh 47 64/32 2F0000h–2FFFFFh 178000h–17FFFFh 48 64/32 300000h–30FFFFh 180000h–187FFFh 49 64/32 310000h–31FFFFh 188000h–18FFFFh Protection Group 50 64/32 320000h–32FFFFh 190000h–197FFFh 51 64/32 330000h–33FFFFh 198000h–19FFFFh 52 64/32 340000h–34FFFFh 1A0000h–1A7FFFh 53 64/32 350000h–35FFFFh 1A8000h–1AFFFFh Protection Group 54 64/32 360000h–36FFFFh 1B0000h–1B7FFFh 55 64/32 370000h–37FFFFh 1B8000h–1BFFFFh 56 64/32 380000h–38FFFFh 1C0000h–1C7FFFh 57 64/32 390000h–39FFFFh 1C8000h–1CFFFFh Protection Group 58 64/32 3A0000h–3AFFFFh 1D0000h–1D7FFFh 59 64/32 3B0000h–3BFFFFh 1D8000h–1DFFFFh 60 64/32 3C0000h–3CFFFFh 1E0000h–1E7FFFh 61 64/32 3D0000h–3DFFFFh 1E8000h–1EFFFFh Protection Group 62 64/32 3E0000h–3EFFFFh 1F0000h–1F7FFFh 63 64/32 3F0000h–3FFFFFh 1F8000h–1FFFFFh 30/49 M29W640DT, M29W640DB Block KBytes/ KWords 64 64/32 65 64/32 Protection Block Group (x8) (x16) 400000h–40FFFFh 200000h–207FFFh 410000h–41FFFFh 208000h–20FFFFh Protection Group 66 64/32 420000h–42FFFFh 210000h–217FFFh 67 64/32 430000h–43FFFFh 218000h–21FFFFh 68 64/32 440000h–44FFFFh 220000h–227FFFh 69 64/32 450000h–45FFFFh 228000h–22FFFFh Protection Group 70 64/32 460000h–46FFFFh 230000h–237FFFh 71 64/32 470000h–47FFFFh 238000h–23FFFFh 72 64/32 480000h–48FFFFh 240000h–247FFFh 73 64/32 490000h–49FFFFh 248000h–24FFFFh Protection Group 74 64/32 4A0000h–4AFFFFh 250000h–257FFFh 75 64/32 4B0000h–4BFFFFh 258000h–25FFFFh 76 64/32 4C0000h–4CFFFFh 260000h–267FFFh 77 64/32 4D0000h–4DFFFFh 268000h–26FFFFh Protection Group 78 64/32 4E0000h–4EFFFFh 270000h–277FFFh 79 64/32 4F0000h–4FFFFFh 278000h–27FFFFh 80 64/32 500000h–50FFFFh 280000h–287FFFh 81 64/32 510000h–51FFFFh 288000h–28FFFFh Protection Group 82 64/32 520000h–52FFFFh 290000h–297FFFh 83 64/32 530000h–53FFFFh 298000h–29FFFFh 84 64/32 540000h–54FFFFh 2A0000h–2A7FFFh 85 64/32 550000h–55FFFFh 2A8000h–2AFFFFh Protection Group 86 64/32 560000h–56FFFFh 2B0000h–2B7FFFh 87 64/32 570000h–57FFFFh 2B8000h–2BFFFFh 88 64/32 580000h–58FFFFh 2C0000h–2C7FFFh 89 64/32 590000h–59FFFFh 2C8000h–2CFFFFh Protection Group 90 64/32 5A0000h–5AFFFFh 2D0000h–2D7FFFh 91 64/32 5B0000h–5BFFFFh 2D8000h–2DFFFFh 92 64/32 5C0000h–5CFFFFh 2E0000h–2E7FFFh 93 64/32 5D0000h–5DFFFFh 2E8000h–2EFFFFh Protection Group 94 64/32 5E0000h–5EFFFFh 2F0000h–2F7FFFh 95 64/32 5F0000h–5FFFFFh 2F8000h–2FFFFFh 31/49 M29W640DT, M29W640DB Block KBytes/ KWords 96 64/32 97 64/32 Protection Block Group (x8) (x16) 600000h–60FFFFh 300000h–307FFFh 610000h–61FFFFh 308000h–30FFFFh Protection Group 98 64/32 620000h–62FFFFh 310000h–317FFFh 99 64/32 630000h–63FFFFh 318000h–31FFFFh 100 64/32 640000h–64FFFFh 320000h–327FFFh 101 64/32 650000h–65FFFFh 328000h–32FFFFh Protection Group 102 64/32 660000h–66FFFFh 330000h–337FFFh 103 64/32 670000h–67FFFFh 338000h–33FFFFh 104 64/32 680000h–68FFFFh 340000h–347FFFh 105 64/32 690000h–69FFFFh 348000h–34FFFFh Protection Group 106 64/32 6A0000h–6AFFFFh 350000h–357FFFh 107 64/32 6B0000h–6BFFFFh 358000h–35FFFFh 108 64/32 6C0000h–6CFFFFh 360000h–367FFFh 109 64/32 6D0000h–6DFFFFh 368000h–36FFFFh Protection Group 110 64/32 6E0000h–6EFFFFh 370000h–377FFFh 111 64/32 6F0000h–6FFFFFh 378000h–37FFFFh 112 64/32 700000h–70FFFFh 380000h–387FFFh 113 64/32 710000h–71FFFFh 388000h–38FFFFh Protection Group 114 64/32 720000h–72FFFFh 390000h–397FFFh 115 64/32 730000h–73FFFFh 398000h–39FFFFh 116 64/32 740000h–74FFFFh 3A0000h–3A7FFFh 117 64/32 750000h–75FFFFh 3A8000h–3AFFFFh Protection Group 118 64/32 760000h–76FFFFh 3B0000h–3B7FFFh 119 64/32 770000h–77FFFFh 3B8000h–3BFFFFh 120 64/32 780000h–78FFFFh 3C0000h–3C7FFFh 121 64/32 790000h–79FFFFh 3C8000h–3CFFFFh Protection Group 122 64/32 7A0000h–7AFFFFh 3D0000h–3D7FFFh 123 64/32 7B0000h–7BFFFFh 3D8000h–3DFFFFh 32/49 M29W640DT, M29W640DB Block KBytes/ KWords 124 Protection Block Group (x8) (x16) 64/32 7C0000h–7CFFFFh 3E0000h–3E7FFFh 125 64/32 7D0000h–7DFFFFh 3E8000h–3EFFFFh 126 64/32 7E0000h–7EFFFFh 3F0000h–3F7FFFh 127 8/4 7F0000h–7F1FFFh(1) 3F8000h–3F8FFFh(1) 128 8/4 7F2000h–7F3FFFh(1) 3F9000h–3F9FFFh(1) 129 8/4 7F4000h–7F5FFFh(1) 3FA000h–3FAFFFh(1) 130 8/4 7F6000h–7F7FFFh(1) 3FB000h–3FBFFFh(1) 131 8/4 7F8000h–7F9FFFh(1) 3FC000h–3FCFFFh(1) 132 8/4 7FA000h–7FBFFFh(1) 3FD000h–3FDFFFh(1) 133 8/4 7FC000h–7FDFFFh(1) 3FE000h–3FEFFFh(1) 134 8/4 7FE000h–7FFFFFh(1) 3FF000h–3FFFFFh(1) Protection Group Note: 1. Used as the Extended Block Addresses in Extended Block mode. Table 20. Bottom Boot Block Addresses, M29W640DB Block KBytes/ KWords 0 Protection Block Group (x8) (x16) 8/4 000000h-001FFFh(1) 000000h–000FFFh(1) 1 8/4 002000h-003FFFh(1) 001000h–001FFFh(1) 2 8/4 004000h-005FFFh(1) 002000h–002FFFh(1) 3 8/4 006000h-007FFFh(1) 003000h–003FFFh(1) 4 8/4 008000h-009FFFh(1) 004000h–004FFFh(1) 5 8/4 00A000h-00BFFFh(1) 005000h–005FFFh(1) 6 8/4 00C000h-00DFFFh(1) 006000h–006FFFh(1) 7 8/4 00E000h-00FFFFh(1) 007000h–007FFFh(1) 8 64/32 010000h-01FFFFh 008000h–00FFFFh 9 64/32 020000h-02FFFFh 010000h–017FFFh 10 64/32 030000h-03FFFFh 018000h–01FFFFh 11 64/32 040000h-04FFFFh 020000h–027FFFh 12 64/32 050000h-05FFFFh 028000h–02FFFFh Protection Group Protection Group 13 64/32 060000h-06FFFFh 030000h–037FFFh 14 64/32 070000h-07FFFFh 038000h–03FFFFh 33/49 M29W640DT, M29W640DB Block KBytes/ KWords 15 64/32 16 64/32 Protection Block Group (x8) (x16) 080000h-08FFFFh 040000h–047FFFh 090000h-09FFFFh 048000h–04FFFFh Protection Group 17 64/32 0A0000h-0AFFFFh 050000h–057FFFh 18 64/32 0B0000h-0BFFFFh 058000h–05FFFFh 19 64/32 0C0000h-0CFFFFh 060000h–067FFFh 20 64/32 0D0000h-0DFFFFh 068000h–06FFFFh Protection Group 21 64/32 0E0000h-0EFFFFh 070000h–077FFFh 22 64/32 0F0000h-0FFFFFh 078000h–07FFFFh 23 64/32 100000h-10FFFFh 080000h–087FFFh 24 64/32 110000h-11FFFFh 088000h–08FFFFh Protection Group 25 64/32 120000h-12FFFFh 090000h–097FFFh 26 64/32 130000h-13FFFFh 098000h–09FFFFh 27 64/32 140000h-14FFFFh 0A0000h–0A7FFFh 28 64/32 150000h-15FFFFh 0A8000h–0AFFFFh Protection Group 29 64/32 160000h-16FFFFh 0B0000h–0B7FFFh 30 64/32 170000h-17FFFFh 0B8000h–0BFFFFh 31 64/32 180000h-18FFFFh 0C0000h–0C7FFFh 32 64/32 190000h-19FFFFh 0C8000h–0CFFFFh Protection Group 33 64/32 1A0000h-1AFFFFh 0D0000h–0D7FFFh 34 64/32 1B0000h-1BFFFFh 0D8000h–0DFFFFh 35 64/32 1C0000h-1CFFFFh 0E0000h–0E7FFFh 36 64/32 1D0000h-1DFFFFh 0E8000h–0EFFFFh Protection Group 37 64/32 1E0000h-1EFFFFh 0F0000h–0F7FFFh 38 64/32 1F0000h-1FFFFFh 0F8000h–0FFFFFh 39 64/32 200000h-20FFFFh 100000h–107FFFh 40 64/32 210000h-21FFFFh 108000h–10FFFFh Protection Group 41 64/32 220000h-22FFFFh 110000h–117FFFh 42 64/32 230000h-23FFFFh 118000h–11FFFFh 43 64/32 240000h-24FFFFh 120000h–127FFFh 44 64/32 250000h-25FFFFh 128000h–12FFFFh Protection Group 45 64/32 260000h-26FFFFh 130000h–137FFFh 46 64/32 270000h-27FFFFh 138000h–13FFFFh 34/49 M29W640DT, M29W640DB Block KBytes/ KWords 47 64/32 48 64/32 Protection Block Group (x8) (x16) 280000h-28FFFFh 140000h–147FFFh 290000h-29FFFFh 148000h–14FFFFh Protection Group 49 64/32 2A0000h-2AFFFFh 150000h–157FFFh 50 64/32 2B0000h-2BFFFFh 158000h–15FFFFh 51 64/32 2C0000h-2CFFFFh 160000h–167FFFh 52 64/32 2D0000h-2DFFFFh 168000h–16FFFFh Protection Group 53 64/32 2E0000h-2EFFFFh 170000h–177FFFh 54 64/32 2F0000h-2FFFFFh 178000h–17FFFFh 55 64/32 300000h-30FFFFh 180000h–187FFFh 56 64/32 310000h-31FFFFh 188000h–18FFFFh Protection Group 57 64/32 320000h-32FFFFh 190000h–197FFFh 58 64/32 330000h-33FFFFh 198000h–19FFFFh 59 64/32 340000h-34FFFFh 1A0000h–1A7FFFh 60 64/32 350000h-35FFFFh 1A8000h–1AFFFFh Protection Group 61 64/32 360000h-36FFFFh 1B0000h–1B7FFFh 62 64/32 370000h-37FFFFh 1B8000h–1BFFFFh 63 64/32 380000h-38FFFFh 1C0000h–1C7FFFh 64 64/32 390000h-39FFFFh 1C8000h–1CFFFFh Protection Group 65 64/32 3A0000h-3AFFFFh 1D0000h–1D7FFFh 66 64/32 3B0000h-3BFFFFh 1D8000h–1DFFFFh 67 64/32 3C0000h-3CFFFFh 1E0000h–1E7FFFh 68 64/32 3D0000h-3DFFFFh 1E8000h–1EFFFFh Protection Group 69 64/32 3E0000h-3EFFFFh 1F0000h–1F7FFFh 70 64/32 3F0000h-3FFFFFh 1F8000h–1FFFFFh 71 64/32 400000h-40FFFFh 200000h–207FFFh 72 64/32 410000h-41FFFFh 208000h–20FFFFh Protection Group 73 64/32 420000h-42FFFFh 210000h–217FFFh 74 64/32 430000h-43FFFFh 218000h–21FFFFh 75 64/32 440000h-44FFFFh 220000h–227FFFh 76 64/32 450000h-45FFFFh 228000h–22FFFFh Protection Group 77 64/32 460000h-46FFFFh 230000h–237FFFh 78 64/32 470000h-47FFFFh 238000h–23FFFFh 35/49 M29W640DT, M29W640DB Block KBytes/ KWords 79 64/32 80 64/32 Protection Block Group (x8) (x16) 480000h-48FFFFh 240000h–247FFFh 490000h-49FFFFh 248000h–24FFFFh Protection Group 81 64/32 4A0000h-4AFFFFh 250000h–257FFFh 82 64/32 4B0000h-4BFFFFh 258000h–25FFFFh 83 64/32 4C0000h-4CFFFFh 260000h–267FFFh 84 64/32 4D0000h-4DFFFFh 268000h–26FFFFh Protection Group 85 64/32 4E0000h-4EFFFFh 270000h–277FFFh 86 64/32 4F0000h-4FFFFFh 278000h–27FFFFh 87 64/32 500000h-50FFFFh 280000h–287FFFh 88 64/32 510000h-51FFFFh 288000h–28FFFFh Protection Group 89 64/32 520000h-52FFFFh 290000h–297FFFh 90 64/32 530000h-53FFFFh 298000h–29FFFFh 91 64/32 540000h-54FFFFh 2A0000h–2A7FFFh 92 64/32 550000h-55FFFFh 2A8000h–2AFFFFh Protection Group 93 64/32 560000h-56FFFFh 2B0000h–2B7FFFh 94 64/32 570000h-57FFFFh 2B8000h–2BFFFFh 95 64/32 580000h-58FFFFh 2C0000h–2C7FFFh 96 64/32 590000h-59FFFFh 2C8000h–2CFFFFh Protection Group 97 64/32 5A0000h-5AFFFFh 2D0000h–2D7FFFh 98 64/32 5B0000h-5BFFFFh 2D8000h–2DFFFFh 99 64/32 5C0000h-5CFFFFh 2E0000h–2E7FFFh 100 64/32 5D0000h-5DFFFFh 2E8000h–2EFFFFh Protection Group 101 64/32 5E0000h-5EFFFFh 2F0000h–2F7FFFh 102 64/32 5F0000h-5FFFFFh 2F8000h–2FFFFFh 103 64/32 600000h-60FFFFh 300000h–307FFFh 104 64/32 610000h-61FFFFh 308000h–30FFFFh Protection Group 105 64/32 620000h-62FFFFh 310000h–317FFFh 106 64/32 630000h-63FFFFh 318000h–31FFFFh 107 64/32 640000h-64FFFFh 320000h–327FFFh 108 64/32 650000h-65FFFFh 328000h–32FFFFh Protection Group 109 64/32 660000h-66FFFFh 330000h–337FFFh 110 64/32 670000h-67FFFFh 338000h–33FFFFh 36/49 M29W640DT, M29W640DB Block KBytes/ KWords 111 64/32 112 64/32 Protection Block Group (x8) (x16) 680000h-68FFFFh 340000h–347FFFh 690000h-69FFFFh 348000h–34FFFFh Protection Group 113 64/32 6A0000h-6AFFFFh 350000h–357FFFh 114 64/32 6B0000h-6BFFFFh 358000h–35FFFFh 115 64/32 6C0000h-6CFFFFh 360000h–367FFFh 116 64/32 6D0000h-6DFFFFh 368000h–36FFFFh Protection Group 117 64/32 6E0000h-6EFFFFh 370000h–377FFFh 118 64/32 6F0000h-6FFFFFh 378000h–37FFFFh 119 64/32 700000h-70FFFFh 380000h–387FFFh 120 64/32 710000h-71FFFFh 388000h–38FFFFh Protection Group 121 64/32 720000h-72FFFFh 390000h–397FFFh 122 64/32 730000h-73FFFFh 398000h–39FFFFh 123 64/32 740000h-74FFFFh 3A0000h–3A7FFFh 124 64/32 750000h-75FFFFh 3A8000h–3AFFFFh Protection Group 125 64/32 760000h-76FFFFh 3B0000h–3B7FFFh 126 64/32 770000h-77FFFFh 3B8000h–3BFFFFh 127 64/32 780000h-78FFFFh 3C0000h–3C7FFFh 128 64/32 790000h-79FFFFh 3C8000h–3CFFFFh Protection Group 129 64/32 7A0000h-7AFFFFh 3D0000h–3D7FFFh 130 64/32 7B0000h-7BFFFFh 3D8000h–3DFFFFh 131 64/32 7C0000h-7CFFFFh 3E0000h–3E7FFFh 132 64/32 7D0000h-7DFFFFh 3E8000h–3EFFFFh Protection Group 133 64/32 7E0000h-7EFFFFh 3F0000h–3F7FFFh 134 64/32 7F0000h-7FFFFFh 3F8000h–3FFFFFh Note: 1. Used as the Extended Block Addresses in Extended Block mode. 37/49 M29W640DT, M29W640DB APPENDIX B. COMMON FLASH INTERFACE (CFI) The Common Flash Interface is a JEDEC approved, standardized data structure that can be read from the Flash memory device. It allows a system software to query the device to determine various electrical and timing parameters, density information and functions supported by the memory. The system can interface easily with the device, enabling the software to upgrade itself when necessary. When the CFI Query Command is issued the device enters CFI Query mode and the data structure is read from the memory. Table 21. to Table 26. show the addresses used to retrieve the data. The CFI data structure also contains a security area where a 64 bit unique security number is written (see Table 26., Security Code Area). This area can be accessed only in Read mode by the final user. It is impossible to change the security number after it has been written by ST. Table 21. Query Structure Overview Address Sub-section Name Description x16 x8 10h 20h CFI Query Identification String Command set ID and algorithm data offset 1Bh 36h System Interface Information Device timing & voltage information 27h 4Eh Device Geometry Definition Flash device layout 40h 80h Primary Algorithm-specific Extended Query table Additional information specific to the Primary Algorithm (optional) 61h C2h Security Code Area 64 bit unique device number Note: Query data are always presented on the lowest order data outputs. Table 22. CFI Query Identification String Address Data Description x16 x8 10h 20h 0051h 11h 22h 0052h 12h 24h 0059h 13h 26h 0002h 14h 28h 0000h 15h 2Ah 0040h 16h 2Ch 0000h 17h 2Eh 0000h 18h 30h 0000h Alternate Vendor Command Set and Control Interface ID Code second vendor - specified algorithm supported 19h 32h 0000h Address for Alternate Algorithm extended Query table 1Ah 34h 0000h “Q” Query Unique ASCII String "QRY" "R" "Y" Primary Algorithm Command Set and Control Interface ID code 16 bit ID code defining a specific algorithm AMD Compatible Address for Primary Algorithm extended Query table (see Table 25.) P = 40h Note: Query data are always presented on the lowest order data outputs (DQ7-DQ0) only. DQ8-DQ15 are ‘0’. 38/49 Value NA NA M29W640DT, M29W640DB Table 23. CFI Query System Interface Information Address Data Description Value x16 x8 1Bh 36h 0027h VCC Logic Supply Minimum Program/Erase voltage bit 7 to 4BCD value in volts bit 3 to 0BCD value in 100 mV 2.7V 1Ch 38h 0036h VCC Logic Supply Maximum Program/Erase voltage bit 7 to 4BCD value in volts bit 3 to 0BCD value in 100 mV 3.6V 1Dh 3Ah 00B5h VPP [Programming] Supply Minimum Program/Erase voltage bit 7 to 4HEX value in volts bit 3 to 0BCD value in 100 mV 11.5V 1Eh 3Ch 00C5h VPP [Programming] Supply Maximum Program/Erase voltage bit 7 to 4HEX value in volts bit 3 to 0BCD value in 100 mV 12.5V 1Fh 3Eh 0004h Typical timeout per single byte/word program = 2n µs 16µs 20h 40h 0000h Typical timeout for minimum size write buffer program = 2n µs NA 21h 42h 000Ah Typical timeout per individual Block Erase = 2n ms 1s 22h 44h 0000h Typical timeout for full Chip Erase = 2n ms NA 23h 46h 0004h Maximum timeout for byte/word program = 2n times typical 256 µs 24h 48h 0000h Maximum timeout for write buffer program = 2n times typical NA 25h 4Ah 0003h Maximum timeout per individual Block Erase = 2n times typical 8s 26h 4Ch 0000h Maximum timeout for Chip Erase = 2n times typical NA Table 24. Device Geometry Definition Address Data Description Value x16 x8 27h 4Eh 0017h Device Size = 2n in number of bytes 8 MByte 28h 29h 50h 52h 0002h 0000h Flash Device Interface Code description x8, x16 Async. 2Ah 2Bh 54h 56h 0000h 0000h Maximum number of bytes in multi-byte program or page = 2n NA 2Ch 58h 0002h Number of Erase Block Regions. It specifies the number of regions containing contiguous Erase Blocks of the same size. 2 2Dh 2Eh 5Ah 5Ch 0007h 0000h Region 1 Information Number of Erase Blocks of identical size = 0007h+1 8 2Fh 30h 5Eh 60h 0020h 0000h Region 1 Information Block size in Region 1 = 0020h * 256 byte 31h 32h 62h 64h 007Eh 0000h Region 2 Information Number of Erase Blocks of identical size= 007Eh+1 33h 34h 66h 68h 0000h 0001h Region 2 Information Block size in Region 2 = 0100h * 256 byte 8Kbyte 127 64Kbyte 39/49 M29W640DT, M29W640DB Address Data Description x16 x8 35h 36h 37h 38h 6Ah 6Ch 6Eh 70h 0000h 0000h 0000h 0000h Region 3 Information Number of Erase Blocks of identical size=007Fh+1 Region 3 Information Block size in Region 3 = 0000h * 256 byte 39h 3Ah 3Bh 3Ch 72h 74h 76h 78h 0000h 0000h 0000h 0000h Region 4 Information Number of Erase Blocks of Identical size=007Fh+1 Region 4 Information Block size in Region 4 = 0000h * 256 byte Value 0 0 0 0 Note: For Bottom Boot devices, Erase Block Region 1 is located from address 000000h to 007FFFh and Erase Block Region 2 from address 008000h to 3FFFFFh. For Top Boot devices, Erase Block Region 1 is located from address 000000h to 3F7FFFh and Erase Block Region 2 from address 3F8000h to 3FFFFFh. Table 25. Primary Algorithm-Specific Extended Query Table Address Data Description Value x16 x8 40h 80h 0050h 41h 82h 0052h 42h 84h 0049h 43h 86h 0031h Major version number, ASCII “1” 44h 88h 0033h Minor version number, ASCII "3" 45h 8Ah 0000h Address Sensitive Unlock (bits 1 to 0) 00h = required, 01h = not required Silicon Revision Number (bits 7 to 2) Yes 46h 8Ch 0002h Erase Suspend 00h = not supported, 01h = Read only, 02 = Read and Write 2 47h 8Eh 0004h Block Protection 00h = not supported, x = number of blocks per protection group 4 48h 90h 0001h Temporary Block Unprotect 00h = not supported, 01h = supported Yes 49h 92h 0004h Block Protect /Unprotect 04 = M29W640D 04 4Ah 94h 0000h Simultaneous Operations, 00h = not supported No 4Bh 96h 0000h Burst Mode, 00h = not supported, 01h = supported No 4Ch 98h 0000h Page Mode, 00h = not supported, 01h = 4 page word, 02h = 8 page word No 4Dh 9Ah 00B5h VPP Supply Minimum Program/Erase voltage bit 7 to 4 HEX value in volts bit 3 to 0 BCD value in 100 mV 11.5V 4Eh 9Ch 00C5h VPP Supply Maximum Program/Erase voltage bit 7 to 4 HEX value in volts bit 3 to 0 BCD value in 100 mV 12.5V 4Fh 9Eh 0002h 0003h 40/49 "P" Primary Algorithm extended Query table unique ASCII string “PRI” "R" "I" Top/Bottom Boot Block Flag 02h = Bottom Boot device 03h = Top Boot device – M29W640DT, M29W640DB Address Data x16 x8 50h A0h Description 0000h Program Suspend 00h = Not Supported 01h = Supported Value _ Table 26. Security Code Area Address Data x16 x8 61h C3h, C2h XXXX 62h C5h, C4h XXXX 63h C7h, C6h XXXX 64h C9h, C8h XXXX Description 64 bit: unique device number 41/49 M29W640DT, M29W640DB APPENDIX C. EXTENDED MEMORY BLOCK The M29W640D has an extra block, the Extended Block, that can be accessed using a dedicated command. This Extended Block is 32 KWords in x16 mode and 64 KBytes in x8 mode. It is used as a security block (to provide a permanent security identification number) or to store additional information. The Extended Block is either Factory Locked or Customer Lockable, its status is indicated by bit DQ7. This bit is permanently set to either ‘1’ or ‘0’ at the factory and cannot be changed. When set to ‘1’, it indicates that the device is factory locked and the Extended Block is protected. When set to ‘0’, it indicates that the device is customer lockable and the Extended Block is unprotected. Bit DQ7 being permanently locked to either ‘1’ or ‘0’ is another security feature which ensures that a customer lockable device cannot be used instead of a factory locked one. Bit DQ7 is the most significant bit in the Extended Block Verify Code and a specific procedure must be followed to read it. See “Extended Memory Block Verify Code” in Table 2., Bus Operations, BYTE = VIL and Table 3., Bus Operations, BYTE = VIH, for details of how to read bit DQ7. The Extended Block can only be accessed when the device is in Extended Block mode. For details of how the Extended Block mode is entered and exited, refer to the Enter Extended Block Command and Exit Extended Block Command paragraphs, and to Table 4., Commands, 16-bit mode, BYTE = VIH and Table 5., Commands, 8-bit mode, BYTE = VIL. Factory Locked Extended Block In devices where the Extended Block is factory locked, the Security Identification Number is written to the Extended Block address space (see Table 27., Extended Block Address and Data) in the factory. The DQ7 bit is set to ‘1’ and the Extended Block cannot be unprotected. Customer Lockable Extended Block A device where the Extended Block is customer lockable is delivered with the DQ7 bit set to ‘0’ and the Extended Block unprotected. It is up to the customer to program and protect the Extended Block but care must be taken because the protection of the Extended Block is not reversible. There are two ways of protecting the Extended Block: ■ Issue the Enter Extended Block command to place the device in Extended Block mode, then use the In-System Technique with RP either at VIH or at VID (refer to APPENDIX D., In-System Technique and to the corresponding flowcharts, Figures 18 and 19, for a detailed explanation of the technique). ■ Issue the Enter Extended Block command to place the device in Extended Block mode, then use the Programmer Technique (refer to APPENDIX D., Programmer Technique and to the corresponding flowcharts, Figures 16 and 17, for a detailed explanation of the technique). Once the Extended Block is programmed and protected, the Exit Extended Block command must be issued to exit the Extended Block mode and return the device to Read mode. Table 27. Extended Block Address and Data Address(1) Device Data x8 x16 Factory Locked 7F0000h-7F000Fh 3F8000h-3F8007h Security Identification Number 7F0010h-7FFFFFh 3F8008h-3FFFFFh Unavailable 000000h-00000Fh 000000h-000007h Security Identification Number 000010h-00FFFFh 000008h-007FFFh Unavailable M29W640DT M29W640DB Note: 1. See Tables 19 and 20, Top and Bottom Boot Block Addresses. 42/49 Customer Lockable Determined by Customer Determined by Customer M29W640DT, M29W640DB APPENDIX D. BLOCK PROTECTION Block protection can be used to prevent any operation from modifying the data stored in the memory. The blocks are protected in groups, refer to APPENDIX A., Table 19. and Table 20. for details of the Protection Groups. Once protected, Program and Erase operations within the protected group fail to change the data. There are three techniques that can be used to control Block Protection, these are the Programmer technique, the In-System technique and Temporary Unprotection. Temporary Unprotection is controlled by the Reset/Block Temporary Unprotection pin, RP; this is described in the Signal Descriptions section. Programmer Technique The Programmer technique uses high (VID) voltage levels on some of the bus pins. These cannot be achieved using a standard microprocessor bus, therefore the technique is recommended only for use in Programming Equipment. To protect a group of blocks follow the flowchart in Figure 16., Programmer Equipment Group Protect Flowchart. To unprotect the whole chip it is necessary to protect all of the groups first, then all groups can be unprotected at the same time. To unprotect the chip follow Figure 17., Programmer Equipment Chip Unprotect Flowchart. Table 28., Programmer Technique Bus Operations, BYTE = VIH or VIL, gives a summary of each operation. The timing on these flowcharts is critical. Care should be taken to ensure that, where a pause is specified, it is followed as closely as possible. Do not abort the procedure before reaching the end. Chip Unprotect can take several seconds and a user message should be provided to show that the operation is progressing. In-System Technique The In-System technique requires a high voltage level on the Reset/Blocks Temporary Unprotect pin, RP(1). This can be achieved without violating the maximum ratings of the components on the microprocessor bus, therefore this technique is suitable for use after the memory has been fitted to the system. To protect a group of blocks follow the flowchart in Figure 18., In-System Equipment Group Protect Flowchart. To unprotect the whole chip it is necessary to protect all of the groups first, then all the groups can be unprotected at the same time. To unprotect the chip follow Figure 19., In-System Equipment Chip Unprotect Flowchart. The timing on these flowcharts is critical. Care should be taken to ensure that, where a pause is specified, it is followed as closely as possible. Do not allow the microprocessor to service interrupts that will upset the timing and do not abort the procedure before reaching the end. Chip Unprotect can take several seconds and a user message should be provided to show that the operation is progressing. Note: 1. RP can be either at VIH or at VID when using the In-System Technique to protect the Extended Block. Table 28. Programmer Technique Bus Operations, BYTE = VIH or VIL E G W Address Inputs A0-A21 Data Inputs/Outputs DQ15A–1, DQ14-DQ0 Block (Group) Protect(1) VIL VID VIL Pulse A9 = VID, A12-A21 Block Address Others = X X Chip Unprotect VID VID VIL Pulse A9 = VID, A12 = VIH, A15 = VIH Others = X X Block (Group) Protection Verify VIL VIL VIH A0 = VIL, A1 = VIH, A6 = VIL, A9 = VID, A12-A21 Block Address Others = X Pass = XX01h Retry = XX00h Block (Group) Unprotection Verify VIL VIL VIH A0 = VIL, A1 = VIH, A6 = VIH, A9 = VID, A12-A21 Block Address Others = X Retry = XX01h Pass = XX00h Operation Note: 1. Block Protection Groups are shown in APPENDIX A., Tables 19 and 20. 43/49 M29W640DT, M29W640DB Figure 16. Programmer Equipment Group Protect Flowchart START Set-up ADDRESS = GROUP ADDRESS W = VIH n=0 G, A9 = VID, E = VIL Protect Wait 4µs W = VIL Wait 100µs W = VIH E, G = VIH, A0, A6 = VIL, A1 = VIH E = VIL Verify Wait 4µs G = VIL Wait 60ns Read DATA DATA NO = 01h YES ++n = 25 A9 = VIH E, G = VIH NO End YES PASS A9 = VIH E, G = VIH FAIL Note: Block Protection Groups are shown in APPENDIX D., Table 19. and Table 20.. 44/49 AI05574 M29W640DT, M29W640DB Figure 17. Programmer Equipment Chip Unprotect Flowchart START Set-up PROTECT ALL GROUPS n=0 CURRENT GROUP = 0 A6, A12, A15 = VIH(1) E, G, A9 = VID Unprotect Wait 4µs W = VIL Wait 10ms W = VIH E, G = VIH ADDRESS = CURRENT GROUP ADDRESS A0 = VIL, A1, A6 = VIH E = VIL Wait 4µs G = VIL INCREMENT CURRENT GROUP Verify Wait 60ns Read DATA NO End NO DATA = 00h YES ++n = 1000 LAST GROUP YES YES A9 = VIH E, G = VIH A9 = VIH E, G = VIH FAIL PASS NO AI05575 Note: Block Protection Groups are shown in APPENDIX D., Table 19. and Table 20.. 45/49 M29W640DT, M29W640DB Figure 18. In-System Equipment Group Protect Flowchart Set-up START n=0 RP = VID Protect WRITE 60h ADDRESS = GROUP ADDRESS A0 = VIL, A1 = VIH, A6 = VIL WRITE 60h ADDRESS = GROUP ADDRESS A0 = VIL, A1 = VIH, A6 = VIL Wait 100µs Verify WRITE 40h ADDRESS = GROUP ADDRESS A0 = VIL, A1 = VIH, A6 = VIL Wait 4µs READ DATA ADDRESS = GROUP ADDRESS A0 = VIL, A1 = VIH, A6 = VIL DATA NO = 01h YES End RP = VIH ISSUE READ/RESET COMMAND PASS ++n = 25 NO YES RP = VIH ISSUE READ/RESET COMMAND FAIL AI05576 Note: 1. Block Protection Groups are shown in APPENDIX D., Table 19. and Table 20.. 2. RP can be either at VIH or at VID when using the In-System Technique to protect the Extended Block. 46/49 M29W640DT, M29W640DB Figure 19. In-System Equipment Chip Unprotect Flowchart START Set-up PROTECT ALL GROUPS n=0 CURRENT GROUP = 0 RP = VID WRITE 60h ANY ADDRESS WITH A0 = VIL, A1 = VIH, A6 = VIH Unprotect WRITE 60h ANY ADDRESS WITH A0 = VIL, A1 = VIH, A6 = VIH Wait 10ms Verify WRITE 40h ADDRESS = CURRENT GROUP ADDRESS A0 = VIL, A1 = VIH, A6 = VIH Wait 4µs READ DATA ADDRESS = CURRENT GROUP ADDRESS A0 = VIL, A1 = VIH, A6 = VIH NO End NO DATA = 00h INCREMENT CURRENT GROUP YES ++n = 1000 YES LAST GROUP NO YES RP = VIH RP = VIH ISSUE READ/RESET COMMAND ISSUE READ/RESET COMMAND FAIL PASS AI05577 Note: Block Protection Groups are shown in APPENDIX D., Table 19. and Table 20.. 47/49 M29W640DT, M29W640DB REVISION HISTORY Table 29. Document Revision History Date Version 14-Dec-2001 -01 Document released 19-Apr-2002 -02 Description of Ready/Busy signal clarified (and Figure 12. modified) Clarified allowable commands during Block Erase Clarified the mode the device returns to in the CFI Read Query command section tPLYH (time to reset device) respecified. Correction to table of Commands. 24-Apr-2002 -03 Values for addresses 23h and 25h corrected in CFI Query System Interface Information table in Appendix B 05-Sep-2002 3.1 When in Extended Block mode, the block at the boot block address can be used as OTP. Value of electronic signature changed. Data Toggle Flow chart corrected. SO44 package removed. Double Word Program Time (typ) changed to 20s. Revision numbering modified: a minor revision will be indicated by incrementing the digit after the dot, and a major revision, by incrementing the digit before the dot (revision version 03 equals 3.0). 08-Jan-2003 3.2 Values corrected for typical times for Double Word Program (Byte or Word) and Chip Program (Quadruple Byte, Double Word) in the Program, Erase Times and Program, Erase Endurance Cycles table. Document promoted from Product Preview to Preliminary Data. 3.3 Data Retention and Erase Suspend Latency Time parameters added to Table 6., Program, Erase Times and Program, Erase Endurance Cycles, and Typical after 100k W/E Cycles column removed. IID (Identification) current removed from Table 11., DC Characteristics. Data modified at addresses 2Eh, 31h, 32h in Table 24. Extended Memory Block Verify Codes modified in Tables 2 and 3, “Bus Operations, BYTE = VIL” and “Bus Operations, BYTE = VIH”, respectively. Block 75 address space corrected for x8 mode in Table 19., Top Boot Block Addresses, M29W640DT, and Block 71 address space corrected for x8 mode in Table 20., Bottom Boot Block Addresses, M29W640DB. APPENDIX C., EXTENDED MEMORY BLOCK, added. VSS pin connection to ground clarified. Lead-free package options E and F added to Table 18., Ordering Information Scheme. 2-Oct-2003 3.4 Status of Ready/Busy signal for Erase Suspend Operation modified in Table 7, Status Register Bits. Double Word Program Command modified in COMMAND INTERFACE section. TLEAD parameter added in Table 8., Absolute Maximum Ratings. Note modified and addresses 31h to 3Ch added in Table 24., Device Geometry Definition. Addresses 43h and 4Eh modified; addresses 4Fh and 50h added in Table 25., Primary Algorithm-Specific Extended Query Table. 10-Nov-2003 3.5 70ns access time option removed. 19-Dec-2003 3.6 VPP and IPP test conditions updated in Table 11., DC Characteristics. Block Protect/Unprotect code updated in APPENDIX B., Table 25.. Customer Lockable Extended Block mechanism modified in APPENDIX C., EXTENDED MEMORY BLOCK. APPENDIX D., BLOCK PROTECTION updated: Note 1 added in the In-System Technique section and Note 2 added below Figure 18., In-System Equipment Group Protect Flowchart. 10-Dec-2004 5.0 Document status updated to Full Datasheet. Status of Ready/Busy signal for Program Error, Chip Erase and Block Erase modified in Table 7., Status Register Bits. 04-Apr-2003 48/49 Revision Details M29W640DT, M29W640DB Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners © 2004 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 49/49