M40SZ100Y M40SZ100W 5 V or 3 V NVRAM supervisor for LPSRAM Features ■ Convert low power SRAMs into NVRAMs ■ 5 V or 3 V operating voltage ■ Precision power monitoring and power switching circuitry ■ Automatic write-protection when VCC is out-oftolerance ■ Choice of supply voltages and power-fail deselect voltages: – M40SZ100Y: VCC = 4.5 to 5.5 V; 4.20 V ≤ VPFD ≤ 4.50 V (contact local ST sales office for availability) – M40SZ100W: VCC = 2.7 to 3.6 V; 2.55 V ≤ VPFD ≤ 2.70 V 16 ■ Reset output (RST) for power on reset ■ 1.25 V reference (for PFI/PFO) ■ Less than 10 ns chip enable access propagation delay (at 5 V) ■ Optional packaging includes a 28-lead SOIC and SNAPHAT® top (to be ordered separately) ■ 28-lead SOIC package provides direct connection for a SNAPHAT top which contains the battery (contact local ST sales office for availability) ■ Battery low pin (BL) ■ RoHS compliant – Lead-free second level interconnect October 2010 Doc ID 7528 Rev 3 1 SO16 (MQ) SNAPHAT (SH) battery 28 1 SOH28 (MH) 1/24 www.st.com 1 Contents M40SZ100Y, M40SZ100W Contents 1 Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 2 Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 2.1 Data retention lifetime calculation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 2.2 Power-on reset output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 2.3 Reset input (RSTIN) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 2.4 Battery low pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 2.5 Power-fail input/output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 2.6 VCC noise and negative going transients . . . . . . . . . . . . . . . . . . . . . . . . . 13 3 Maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 4 DC and AC parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 5 Package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 6 Part numbering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 7 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 2/24 Doc ID 7528 Rev 3 M40SZ100Y, M40SZ100W List of tables List of tables Table 1. Table 2. Table 3. Table 4. Table 5. Table 6. Table 7. Table 8. Table 9. Table 10. Table 11. Table 12. Table 13. Table 14. Signal names . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 Power down/up AC characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Reset AC characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 DC and AC measurement conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 Capacitance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 DC characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 SO16 – 16-lead plastic small outline package mechanical data. . . . . . . . . . . . . . . . . . . . . 18 SOH28 – 28-lead plastic small outline, battery SNAPHAT, pack. mech. data . . . . . . . . . . 19 SH – 4-pin SNAPHAT housing for 48 mAh battery, package mechanical data . . . . . . . . . 20 SH – 4-pin SNAPHAT housing for 120 mAh battery, package mechanical data . . . . . . . . 21 Ordering information scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 SNAPHAT® battery table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 Document revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 Doc ID 7528 Rev 3 3/24 List of figures M40SZ100Y, M40SZ100W List of figures Figure 1. Figure 2. Figure 3. Figure 4. Figure 5. Figure 6. Figure 7. Figure 8. Figure 9. Figure 10. Figure 11. Figure 12. Figure 13. Figure 14. Figure 15. 4/24 Logic diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 SOIC16 connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 SOIC28 connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 Hardware hookup . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Power down timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Power up timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 RSTIN timing waveform . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Supply voltage protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 AC testing load circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 AC testing input/output waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 SO16 – 16-lead plastic small package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 SOH28 – 28-lead plastic small outline, 4-socket battery SNAPHAT, package outline . . . . 19 SH – 4-pin SNAPHAT housing for 48 mAh battery, package outline . . . . . . . . . . . . . . . . . 20 SH – 4-pin SNAPHAT housing for 120 mAh battery, package outline . . . . . . . . . . . . . . . . 21 Doc ID 7528 Rev 3 M40SZ100Y, M40SZ100W 1 Description Description The M40SZ100Y/W NVRAM controller is a self-contained device which converts a standard low-power SRAM into a non-volatile memory. A precision voltage reference and comparator monitors the VCC input for an out-of-tolerance condition. When an invalid VCC condition occurs, the conditioned chip enable output (ECON) is forced inactive to write protect the stored data in the SRAM. During a power failure, the SRAM is switched from the VCC pin to the lithium cell within the SNAPHAT® (or external battery for the 16-lead SOIC) to provide the energy required for data retention. On a subsequent power-up, the SRAM remains write protected until a valid power condition returns. The 28-pin, 330 mil SOIC provides sockets with gold plated contacts for direct connection to a separate SNAPHAT® housing containing the battery. The SNAPHAT housing has gold plated pins which mate with the sockets, ensuring reliable connection. The housing is keyed to prevent improper insertion. This unique design allows the SNAPHAT battery package to be mounted on top of the SOIC package after the completion of the surface mount process which greatly reduces the board manufacturing process complexity of either directly soldering or inserting a battery into a soldered holder. Providing non-volatility becomes a “SNAP.” This feature is also available in the “topless” 16-pin SOIC package (MQ). Insertion of the SNAPHAT housing after reflow prevents potential battery damage due to the high temperatures required for device surface-mounting. The SNAPHAT housing is also keyed to prevent reverse insertion. The 28-pin SOIC and battery packages are shipped separately in plastic anti-static tubes or in tape & reel form. For the 28-lead SOIC, the battery/crystal package (e.g., SNAPHAT) part number is M4Z28-BR00SH (for 48 mAh battery) or M4Z32-BR00SH (for 120 mAh battery). Caution: Do not place the SNAPHAT battery top in conductive foam, as this will drain the lithium button-cell battery. Figure 1. Logic diagram VCC VBAT(1) VOUT E PFI BL M40SZ100Y M40SZ100W ECON PFO RSTIN RST VSS AI03933 1. For 16-pin SOIC package only. Doc ID 7528 Rev 3 5/24 Description M40SZ100Y, M40SZ100W Table 1. Signal names E Chip enable input ECON Conditioned chip enable output RST Reset output (open drain) RSTIN BL Reset input Battery low output (open drain) VOUT Supply voltage output VCC Supply voltage VBAT (1) Backup supply voltage PFI Power fail input PFO Power fail output VSS Ground NC Not connected internally 1. For SO16 only. Figure 2. SOIC16 connections NC NC RST NC RSTIN PFO VBAT VSS 1 16 2 15 3 14 4 M40SZ100Y 13 5 M40SZ100W 12 6 11 7 10 8 9 VCC NC VOUT NC PFI BL E ECON AI03935 6/24 Doc ID 7528 Rev 3 M40SZ100Y, M40SZ100W Figure 3. Description SOIC28 connections BL NC NC NC NC NC NC NC RSTIN NC NC NC PFO VSS Figure 4. 28 1 27 2 26 3 25 4 24 5 23 6 7 M40SZ100Y 22 8 M40SZ100W 21 20 9 19 10 18 11 17 12 16 13 15 14 VCC NC NC VOUT NC NC PFI NC E NC RST NC NC ECON AI03934 Block diagram VCC VOUT VBAT VBL= 2.5V COMPARE VSO = 2.5V COMPARE VPFD= 4.4V COMPARE BL (1) POR (2.65V for SZ100W) RSTIN RST(1) E ECON PFI COMPARE PFO 1.25V AI04766 1. Open drain output Doc ID 7528 Rev 3 7/24 Description Figure 5. M40SZ100Y, M40SZ100W Hardware hookup 3.0V, 3.3V or 5V Regulator Unregulated Voltage VIN VCC 0.1µF VCC VOUT VCC M40SZ100Y M40SZ100W E From Microprocessor RSTIN R1 0.1µF 1Mb or 4Mb LPSRAM E ECON PFI PFO To Microprocessor NMI VSS RST To Microprocessor Reset BL To Battery Monitor Circuit R2 VBAT (1) AI04767 1. User supplied for the 16-pin package 8/24 Doc ID 7528 Rev 3 M40SZ100Y, M40SZ100W 2 Operation Operation The M40SZ100Y/W, as shown in Figure 5 on page 8, can control one (two, if placed in parallel) standard low-power SRAM. This SRAM must be configured to have the chip enable input disable all other input signals. Most slow, low-power SRAMs are configured like this, however many fast SRAMs are not. During normal operating conditions, the conditioned chip enable (ECON) output pin follows the chip enable (E) input pin with timing shown in Table 2 on page 11. An internal switch connects VCC to VOUT. This switch has a voltage drop of less than 0.3 V (IOUT1). When VCC degrades during a power failure, ECON is forced inactive independent of E. In this situation, the SRAM is unconditionally write protected as VCC falls below an out-of-tolerance threshold (VPFD). For the M40SZ100Y/W the power fail detection value associated with VPFD is shown in Table 7 on page 17. If chip enable access is in progress during a power fail detection, that memory cycle continues to completion before the memory is write protected. If the memory cycle is not terminated within time tWPT, ECON is unconditionally driven high, write protecting the SRAM. A power failure during a WRITE cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the SRAM's contents. At voltages below VPFD (min), the user can be assured the memory will be write protected within the Write Protect Time (tWPT) provided the VCC fall time does not exceed tF (see Table 2 on page 11). As VCC continues to degrade, the internal switch disconnects VCC and connects the internal battery to VOUT. This occurs at the switchover voltage (VSO). Below the VSO, the battery provides a voltage VOHB to the SRAM and can supply current IOUT2 (see Table 7 on page 17). When VCC rises above VSO, VOUT is switched back to the supply voltage. Output ECON is held inactive for tCER (120ms maximum) after the power supply has reached VPFD, independent of the E input, to allow for processor stabilization (see Figure 7 on page 11). 2.1 Data retention lifetime calculation Most low power SRAMs on the market today can be used with the M40SZ100Y/W NVRAM Controller. There are, however some criteria which should be used in making the final choice of which SRAM to use. The SRAM must be designed in a way where the chip enable input disables all other inputs to the SRAM. This allows inputs to the M40SZ100Y/W and SRAMs to be “Don't care” once VCC falls below VPFD(min) (see Figure 6 on page 10). The SRAM should also guarantee data retention down to VCC = 2.0 V. The chip enable access time must be sufficient to meet the system needs with the chip enable propagation delays included. If data retention lifetime is a critical parameter for the system, it is important to review the data retention current specifications for the particular SRAMs being evaluated. Most SRAMs specify a data retention current at 3.0 V. Manufacturers generally specify a typical condition for room temperature along with a worst case condition (generally at elevated temperatures). The system level requirements will determine the choice of which value to use. The data retention current value of the SRAMs can then be added to the ICCDR value of the M40SZ100Y/W to determine the total current requirements for data retention. The available battery capacity for the SNAPHAT® of your choice (see Table 13 on page 22) can then be divided by this current to determine the amount of data retention available. Doc ID 7528 Rev 3 9/24 Operation Caution: M40SZ100Y, M40SZ100W Take care to avoid inadvertent discharge through VOUT and ECON after battery has been attached. For a further more detailed review of lifetime calculations, please see application note AN1012. Figure 6. Power down timing VCC VPFD (max) VPFD VPFD (min) VSO tF tFB E tWPT VOHB ECON RST PFO VALID AI03936 10/24 Doc ID 7528 Rev 3 M40SZ100Y, M40SZ100W Figure 7. Operation Power up timing VCC VPFD (max) VPFD VPFD (min) VSO tR tRB tCER E tEPD ECON tEPD VOHB tREC RST PFO VALID AI03937 Table 2. Power down/up AC characteristics Parameter(1) Symbol Min tF(2) tFB(3) VPFD (max) to VPFD (min) VCC fall time VPFD (min) to VSS VCC fall time 10 tPFD PFI to PFO propagation delay 15 tR 300 Chip enable propagation delay (low or high) Unit µs µs 25 µs M40SZ100Y 10 ns M40SZ100W 15 ns VPFD(min) to VPFD (max) VCC rise time tEPD Max 10 µs tRB VSS to VPFD (min) VCC rise time 1 tCER Chip enable recovery 40 120 ms tREC VPFD (max) to RST high 40 200 ms tWPT Write protect time 40 200 µs µs 1. Valid for ambient operating temperature: TA = –40 to 85 °C; VCC = 2.7 to 3.6 V or 4.5 to 5.5 V(except where noted). 2. VPFD (max) to VPFD (min) fall time of less than tF may result in deselection/write protection not occurring until 200 µs after VCC passes VPFD (min). 3. VPFD (min) to VSS fall time of less than tFB may cause corruption of RAM data. Doc ID 7528 Rev 3 11/24 Operation 2.2 M40SZ100Y, M40SZ100W Power-on reset output All microprocessors have a reset input which forces them to a known state when starting. The M40SZ100Y/W has a reset output (RST) pin which is guaranteed to be low by VPFD (see Table 7 on page 17). This signal is an open drain configuration. An appropriate pull-up resistor to VCC should be chosen to control the rise time. This signal will be valid for all voltage conditions, even when VCC equals VSS (with valid battery voltage). Once VCC exceeds the power failure detect voltage VPFD, an internal timer keeps RST low for tREC to allow the power supply to stabilize. 2.3 Reset input (RSTIN) The M40SZ100Y/W provides one independent input which can generate an output reset. The duration and function of this reset is identical to a reset generated by a power cycle. Table 3 and Figure 8 illustrate the AC reset characteristics of this function. Pulses shorter than tRLRH will not generate a reset condition. RSTIN is internally pulled up to VCC through a 100 kΩ resistor. Figure 8. RSTIN timing waveform RSTIN tRLRH RST (1) tR1HRH AI04768 1. With pull-up resistor Table 3. Reset AC characteristics Parameter(1) Symbol tRLRH (2) tR1HRH(3) Min RSTIN low to RSTIN high 200 RSTIN high to RST high 40 Max Unit 200 ms ns 1. Valid for ambient operating temperature: TA = –40 to 85 °C; VCC = 2.7 to 3.6 V or 4.5 to 5.5 V (except where noted). 2. Pulse width less than 50 ns will result in no RESET (for noise immunity). 3. CL = 5 pF (see Figure 10 on page 16). 2.4 Battery low pin The M40SZ100Y/W automatically performs battery voltage monitoring upon power-up, and at factory-programmed time intervals of at least 24 hours. The Battery Low (BL) pin will be asserted if the battery voltage is found to be less than approximately 2.5 V. The BL pin will remain asserted until completion of battery replacement and subsequent battery low monitoring tests, either during the next power-up sequence or the next scheduled 24-hour interval. 12/24 Doc ID 7528 Rev 3 M40SZ100Y, M40SZ100W Operation If a battery low is generated during a power-up sequence, this indicates that the battery is below 2.5 V and may not be able to maintain data integrity in the SRAM. Data should be considered suspect, and verified as correct. A fresh battery should be installed. If a battery low indication is generated during the 24-hour interval check, this indicates that the battery is near end of life. However, data is not compromised due to the fact that a nominal VCC is supplied. In order to insure data integrity during subsequent periods of battery back-up mode, the battery should be replaced. The M40SZ100Y/W only monitors the battery when a nominal VCC is applied to the device. Thus applications which require extensive durations in the battery back-up mode should be powered-up periodically (at least once every few months) in order for this technique to be beneficial. Additionally, if a battery low is indicated, data integrity should be verified upon power-up via a checksum or other technique. The BL pin is an open drain output and an appropriate pull-up resistor to VCC should be chosen to control the rise time. 2.5 Power-fail input/output The power-fail input (PFI) is compared to an internal reference voltage (independent from the VPFD comparator). If PFI is less than the power-fail threshold (VPFI), the power-fail output (PFO) will go low. This function is intended for use as an undervoltage detector to signal a failing power supply. Typically PFI is connected through an external voltage divider (see Figure 5 on page 8) to either the unregulated DC input (if it is available) or the regulated output of the VCC regulator. The voltage divider can be set up such that the voltage at PFI falls below VPFI several milliseconds before the regulated VCC input to the M40SZ100Y/W or the microprocessor drops below the minimum operating voltage. During battery backup, the power-fail comparator turns off and PFO goes (or remains) low. This occurs after VCC drops below VPFD(min). When power returns, PFO is forced high, irrespective of VPFI for the write protect time (tREC), which is the time from VPFD (max) until the inputs are recognized. At the end of this time, the power-fail comparator is enabled and PFO follows PFI. If the comparator is unused, PFI should be connected to VSS and PFO left unconnected. 2.6 VCC noise and negative going transients ICC transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the VCC bus. These transients can be reduced if capacitors are used to store energy which stabilizes the VCC bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of 0.1 µF (as shown in Figure 9 on page 14) is recommended in order to provide the needed filtering. In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on VCC that drive it to values below VSS by as much as one volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, STMicroelectronics recommends connecting a Schottky diode from VCC to VSS (cathode connected to VCC, anode to VSS). Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount. Doc ID 7528 Rev 3 13/24 Operation M40SZ100Y, M40SZ100W Figure 9. Supply voltage protection VCC VCC 0.1µF DEVICE VSS AI00622 14/24 Doc ID 7528 Rev 3 M40SZ100Y, M40SZ100W 3 Maximum ratings Maximum ratings Stressing the device above the rating listed in the absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 4. Absolute maximum ratings Symbol TSTG TSLD(1) Parameter Value Unit SNAPHAT –40 to 85 °C SOIC –55 to 125 °C 260 °C –0.3 to VCC +0.3 V M40SZ100Y –0.3 to 7 V M40SZ100W –0.3 to 4.6 V Storage temperature (VCC off) Lead solder temperature for 10 seconds VIO Input or output voltages VCC Supply voltage IO Output current 20 mA PD Power dissipation 1 W 1. For SO package, Lead-free (Pb-free) lead finish: reflow at peak temperature of 260 °C (the time above 255 °C must not exceed 30 seconds). Caution: Negative undershoots below –0.3 V are not allowed on any pin while in the battery backup mode. Caution: Do NOT wave solder SOIC to avoid damaging SNAPHAT sockets. Doc ID 7528 Rev 3 15/24 DC and AC parameters 4 M40SZ100Y, M40SZ100W DC and AC parameters This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC characteristic tables are derived from tests performed under the measurement conditions listed in Table 5: DC and AC measurement conditions. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters. Table 5. DC and AC measurement conditions Parameter M40SZ100Y M40SZ100W VCC supply voltage 4.5 to 5.5 V 2.7 to 3.6 V Ambient operating temperature –40 to 85 °C –40 to 85 °C Load capacitance (CL) 100 pF 50 pF Input rise and fall times ≤ 5 ns ≤ 5 ns Input pulse voltages 0.2 to 0.8VCC 0.2 to 0.8VCC Input and output timing ref. voltages 0.3 to 0.7VCC 0.3 to 0.7VCC Figure 10. AC testing load circuit 333Ω DEVICE UNDER TEST CL = 100pF or 50pF 1.73V CL includes JIG capacitance Note: AI02393 CL = 100 pF for M40SZ100Y and 50 pF for M40SZ100W. Figure 11. AC testing input/output waveforms 0.8VCC 0.7VCC 0.3VCC 0.2VCC Table 6. Capacitance Parameter(1)(2) Symbol CIN COUT(3) AI02568 Max Unit Input capacitance - 7 pF Output capacitance - 10 pF 1. Sampled only, not 100% tested. 2. At 25 °C, f = 1 MHz. 3. Outputs deselected. 16/24 Min Doc ID 7528 Rev 3 M40SZ100Y, M40SZ100W Table 7. Sym DC and AC parameters DC characteristics Parameter M40SZ100Y Test condition(1) Unit Min ICC ICCDR Supply current ILI ILO(4) Typ Max Outputs open 50 200 0 V ≤ VIN ≤ VCC Input leakage current (PFI) Min Typ 1 Data retention mode current(2) Input leakage current (3) M40SZ100W 50 ±1 –25 2 25 –25 2 Max 0.5 mA 200 nA ±1 µA 25 nA Output leakage current 0 V ≤ VOUT ≤ VCC ±1 ±1 µA VOUT current (active) VOUT > VCC – 0.3 175 100 mA IOUT2 VOUT current (battery backup) VOUT > VBAT – 0.3 100 100 µA VBAT Battery voltage 3.5(6) V IOUT1 (5) 2.5 3.0 3.5(6) 2.5 3.0 VIH Input high voltage 0.7VCC VCC + 0.3 0.7VCC VCC + 0.3 V VIL Input low voltage –0.3 0.3VCC –0.3 0.3VCC V VOH VOHB VOL VPFD Output high voltage(7) IOH = –1.0 mA 2.4 VOH battery backup(8) IOUT2 = –1.0 µA 2.5 2.9 3.5 2.5 V 2.9 3.5 V Output low voltage IOL = 3.0 mA 0.4 0.4 V Output low voltage (open drain)(9) IOL = 10 mA 0.4 0.4 V Power-fail deselect voltage PFI input threshold VPFI PFI hysteresis VSO 2.4 VCC = 5 V(Y) VCC = 3 V(V) PFI rising Battery backup switchover voltage 4.20 4.4 0 4.50 2.55 2.60 2.70 V 1.225 1.2 50 1.275 1.225 1.25 0 1.275 V 20 70 20 70 mV 2.5 2.5 V 1. Valid for ambient operating temperature: TA = –40 to 85 °C; VCC = 2.7 to 3.6 V or 4.5 to 5.5 V(except where noted). 2. Measured with VOUT and ECON open. 3. RSTIN internally pulled-up to VCC through 100 kΩ resistor. 4. Outputs deselected. 5. External SRAM must match SUPERVISOR chip VCC specification (3 V or 5 V). 6. For rechargeable backup, VBAT (max) may be considered VCC – 0.5 V. 7. For PFO pin (CMOS). 8. Chip enable output (ECON) can only sustain CMOS leakage currents in the battery backup mode. Higher leakage currents will reduce battery life. 9. For RST & BL pins (open drain). Doc ID 7528 Rev 3 17/24 Package mechanical data 5 M40SZ100Y, M40SZ100W Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark. Figure 12. SO16 – 16-lead plastic small package outline A2 A C B CP e D N E H 1 A1 α L SO-b Note: Drawing is not to scale. Table 8. SO16 – 16-lead plastic small outline package mechanical data mm inches Symbol Typ. Min. Max. 0.10 0.25 A Min. Max. 0.004 0.010 1.75 A1 A2 0.069 1.60 0.063 B 0.35 0.46 0.014 0.018 C 0.19 0.25 0.007 0.010 D 9.80 10.00 0.386 0.394 E 3.80 4.00 0.150 0.158 – – – – H 5.80 6.20 0.228 0.244 L 0.40 1.27 0.016 0.050 a 0° 8° 0° 8° N 16 e CP 18/24 Typ. 1.27 0.050 16 0.10 Doc ID 7528 Rev 3 0.004 M40SZ100Y, M40SZ100W Package mechanical data Figure 13. SOH28 – 28-lead plastic small outline, 4-socket battery SNAPHAT, package outline A2 A C B eB e CP D N E H A1 α L 1 Note: SOH-A Drawing is not to scale. Table 9. SOH28 – 28-lead plastic small outline, battery SNAPHAT, pack. mech. data mm inches Symbol Typ Min A Max Typ Min 3.05 Max 0.120 A1 0.05 0.36 0.002 0.014 A2 2.34 2.69 0.092 0.106 B 0.36 0.51 0.014 0.020 C 0.15 0.32 0.006 0.012 D 17.71 18.49 0.697 0.728 E 8.23 8.89 0.324 0.350 – – – – eB 3.20 3.61 0.126 0.142 H 11.51 12.70 0.453 0.500 L 0.41 1.27 0.016 0.050 a 0° 8° 0° 8° N 28 e CP 1.27 0.050 28 0.10 Doc ID 7528 Rev 3 0.004 19/24 Package mechanical data M40SZ100Y, M40SZ100W Figure 14. SH – 4-pin SNAPHAT housing for 48 mAh battery, package outline A1 A2 A3 A eA B L eB D E SHZP-A Note: Drawing is not to scale. Table 10. SH – 4-pin SNAPHAT housing for 48 mAh battery, package mechanical data mm inches Symbol Typ Min A Typ Min 9.78 Max 0.385 A1 6.73 7.24 0.265 0.285 A2 6.48 6.99 0.255 0.275 A3 20/24 Max 0.38 0.015 B 0.46 0.56 0.018 0.022 D 21.21 21.84 0.835 0.860 E 14.22 14.99 0.560 0.590 eA 15.55 15.95 0.612 0.628 eB 3.20 3.61 0.126 0.142 L 2.03 2.29 0.080 0.090 Doc ID 7528 Rev 3 M40SZ100Y, M40SZ100W Package mechanical data Figure 15. SH – 4-pin SNAPHAT housing for 120 mAh battery, package outline A1 A2 A eA A3 B L eB D E SHZP-A Note: Drawing is not to scale. Table 11. SH – 4-pin SNAPHAT housing for 120 mAh battery, package mechanical data mm inches Symbol Typ Min A Max Typ Min Max 10.54 0.415 A1 8.00 8.51 0.315 0.335 A2 7.24 8.00 0.285 0.315 A3 0.38 0.015 B 0.46 0.56 0.018 0.022 D 21.21 21.84 0.835 0.860 E 17.27 18.03 0.680 0.710 eA 15.55 15.95 0.612 0.628 eB 3.20 3.61 0.126 0.142 L 2.03 2.29 0.080 0.090 Doc ID 7528 Rev 3 21/24 Part numbering 6 M40SZ100Y, M40SZ100W Part numbering Table 12. Ordering information scheme Example: M40SZ 100Y MQ 6 E Device type M40SZ Supply voltage and write protect voltage 100Y(1) = VCC = 4.5 to 5.5 V; VPFD = 4.2 to 4.5 V 100W = VCC = 2.7 to 3.6 V; VPFD = 2.6 to 2.7 V Package MQ = SO16 MH(1)(2)= SOH28 Temperature range 6 = –40 to 85 °C Shipping method E(1) = Lead-free ECOPACK® package, tubes F = Lead-free ECOPACK® package, tape & reel 1. Contact local ST sales office for availability. 2. The SOIC package (SOH28) requires the battery package (SNAPHAT®) which is ordered separately under the part number “M4ZXX-BR00SHX” in plastic tube or “M4ZXX-BR00SHXTR” in tape & reel form. Caution: Do not place the SNAPHAT battery package “M4Zxx-BR00SH” in conductive foam as it will drain the lithium button-cell battery. For a list of available options (e.g., speed, package) or for further information on any aspect of this device, please contact the ST sales office nearest to you. Table 13. SNAPHAT® battery table Part number 22/24 Description Package M4Z28-BR00SH SNAPHAT housing for 48 mAh battery SH M4Z32-BR00SH SNAPHAT housing for 120 mAh battery SH Doc ID 7528 Rev 3 M40SZ100Y, M40SZ100W 7 Revision history Revision history Table 14. Document revision history Date Revision Changes Dec-2001 1.0 13-May-2002 1.1 Modify reflow time and temperature footnote (Table 4) 01-Aug-2002 1.2 Add marketing status (cover page; Table 12) 15-Sep-2003 1.3 Remove reference to M68xxx (obsolete) part (Figure 5); update disclaimer 20-Nov-2007 2 Reformatted document; added lead-free second level interconnect information to cover page and Section 5: Package mechanical data; updated Table 4 and 12. 25-Oct-2010 3 Updated cover page, Section 3, Table 12, ECOPACK® text in Section 5; reformatted document; minor textual changes. First issue Doc ID 7528 Rev 3 23/24 M40SZ100Y, M40SZ100W Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST’s terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER’S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2010 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 24/24 Doc ID 7528 Rev 3