M41T315Y M41T315V, M41T315W Serial access phantom RTC supervisor Not For New Design Features ■ 3.0V, 3.3V, or 5V operating voltage ■ Real-time clock keeps track of tenths/hundredths of seconds, seconds, minutes, hours, days, date of the month, months, and years ■ Automatic leap year correction valid up to 2100 ■ Automatic switch-over and deselect circuitry ■ Choice of power-fail deselect voltages: (VPFD = power-fail deselect voltage) – M41T315Y(a): VCC = 4.5 to 5.5V 4.25V ≤ VPFD ≤ 4.50V – M41T315V: VCC = 3.0 to 3.6V 2.80V ≤ VPFD ≤ 2.97V – M41T315W: VCC = 2.7 to 3.3V 2.60V ≤ VPFD ≤ 2.70V ■ No address space required to communicate with RTC ■ Provides nonvolatile supervisor functions for battery backup of SRAM ■ Full ±10% VCC operating range ■ Industrial operating temperature range (–40 to +85°C) ■ Ultra-low battery supply current of 500nA (max) ■ Optional packaging includes A 28-lead SOIC and SNAPHAT® top (to be ordered separately) ■ SNAPHAT package provides direct connection for a snaphat top, which contains the battery and crystal ■ RoHS compliant – Lead-free second level interconnect 16 1 SO16 (MQ) SNAPHAT (SH) battery & crystal 28 1 SOH28 (MH) a. Contact local ST sales office for availability. November 2007 Rev 3 This is information on a product still in production but not recommended for new designs. 1/30 www.st.com 1 Contents M41T315Y, M41T315V, M41T315W Contents 1 Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 2 Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 3 2.1 Non-volatile supervisor operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 2.2 Data retention . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Clock operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 3.1 Clock register information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 3.2 AM-PM/12/24 mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 3.3 Oscillator and reset bits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 3.4 Zero bits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 4 Maximum rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 5 DC and AC parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 6 Package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 7 Part numbering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 8 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 2/30 M41T315Y, M41T315V, M41T315W List of tables List of tables Table 1. Table 2. Table 3. Table 4. Table 5. Table 6. Table 7. Table 8. Table 9. Table 10. Table 11. Table 12. Table 13. Table 14. Table 15. Table 16. Table 17. Table 18. Signal names . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 Operating modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 AC electrical characteristics (M41T315Y). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 AC electrical characteristics (M41T315V/W) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 RTC register map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 Ablolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 DC and AC measurement conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 Capacitance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 DC characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 Crystal electrical characteristics (externally supplied) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 Power down/up trip points DC characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 SO16 - 16-lead plastic small outline (150 mils body width), package mechanical data . . . 23 SOH28 - 28-lead plastic small outline, package mechanical data . . . . . . . . . . . . . . . . . . . 24 SH - 4-pin SNAPHAT housing for 48mAh battery and crystal, package mechanical data . 25 SH - 4-pin SNAPHAT housing for 120mAh battery and crystal, package mechanical data 26 Ordering information scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 SNAPHAT battery table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 Document revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 3/30 List of figures M41T315Y, M41T315V, M41T315W List of figures Figure 1. Figure 2. Figure 3. Figure 4. Figure 5. Figure 6. Figure 7. Figure 8. Figure 9. Figure 10. Figure 11. Figure 12. Figure 13. Figure 14. Figure 15. 4/30 Logic diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 16-pin SOIC connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 28-pin SOIC connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 M41T315Y/V/W to RAM/clock interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 Read mode waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Write mode waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Comparison register definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Reset pulse waveform . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 AC testing load circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 Power down/up mode AC waveforms. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 SO16 - 16-lead plastic small outline, package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 SOH28 - 28-lead plastic small outline, package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 SH - 4-pin SNAPHAT housing for 48mAh battery and crystal, package mechanical data . 25 SH - 4-pin SNAPHAT housing for 120mAh battery and crystal, package outline . . . . . . . . 26 M41T315Y, M41T315V, M41T315W 1 Description Description The M41T315Y/V/W RTC Supervisor is a combination of a CMOS TIMEKEEPER® and a nonvolatile memory supervisor. Power is constantly monitored by the memory supervisor. In the event of power instability or absence, an external battery maintains the timekeeping operation and provides power for a CMOS static RAM by switching on and invoking write protection to prevent data corruption in the memory and RTC. The clock keeps track of tenths/hundredths of seconds, seconds, minutes, hours, day, date, month, and year information. The last day of the month is automatically adjusted for months with less than 31 days, including leap year correction. The clock operates in one of two formats: ● a 12-hour mode with an AM/PM indicator; or ● a 24-hour mode The nonvolatile supervisor supplies all the necessary support circuitry to convert a CMOS RAM to a nonvolatile memory. The M41T315Y/V/W can be interfaced with RAM without leaving gaps in memory. The M41T315Y/V/W is supplied in a 28-lead SOIC SNAPHAT® package (which integrates both crystal and battery in a single SNAPHAT top) or a-16 pin SOIC. The 28-pin, 330mil SOIC provides sockets with gold plated contacts at both ends for direct connection to a separate SNAPHAT housing containing the battery and crystal. The unique design allows the SNAPHAT battery/crystal package to be mounted on top of the SOIC package after the completion of the surface mount process. Insertion of the SNAPHAT housing after reflow prevents potential battery and crystal damage due to the high temperatures required for device surface-mounting. The SNAPHAT housing is also keyed to prevent reverse insertion. The 28-pin SOIC and battery/crystal packages are shipped separately in plastic anti-static tubes or in Tape & Reel form. For the 28-lead SOIC, the battery/crystal package (e.g., SNAPHAT) part number is “M4TXX-BR12SH” (see Table 17 on page 28). Caution: Do not place the SNAPHAT battery/crystal top in conductive foam, as this will drain the lithium button-cell battery. 5/30 Description M41T315Y, M41T315V, M41T315W Figure 1. Logic diagram VCCI VCCO D XI Q (1) (1) CEO XO M41T315Y M41T315V M41T315W WE CEI OE RST (1) VBAT VSS AI03902 1. For 16-pin SOIC only Table 1. Signal names XI-XO 6/30 32.768 KHz crystal connection D Data input Q Data output RST Reset input CEO Chip enable output CEI Chip enable input VBAT Battery input OE Output enable input WE WRITE enable input VCCO Switched supply voltage output VCCI Supply voltage input VSS Ground NC Not connected internally DU Don’t Use M41T315Y, M41T315V, M41T315W Figure 2. Description 16-pin SOIC connections XI XO WE VBAT(1) VSS D Q VSS 16 1 2 15 3 14 4 M41T315Y 13 M41T315V 5 M41T315W 12 6 11 7 10 8 9 VCCI VCCO DU RST OE CEI CEO NC AI03909 Figure 3. 28-pin SOIC connections WE NC NC NC NC NC NC VSS NC NC D Q NC VSS 1 2 3 4 5 6 M41T315Y 7 M41T315V 8 M41T315W 9 10 11 12 13 14 28 27 26 25 24 23 22 21 20 19 18 17 16 15 VCCI NC NC VCCO DU NC RST NC OE NC NC CEI CEO NC AI03910 7/30 Description Figure 4. M41T315Y, M41T315V, M41T315W Block diagram XO 32,768 Hz CRYSTAL CLOCK/CALENDAR LOGIC XI CEO UPDATE READ CEI OE WE CONTROL LOGIC TIMEKEEPER REGISTER WRITE POWER-FAIL RST ACCESS ENABLE SEQUENCE DETECTOR D Q I/O BUFFERS VCCI COMPARISON REGISTER DATA INTERNAL VCC POWER-FAIL DETECT LOGIC VBAT 8/30 VCCO AI03636B M41T315Y, M41T315V, M41T315W Figure 5. Description M41T315Y/V/W to RAM/clock interface A0-An A0-An WE WE OE OE DATA I/O D0-D7 CMOS SRAM CE VCC CEO VCCO OE WE CE CEI RST D M41T315Y/V/W RST VCC Q VCCI VBAT X0 BAT X1 + VSS VSS 32.768 Hz CRYSTAL AI04258 9/30 Operation 2 M41T315Y, M41T315V, M41T315W Operation Figure 6 on page 11 illustrates the main elements of the device. The following paragraphs describe the signals and functions. Communication with the clock is established by pattern recognition of a serial bit stream of 64 bits which must be matched by executing 64 consecutive WRITE cycles containing the proper data on data in (D). All accesses which occur prior to recognition of the 64-bit pattern are directed to memory via the chip enable output pin (CEO). After recognition is established, the next 64 READ or WRITE Cycles either extract or update data in the clock and CEO remains high during this time, disabling the connected memory (see Table 2 on page 11). Data transfer to and from the timekeeping function is accomplished with a serial bit stream under control of chip enable input (CEI), output enable (OE), and WRITE enable (WE). Initially, a READ cycle using the CEI and OE control of the clock starts the pattern recognition sequence by moving the pointer to the first bit of the 64-bit comparison register. Next, 64 consecutive WRITE cycles are executed using the CEI and WE control of the clock. These 64 WRITE cycles are used only to gain access to the clock. When the first WRITE cycle is executed, it is compared to the first bit of the 64-bit comparison register. If a match is found, the pointer increments to the next location of the comparison register and awaits the next WRITE cycle. If a match is not found, the pointer does not advance and all subsequent WRITE cycles are ignored. If a READ cycle occurs at any time during pattern recognition, the present sequence is aborted and the comparison register pointer is reset. Pattern recognition continues for a total of 64 WRITE cycles as described above until all the bits in the comparison register have been matched (see Figure 8 on page 14). With a correct match for 64 bits, access to the registers is enabled and data transfer to or from the timekeeping registers may proceed. The next 64 cycles will cause the device to either receive data on D, or transmit data on Q, depending on the level of OE pin or the WE pin. Cycles to other locations outside the memory block can be interleaved with CEI cycles without interrupting the pattern recognition sequence or data transfer sequence to the device. For a SO16 pin package, a standard 32.768 kHz quartz crystal can be directly connected to the M41T315Y/V/W via pins 1 and 2 (XI, XO). The crystal selected for use should have a specified load capacitance (CL) of 12.5 pF (see Table 10 on page 21). 10/30 M41T315Y, M41T315V, M41T315W Table 2. Operation Operating modes Mode Deselect WRITE READ READ VCC CEI OE WE D Q Power 4.5 to 5.5V or 3.0 to 3.6V or 2.7 to 3.3V VIH X X Hi-Z Hi-Z Standby VIL X VIL DIN Hi-Z Active VIL VIL VIH Hi-Z DOUT Active VIL VIH VIH Hi-Z Hi-Z Active X X X Hi-Z Hi-Z CMOS standby X X X Hi-Z Hi-Z Battery back-up mode VSO to VPFD Deselect ≤ Deselect (min)(1) VSO(1) 1. See Table 11 on page 21 for details. 2.1 Non-volatile supervisor operation A switch is provided to direct power from the battery input or VCCI to VCCO with a maximum voltage drop of 0.3 Volts. The VCCO output pin is used to supply uninterrupted power to CMOS SRAM. The M41T315Y/V/W safeguards the clock and RAM data by power-fail detection and write protection. Power-fail detection occurs when VCCI falls below VPFD which is set by an internal bandgap reference. The M41T315Y/V/W constantly monitors the VCCI supply pin. When VCCI is less than VPFD, power-fail circuitry forces the chip enable output (CEO) to VCCI or VBAT-0.2 volts for external RAM write protection. During nominal supply conditions, CEO will track CEI with a propagation delay. Internally, the M41T315Y/V/W aborts any data transfer in progress without changing any of the device registers and prevents future access until VCCI exceeds VPFD. Figure 5 on page 9 illustrates a typical RAM/clock interface. Figure 6. Read mode waveforms WE tRC tCW tRR tCO CEI tOW tOD OE tOE tODO tOEE tCOE Q DATA OUTPUT VALID AI04259 11/30 Operation M41T315Y, M41T315V, M41T315W Figure 7. Write mode waveforms OE tWC tWP tWR WE tWR tCW CEI t DH tDH tDS D DATA INPUT STABLE AI04261 Table 3. AC electrical characteristics (M41T315Y) Symbol Parameter(1) Min Typ Max Units tAVAV tRC READ cycle time tELQV tCO CEI access time 55 ns tGLQV tOE OE access time 55 ns tELQX tCOE CEI to output low Z 5 ns tGLQX tOEE OE to output low Z 5 ns tEHQZ tOD CEI to output high Z 25 ns tGHQZ tODO OE to output high Z 25 ns 65 ns tRR READ recovery 10 ns tELEH tCW CEI pulse width 55 ns tGLGH tOW OE pulse width 55 ns tAVAV tWC WRITE cycle 65 ns tWLWH tWP WRITE pulse width 55 ns tEHAX tWHAX tWR(2) WRITE recovery 10 ns tDVEH tDVWH tDS(3) Data setup 30 ns tEHDX tWHDX tDH(3) Data hold time 0 ns tRST RST pulse width 65 ns 1. Valid for ambient operating temperature: TA = –40 to 85°C; VCC = 4.5 to 5.5V (except where noted). 2. tWR is a function of the latter occurring edge of WE or CEI. 3. tDH and tDS are functions of the first occurring edge of WE or CEI in RAM mode. 12/30 M41T315Y, M41T315V, M41T315W Table 4. Operation AC electrical characteristics (M41T315V/W) Symbol Parameter(1) Min Typ Max Units tAVAV tRC READ cycle time tELQV tCO CEI access time 85 ns tGLQV tOE OE access time 85 ns tELQX tCOE CEI to output low Z 5 ns tGLQX tOEE OE to output low Z 5 ns tEHQZ tOD CEI to output high Z 30 ns tGHQZ tODO OE to output high Z 30 ns 85 ns tRR READ recovery 20 ns tELEH tCW CEI pulse width 65 ns tGLGH tOW OE pulse width 60 ns tAVAV tWC WRITE cycle 85 ns tWLWH tWP WRITE pulse width 60 ns tEHAX tWHAX tWR(2) WRITE recovery 25 ns tDVEH tDVWH tDS(3) Data setup 35 ns tEHDX tWHDX tDH(3) Data hold time 5 ns tRST RST pulse width 85 ns 1. Valid for ambient operating temperature: TA = –40 to 85°C; VCC = 4.5 to 5.5V (except where noted). 2. tWR is a function of the latter occurring edge of WE or CEI. 3. tDH and tDS are functions of the first occurring edge of WE or CEI in RAM mode. 13/30 Operation Figure 8. M41T315Y, M41T315V, M41T315W Comparison register definition Hex Value 7 6 5 4 3 2 1 0 BYTE 0 1 1 0 0 0 1 0 1 C5 BYTE 1 0 0 1 1 1 0 1 0 3A BYTE 2 1 0 1 0 0 0 1 1 A3 BYTE 3 0 1 0 1 1 1 0 0 5C BYTE 4 1 1 0 0 0 1 0 1 C5 BYTE 5 0 0 1 1 1 0 1 0 3A BYTE 6 1 0 1 0 0 0 1 1 A3 BYTE 7 0 1 0 1 1 1 0 0 5C AI04262 Note: Pattern recognition in “hex” is C5, 3A, A3, 5C, C5, 3A, A3, and 5C. The odds of this pattern being accidentally duplicated and sending aberrant entries to the RTC is less than 1 in 1019. This pattern is sent to the clock LSB to MSB. 2.2 Data retention Most low power SRAMs on the market today can be used with the M41T315Y/V/W. There are, however some criteria which should be used in making the final choice of an SRAM to use. The SRAM must be designed in a way where the chip enable input disables all other inputs to the SRAM. This allows inputs to the M41T315Y/V/W and SRAMs to be Don’t Care once VCCI falls below VPFD(min). The SRAM should also guarantee data retention down to VCC = 2.0 volts. The chip enable access time must be sufficient to meet the system needs with the chip enable output propagation delays included. If the SRAM includes a second chip enable pin (E2), this pin should be tied to VOUT. If data retention lifetime is a critical parameter for the system, it is important to review the data retention current specifications for the particular SRAMs being evaluated. Most SRAMs specify a data retention current at 3.0 volts. Manufacturers generally specify a typical condition for room temperature along with a worst case condition (generally at elevated temperatures). The system level requirements will determine the choice of which value to 14/30 M41T315Y, M41T315V, M41T315W Operation use. The data retention current value of the SRAMs can then be added to the IBAT value of the M41T315Y/V/W to determine the total current requirements for data retention. The available battery capacity for the SNAPHAT® of your choice can then be divided by this current to determine the amount of data retention available (see Table 17 on page 28). For a further more detailed review of lifetime calculations, please see Application Note AN1012. 15/30 Clock operation 3 Clock operation 3.1 Clock register information M41T315Y, M41T315V, M41T315W Clock information is contained in eight registers of 8 bits, each of which is sequentially accessed 1 bit at a time after the 64-bit pattern recognition sequence has been completed. When updating the clock registers, each must be handled in groups of 8 bits. Writing and reading individual bits within a register could produce erroneous results. These READ/WRITE registers are defined in Table 5 on page 17. Data contained in the clock registers is in binary coded decimal format (BCD). Reading and writing the registers is always accomplished by stepping though all eight registers, starting with Bit 0 of Register 0 and ending with Bit 7 of Register 7. 3.2 AM-PM/12/24 mode Bit 7 of the hours register is defined as the 12-hour or 24-hour mode select bit. When high, the 12-hour mode is selected. In the 12-hour mode, Bit 5 is the AM/PM bit with logic high being PM. In the 24-hour mode, Bit 5 is the second 10-hour bit (20-23 hours). 3.3 Oscillator and reset bits Bits 4 and 5 of the day register are used to control the reset and oscillator functions. Bit 4 controls the reset pin input. When the Reset Bit is set to logic '1,' the reset input pin is ignored. When the Reset Bit is set to logic '0,' a low input on the reset pin will cause the device to abort data transfer without changing data in the timekeeping registers. Reset operates independently of all other inputs. Bit 5 controls the oscillator. When set to logic '0,' the oscillator turns on and the real-time clock/calendar begins to increment. 3.4 Zero bits Registers 1, 2, 3, 4, 5, and 6 contain one (1) or more bits that will always read logic '0.' When writing to these locations, either a logic '1' or '0' is acceptable. 16/30 M41T315Y, M41T315V, M41T315W Table 5. Clock operation RTC register map Function/range Register D7 D6 0 D5 D4 D3 0.1 seconds D2 D1 D0 BCD format 0.01 seconds seconds 00-99 1 0 10 seconds seconds seconds 00-59 2 0 10 minutes minutes minutes 00-59 3 12/24 0 10/ A/P hrs hours (24 hour format) hours 01-12/ 00-23 4 0 0 OSC RST day 01-07 5 0 0 date: day of the month date 01-31 6 0 0 month month 01-12 year year 00-99 7 10 date 0 0 day of the week 10M 10 years Keys: A/P = AM/PM bit 12/24 = 12 or 24-hour mode bit OSC = Oscillator bit RST = Reset bit 0 = Must be set to ‘0’ Figure 9. Reset pulse waveform RST tRST AI04260 17/30 Maximum rating 4 M41T315Y, M41T315V, M41T315W Maximum rating Stressing the device above the rating listed in the “Absolute Maximum Ratings” table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 6. Ablolute maximum ratings Symbol TA Parameter Value Unit –40 to +85 °C –40 to +85 °C –55 to +125 °C 260 °C M41T315Y –0.3 to +7.0 V M41T315V/W –0.3 to +4.6 V –0.3 to VCC to +0.3 V Operating temperature ® TSTG TSLD (1) Storage temperature (VCC, oscillator off) SNAPHAT SOIC Lead solder temperature for 10 seconds VCCI Supply voltage (on any pin relative to Ground) VIO Input or output voltages IO Output current 20 mA PD Power dissipation 1 W 1. For SO package, Lead-free (Pb-free) lead finish: Reflow at peak temperature of 260°C (total thermal budget not to exceed 245°C for greater than 30 seconds). Caution: Negative undershoots below –0.3V are not allowed on any pin while in the Battery Back-up mode. Caution: Do NOT wave solder SOIC to avoid damaging SNAPHAT sockets. 18/30 M41T315Y, M41T315V, M41T315W 5 DC and AC parameters DC and AC parameters This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC Characteristic tables are derived from tests performed under the Measurement Conditions listed in the relevant tables. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters. Table 7. DC and AC measurement conditions Parameter M41T315Y M41T315V/W 4.5 to 5.5V 2.7 to 3.6V –40 to +85°C –40 to +85°C Load capacitance (CL) 100pF 50pF Input rise and fall times ≤ 5ns ≤ 5ns 0 to 3V 0 to 3V 1.5V 1.5V VCC supply voltage Ambient operating temperature Input pulse voltages Input and output timing ref. voltages Figure 10. AC testing load circuit 400 DEVICE UNDER TEST CL CL includes JIG capacitance Note: 2.0V AI04255 50pF for M41T315V. Table 8. Capacitance Parameter(1)(2) Symbol CIN CIO (3) Min Max Unit Input capacitance 10 pF Input/output capacitance 10 pF 1. Effective capacitance measured with power supply at 5V; sampled only; not 100% tested. 2. At 25°C, f = 1MHz. 3. Outputs were deselected. 19/30 DC and AC parameters Table 9. Sym M41T315Y, M41T315V, M41T315W DC characteristics Parameter M41T315Y M41T315V/W –65 –85 Test condition(1) Min IIL(2) Input leakage current IOL Output leakage current Typ VCC power supply current Min Typ Max 0V ≤ VIN ≤ VCC ±1 ±1 µA 0V ≤ VOUT ≤ VCC ±1 ±1 µA 10 6 mA VCC0 = VCC1 – 0.3 150 100 mA CEI = VIH 3 2 mA CEI = VCC1 – 0.2 1 1 mA ICC1(3) Supply current ICCO1(4) Max Unit ICC2(3) Supply current (TTL standby) ICC3(3) VCC power supply current VIL(5) Input low voltage –0.3 0.8 –0.3 0.6 V VIH(5) Input high voltage 2.2 VCC1 + 0.3 2.0 VCC + 0.3 V VOL(6) Output low voltage 0.4 V VOH(6) Output high voltage VPFD Power fail deselect VSO Battery back-up switchover VBAT Battery voltage VCEO CEO output voltage IBAT(3) Battery current VBAT = 3.0V TA = 25°C VCC = 0V 0.5 0.5 µA ICCO2(7) Battery backup current VCC0 = VBAT – 0.2V 100 100 µA IOL = 4.0 mA IOH = –1.0 mA 0.4 2.4 2.4 4.25 4.50 2.80 (V) 2.60 (W) VBAT 2.5 V 2.97 (V) 2.70 (W) 2.5 3.7 2.5 V 3.7 VCC1 – 0.2 or VBAT – 0.2 VCC1 – 0.2 or VBAT – 0.2 3. Measured without RAM connected. 4. ICCO1 is the maximum average load current the device can supply to external memory. 5. Voltages are referenced to Ground. 6. Measured with load shown in Figure 10 on page 19. 7. ICCO2 is the maximum average load current that the device can supply to memory in the battery backup mode. 20/30 V V 1. Valid for ambient operating temperature: TA = –40 to 85°C; VCC = 4.5 to 5.5V or 2.7 to 3.6V (except where noted). 2. Applies to all input pins except RST, which is pulled internally to VCCI. V M41T315Y, M41T315V, M41T315W Table 10. DC and AC parameters Crystal electrical characteristics (externally supplied) Parameter(1)(2) Symbol fO Resonant frequency RS Series resistance CL Load capacitance Min Typ Max Unit 32.768 kHz 60 kΩ 12.5 pF 1. These values are externally supplied. STMicroelectronics recommends the KDS DT-38: 1TA/1TC252E127, Tuning Fork Type (thruhole) or the DMX-26S: 1TJS125FH2A212, (SMD) quartz crystal for industrial temperature operations. KDS can be contacted at kouhou@ kdsj.co.jp or http://www.kdsj.co.jp for further information on this crystal type. 2. Load capacitors are integrated within the M41T315Y/V/W. Circuit board layout considerations for the 32.768kHz crystal of minimum trace lengths and isolation from RF generating signals should be taken into account. Figure 11. Power down/up mode AC waveforms VCC VPFD (max) VPFD (min) VSO tR tFB tF tREC tPF DON’T CARE CEI VBAT tPD 0.2V VBAT 0.2V tPD CEO AI04257 Table 11. Power down/up trip points DC characteristics Parameter(1)(2) Symbol Min Max Unit VPFD (max) to CEI low 1.5 2.5 ms tF VPFD (max) to VPFD (min) VCC fall time 300 µs tFB VPFD (min) to VSO VCC fall time 10 µs tR VPFD (min) to VPFD (max) VCC rise time 0 µs tPF CEI high to power-fail 0 µs tPD(3)(4) CEI propagation delay tREC M41T315Y 10 ns M41T315V/W 15 ns 1. Valid for ambient operating temperature: TA = –40 to 85°C; VCC = 4.5 to 5.5V or 2.7 to 3.6V (except where noted). 2. Measured at 25°C. 3. Measured with load shown in Figure 10 on page 19. 4. Input pulse rise and fall times equal 10ns 21/30 Package mechanical data 6 M41T315Y, M41T315V, M41T315W Package mechanical data In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. 22/30 M41T315Y, M41T315V, M41T315W Package mechanical data Figure 12. SO16 - 16-lead plastic small outline, package outline A2 A C B CP e D N E H 1 A1 L SO-b Note: Drawing is not to scale Table 12. SO16 - 16-lead plastic small outline (150 mils body width), package mechanical data mm inches Sym Typ Min A Max Typ Min 1.75 A1 0.10 A2 Max 0.069 0.25 0.004 1.60 0.010 0.063 B 0.35 0.46 0.014 0.018 C 0.19 0.25 0.007 0.010 D 9.80 10.00 0.386 0.394 E 3.30 4.00 0.150 0.158 - - - - H 5.80 6.20 0.228 0.244 L 0.40 1.27 0.016 0.050 a 0° 8° 0° 8° N 16 e CP 1.27 0.050 16 0.10 0.004 23/30 Package mechanical data M41T315Y, M41T315V, M41T315W Figure 13. SOH28 - 28-lead plastic small outline, package outline A2 A C B eB e CP D N E H A1 L 1 SOH-A Note: Drawing is not to scale. Table 13. SOH28 - 28-lead plastic small outline, package mechanical data mm inches Sym Typ Min A Typ Min 3.05 Max 0.120 A1 0.05 0.36 0.002 0.014 A2 2.34 2.69 0.092 0.106 B 0.36 0.51 0.014 0.020 C 0.15 0.32 0.006 0.12 D 17.71 18.49 0.697 0.728 E 8.23 8.89 0.324 0.350 - - - - eB 3.20 3.61 0.126 0.142 H 11.51 12.70 0.453 0.500 L 0.41 1.27 0.016 0.050 a 0° 8° 0° 8° N 28 e CP 24/30 Max 1.27 0.050 28 0.10 0.004 M41T315Y, M41T315V, M41T315W Package mechanical data Figure 14. SH - 4-pin SNAPHAT housing for 48mAh battery and crystal, package mechanical data A1 A2 A eA A3 B L eB D E SHTK-A Table 14. SH - 4-pin SNAPHAT housing for 48mAh battery and crystal, package mechanical data mm inches Sym Typ Min A Max Typ Min Max 9.78 0 0.385 A1 6.73 7.24 0.265 0.285 A2 6.48 6.99 0.255 0.275 0.38 0 0.015 A3 B 0.46 0.56 0.018 0.022 D 21.21 21.84 0.835 0.860 E 14.22 14.99 0.560 0.590 eA 15.55 15.95 0.612 0.628 eB 3.20 3.61 0.126 0.142 L 2.03 2.29 0.080 0.090 25/30 Package mechanical data M41T315Y, M41T315V, M41T315W Figure 15. SH - 4-pin SNAPHAT housing for 120mAh battery and crystal, package outline A1 A2 A eA A3 B L eB D E SHTK-A Table 15. SH - 4-pin SNAPHAT housing for 120mAh battery and crystal, package mechanical data mm inches Sym Typ Min A Typ Min Max 10.54 0 0.415 A1 8.00 8.51 0.315 0.335 A2 7.24 8.00 0.285 0.315 0.38 0 0.015 A3 26/30 Max B 0.46 0.56 0.018 0.022 D 21.21 21.84 0.835 0.860 E 17.27 18.03 0.680 0.710 eA 15.55 15.95 0.612 0.628 eB 3.20 3.61 0.126 0.142 L 2.03 2.29 0.080 0.090 M41T315Y, M41T315V, M41T315W 7 Part numbering Table 16. Ordering information scheme Example: Part numbering M41T 315Y –65 MH 6 E Device type M41T Supply voltage and write protect voltage 315Y(1) = VCC = 4.5 to 5.5V; VPFD = 4.25 to 4.50V 315V = VCC = 3.0 to 3.6V; VPFD = 2.80 to 2.97V 315W = VCC = 2.7 to 3.3V; VPFD = 2.60 to 2.70V Speed –65 = 65ns (315Y) –85 = 85ns (315V/W) Package MH(2) = SOH28 MQ = SO16 Temperature range 6 = –40 to 85°C Shipping method For SOH28: blank = Tubes (not for new design - use E) E = Lead-free package (ECOPACK®), tubes F = Lead-free package (ECOPACK®), tape & reel TR = Tape & reel (not for new design - use F) For SOH16: blank = Tubes (not for new design - use E) E = Lead-free package (ECOPACK®), tubes F = Lead-free package (ECOPACK®), tape & reel TR = Tape & reel (not for new design - use F) 1. Contact local sales office 2. The SOIC package (SOH28) requires the SNAPHAT® battery package which is ordered separately under the part number “M4Txx-BR12SHX” in plastic tube or “M4TXX-BR12SHXTR” in tape & reel form (see Table 17 on page 28). 27/30 Part numbering Caution: M41T315Y, M41T315V, M41T315W Do not place the SNAPHAT battery package “M4TXX-BR12SH” in conductive foam as it will drain the lithium button-cell battery. For other options, or for more information on any aspect of this device, please contact the ST sales office nearest you. Table 17. 28/30 SNAPHAT battery table Part number Description Package M48T28-BR12SH Lithium battery (48mAh) SNAPHAT SH M48T32-BR12SH Lithium battery (120mAh) SNAPHAT SH M41T315Y, M41T315V, M41T315W 8 Revision history Revision history Table 18. Document revision history Date Revision Changes Jun-2001 1.0 First issue 17-Jul-2001 1.1 Basic formatting changes 18-Sep-2001 1.2 Changed pin 8 in 28-pin to VSS 27-Sep-2001 1.3 Added ambient temp to DC characteristics table (Table 9) 01-May-2002 1.4 Modify reflow time and temperature footnote (Table 6) 04-Nov-2002 1.5 Modify crystal electrical characteristics table footnotes (Table 10); add marketing status (Table 16) 26-Mar-2003 1.6 Update test condition (Table 9) 08-Jun-2004 2.0 Reformatted; add lead-free information 26-Nov-2007 3 Reformatted document; product status Not for New Design; added lead-free second level interconnect information to cover page and Section 6: Package mechanical data; updated Table 6. 29/30 M41T315Y, M41T315V, M41T315W Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST’s terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER’S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2007 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 30/30