FEDD5117405F-01 1Semiconductor MSM5117405F This version: June. 2000 Previous version : 4,194,304-Word × 4-Bit DYNAMIC RAM : FAST PAGE MODE TYPE WITH EDO DESCRIPTION The MSM5117405F is a 4,194,304-word × 4-bit dynamic RAM fabricated in Oki’s silicon-gate CMOS technology. The MSM5117405F achieves high integration, high-speed operation, and low-power consumption because Oki manufactures the device in a quadruple-layer polysilicon/double-layer metal CMOS process. The MSM5117405F is available in a 26/24-pin plastic SOJ or 26/24-pin plastic TSOP. FEATURES ∙ 4,194,304-word × 4-bit configuration ∙ Single 5V power supply, ±10% tolerance ∙ Input : TTL compatible, low input capacitance ∙ Output : TTL compatible, 3-state ∙ Refresh : 2048 cycles/32ms ∙ Fast page mode with EDO, read modify write capability ∙ CAS before RAS refresh, hidden refresh, RAS-only refresh capability ∙ Packages 26/24-pin 300mil plastic SOJ (SOJ26/24-P-300-1.27) (Product : MSM5117405F-xxSJ) 26/24-pin 300mil plastic TSOP (TSOPII26/24-P-300-0.80-K) (Product : MSM5117405F-xxTS-K) xx indicates speed rank. PRODUCT FAMILY Access Time (Max.) Family MSM5117405F tRAC tAA tCAC tOEA Cycle Time (Min.) 50ns 60ns 70ns 25ns 30ns 35ns 13ns 15ns 20ns 13ns 15ns 20ns 84ns 104ns 124ns Power Dissipation Operating (Max.) 550mW 495mW 440mW Standby (Max.) 5.5mW 1/17 FEDD5117405F-01 1Semiconductor MSM5117405F PIN CONFIGURATION (TOP VIEW) VCC DQ1 DQ2 WE RAS NC 1 2 3 4 5 6 26 25 24 23 22 21 VSS DQ4 DQ3 CAS OE A9 VCC DQ1 DQ2 WE RAS NC 1 2 3 4 5 6 26 25 24 23 22 21 VSS DQ4 DQ3 CAS OE A9 A10 A0 A1 A2 A3 VCC 8 9 10 11 12 13 19 18 17 16 15 14 A8 A7 A6 A5 A4 VSS A10 8 A0 9 A1 10 A2 11 A3 12 VCC 13 19 18 17 16 15 14 A8 A7 A6 A5 A4 VSS 26/24-Pin Plastic SOJ 26/24-Pin Plastic TSOP (K Type) Pin Name Function A0–A10 Address Input RAS Row Address Strobe CAS Column Address Strobe DQ1–DQ4 Data Input/Data Output OE Output Enable WE Write Enable VCC Power Supply (5V) VSS Ground (0V) NC No Connection Note : The same power supply voltage must be provided to every VCC pin, and the same GND voltage level must be provided to every VSS pin. 2/17 FEDD5117405F-01 1Semiconductor MSM5117405F BLOCK DIAGRAM Timing Generator RAS Timing Generator CAS 11 Column Address Buffers 11 WE Write Clock Generator Column Decoders OE 4 Internal Address Counter A0 − A10 11 Row Address Buffers Refresh Control Clock Sense Amplifiers 4 I/O Selector Row Decoders Word Drivers 4 4 4 4 11 Output Buffers Input Buffers DQ1 − DQ4 4 Memory Cells VCC On Chip VBB Generator VSS 3/17 FEDD5117405F-01 1Semiconductor MSM5117405F ELECTRICAL CHARACTERISTICS ABSOLUTE MAXIMUM RATINGS Parameter Symbol Value Unit Voltage VCC Supply relative to VSS VT –0.5 to VCC+0.5 V Short Circuit Output Current IOS 50 mA Power Dissipation PD* 1 W Operating Temperature Topr 0 to 70 °C Storage Temperature Tstg –55 to 150 °C *: Ta = 25°C RECOMMENDED OPERATING CONDITIONS (Ta = 0 to 70°C) Parameter Symbol Min. Typ. Max. Unit VCC 4.5 5.0 5.5 V VSS 0 0 0 V Input High Voltage VIH 2.4 VCC + 0.5 V Input Low Voltage VIL − 0.5 0.8 V Power Supply Voltage PIN CAPACITANCE (Vcc = 5V ± 10%, Ta = 25°C, f = 1 MHz) Parameter Symbol Min. Typ. Min. Unit CIN1 — — 5 pF (RAS, CAS, WE, OE) CIN2 — — 7 pF Output Capacitance (DQ1 – DQ4) CI/O — — 7 pF Input Capacitance (A0 – A10) Input Capacitance 4/17 FEDD5117405F-01 1Semiconductor MSM5117405F DC CHARACTERISTICS (VCC = 5V ± 10%, Ta = 0 to 70°C) Parameter Symbol Condition Min. Max. Min. Max. 2.4 VCC 2.4 VCC 2.4 VCC V 0 0.4 0 0.4 0 0.4 V All other pins not under test = 0V − 10 10 − 10 10 − 10 10 µA DQ disable − 10 10 − 10 10 − 10 10 µA 100 90 80 mA 1,2 RAS, CAS = VIH 2 2 2 RAS, CAS ≥ VCC − 0.2V 1 1 mA 1 1 100 90 80 mA 1,2 5 5 5 mA 1 100 90 80 mA 1,2 100 90 80 mA 1,3 IOH = −5.0mA Output Low Voltage VOL IOL = 4.2mA 0V ≤ VI ≤ 6.5V; Input Leakage Current ILI Output Leakage Current ILO Average Power Supply Current ICC1 (Operating) ICC2 (Standby) ICC3 (CAS before RAS Refresh) Average Power Supply Current (Fast Page Mode) RAS, CAS cycling, tRC = Min. CAS = VIH, tRC = Min. RAS = VIH, ICC5 (Standby) Average Power Supply Current 0V ≤ VO ≤ VCC RAS cycling, (RAS-only Refresh) Power Supply Current MSM5117405 F-70 Unit Note Max. VOH Average Power Supply Current MSM5117405 F-60 Min. Output High Voltage Power Supply Current MSM5117405 F-50 CAS = VIL, DQ = enable ICC6 RAS = cycling, CAS before RAS RAS = VIL, ICC7 CAS cycling, tHPC = Min. Notes: 1. ICC Max. is specified as ICC for output open condition. 2. The address can be changed once or less while RAS = VIL. 3. The address can be changed once or less while CAS = VIH. 5/17 FEDD5117405F-01 1Semiconductor MSM5117405F AC CHARACTERISTICS (1/3) (VCC = 5V ± 10%, Ta = 0 to 70°C) Note1,2,3,12,13 MSM5117405 F-50 MSM5117405 F-60 MSM5117405 F-70 Min. Max. Min. Max. Min. Max. tRC 84 104 124 ns Read Modify Write Cycle Time tRWC 110 135 160 ns Fast Page Mode Cycle Time tHPC 20 25 30 ns Fast Page Mode Read Modify Write tHPRWC Cycle Time 58 68 78 ns Access Time from RAS tRAC 50 60 70 ns 4, 5, 6 Access Time from CAS tCAC 13 15 20 ns 4,5 Access Time from Column Address tAA 25 30 35 ns 4,6 Access Time from CAS Precharge tCPA 30 35 40 ns 4 Access Time from OE tOEA 13 15 20 ns 4 Output Low Impedance Time from CAS tCLZ 0 0 0 ns 4 Data Output Hold After CAS Low tDOH 5 5 5 ns CAS to Data Output Buffer Turnoff Delay Time tCEZ 0 13 0 15 0 20 ns 7,8 RAS to Data Output Buffer Turnoff Delay Time tREZ 0 13 0 15 0 20 ns 7,8 OE to Data Output Buffer Turn-off Delay Time tOEZ 0 13 0 15 0 20 ns 7 WE to Data Output Buffer Turnoff Delay Time tWEZ 0 13 0 15 0 20 ns 7 Transition Time tT 1 50 1 50 1 50 ns 3 Refresh Period tREF 32 32 32 ms RAS Precharge Time tRP 30 40 50 ns RAS Pulse Width tRAS 50 10,000 60 10,000 70 10,000 ns RAS Pulse Width (Fast Page Mode with EDO) tRASP 50 100,000 60 100,000 70 100,000 ns RAS Hold Time tRSH 7 10 13 ns RAS Hold Time referenced to OE tROH 7 10 13 ns CAS Precharge Time (Fast Page Mode with EDO) tCP 7 10 10 ns CAS Pulse Width tCAS 7 10,000 10 10,000 13 10,000 ns CAS Hold Time tCSH 35 40 45 ns Parameter Random Read or Write Cycle Time Symbol Unit Note 6/17 FEDD5117405F-01 1Semiconductor MSM5117405F AC CHARACTERISTICS (2/3) (VCC = 5V ± 10%, Ta = 0 to 70°C) Note1,2,3,12,13 MSM5117405 F-50 MSM5117405 F-60 MSM5117405 F-70 Min. Max. Min. Max. Min. Max. 5 5 5 ns RAS Hold Time from CAS Precharge tRHCP 30 35 40 ns OE Hold Time from CAS (DQ Disable) tCHO 5 5 5 ns RAS to CAS Delay Time tRCD 11 37 14 45 14 50 ns 5 RAS to Column Address Delay Time tRAD 9 25 12 30 12 35 ns 6 Row Address Set-up Time tASR 0 0 0 ns Row Address Hold Time tRAH 7 10 10 ns Column Address Set-up Time tASC 0 0 0 ns Column Address Hold Time tCAH 7 10 13 ns Column Address to RAS Lead Time tRAL 25 30 35 ns Read Command Set-up Time tRCS 0 0 0 ns Read Command Hold Time tRCH 0 0 0 ns 9 Read Command Hold Time referenced to RAS tRRH 0 0 0 ns 9 Write Command Set-up Time tWCS 0 0 0 ns 10 Write Command Hold Time tWCH 7 10 13 ns Write Command Pulse Width tWP 7 10 10 ns WE Pulse Width (DQ Disable) tWPE 7 10 10 ns OE Command Hold Time tOEH 7 10 13 ns OE Precharge Time tOEP 7 10 10 ns OE Command Hold Time tOCH 7 10 10 ns Write Command to RAS Lead Time tRWL 7 10 13 ns Write Command to CAS Lead Time tCWL 7 10 13 ns Data-in Set-up Time tDS 0 0 0 ns 11 Data-in Hold Time tDH 7 10 13 ns 11 OE to Data-in Delay Time tOED 13 15 20 ns CAS to WE Delay Time tCWD 30 34 44 ns 10 Column Address to WE Delay Time tAWD 42 49 59 ns 10 RAS to WE Delay Time tRWD 67 79 94 ns 10 tCPWD 47 54 64 ns 10 Parameter CAS to RAS Precharge Time CAS Precharge WE Delay Time Symbol tCRP Unit Note 7/17 FEDD5117405F-01 1Semiconductor MSM5117405F AC CHARACTERISTICS (3/3) (VCC = 3.3V ± 0.3V, Ta = 0 to 70°C) Note1,2,3,12,13 Parameter Symbol MSM5117405 F-50 MSM5117405 F-60 MSM5117405 F-70 Min. Max. Min. Max. Min. Max. Unit CAS Active Delay Time from RAS Precharge tRPC 5 5 5 ns RAS to CAS Set-up Time (CAS before RAS) tCSR 5 5 5 ns RAS to CAS Hold Time (CAS before RAS) tCHR 10 10 10 ns WE to CAS Hold Time (CAS before RAS) tWRP 10 10 10 ns WE Hold Time from RAS (CAS before RAS) tWRH 10 10 10 ns RAS to WE Set-up Time (Test Mode) tWTS 10 10 10 ns RAS to WE Hold Time (Test Mode) tWTH 10 10 10 ns Note 8/17 FEDD5117405F-01 1Semiconductor MSM5117405F Notes: 1. A start-up delay of 200µs is required after power-up, followed by a minimum of eight initialization cycles (RAS-only refresh or CAS before RAS refresh) before proper device operation is achieved. 2. The AC characteristics assume tT = 2ns. 3. VIH (Min.) and VIL (Max.) are reference levels for measuring input timing signals. Transition times (tT) are measured between VIH and VIL. 4. -50 is measured with a load circuit equivalent to 2TTL load and 50pF, and -60/-70 is measured with a load circuit equivalent to 2TTL load and 100pF. 5. Operation within the tRCD (Max.) limit ensures that tRAC (Max.) can be met. tRCD (Max.) is specified as a reference point only. If tRCD is greater than the specified tRCD (Max.) limit, then the access time is controlled by tCAC. 6. Operation within the tRAD (Max.) limit ensures that tRAC (Max.) can be met. tRAD (Max.) is specified as a reference point only. If tRAD is greater than the specified tRAD (Max.) limit, then the access time is controlled by tAA. 7. tCEZ (Max.), tREZ (Max.), tWEZ (Max.), and tOEZ (Max.) define the time at which the output achieved the open circuit condition and are not referenced to output voltage levels. 8. tCEZ, and tREZ must be satisfied for open circuit condition. 9. tRCH or tRRH must be satisfied for a read cycle. 10. tWCS, tCWD, tRWD, tAWD and tCPWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If tWCS ≥ tWCS (Min.), then the cycle is an early write cycle and the data out will remain open circuit (high impedance) throughout the entire cycle. If tCWD ≥ tCWD (Min.), tRWD ≥ tRWD(Min.), tAWD ≥ tAWD (Min.) and tCPWD ≥ tCPWD (Min.), then the cycle is a read modify write cycle and data out will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, then the condition of the data out (at access time) is indeterminate. 11. These parameters are referenced to the CAS, leading edges in an early write cycle, and to the WE leading edge in an OE control write cycle, or a read modify write cycle. 12. The test mode is initiated by performing a WE and CAS before RAS refresh cycle. This mode is latched and remains in effect until the exit cycle is generated. In a test CA0, CA1 and CA10 are not used and each DQ pin now access 8-bit locations. Since all 4 DQ pins are used, a total 32 data bits can be written in parallel into the memory array. In a read cycle, if 8 data bits are equal, the DQ pin will indicate a high level. If the 8 data bits are not equal, the DQ pin will indicate a low level. The test mode is cleared and the memory device returned to its normal operating state by performing a RAS-only refresh cycle or a CAS before RAS refresh cycle. 13. In a test mode read cycle, the value of access time parameter is delayed for 5ns for the specified value. These parameters should be specified in test mode cycle by adding the above value to the specified value in this data sheet. 9/17 FEDD5117405F-01 1Semiconductor MSM5117405F TIMING CHART Read Cycle RAS tRC tRAS VIH tRP VIL tCSH tCRP CAS tRCD VIH tRAD VIL tRAL tASR Address WE OE tCRP tRSH tCAS VIH tRAH tASC Row VIL tCAH Column tRCS tRRH VIH tAA VIL tRCH tROH VIH VIL tCAC tRAC DQ tREZ tOEA tCEZ tOEZ tCLZ VOH Valid Data-out Open VOL “H” or “L” Write Cycle (Early Write) RAS tRC tRAS VIH tRP VIL tCSH tCRP CAS VIH tRAD VIL tRAL tASR Address VIH VIL tRAH tASC Row OE tCWL VIH tWCH tWP VIL tRWL VIH VIL tDS DQ tCAH Column tWCS WE tCRP tRSH tCAS tRCD VIH VIL tDH Valid Data-in Open “H” or “L” 10/17 FEDD5117405F-01 1Semiconductor MSM5117405F Read Modify Write Cycle tRWC RAS tRAS VIH tRP VIL tCSH tCRP CAS tRAD VIL VIH VIL tCRP tRSH tCAS VIH tASR Address tRCD tRAH Row tCWL tRWL tCAH tASC Column tCWD tRCS tRWD WE OE tWP VIH VIL tAWD tAA tOEH tOEA VIH tOED VIL tDH tCAC tRAC DQ VI/OH VI/OL tOEZ tCLZ Valid Data-out tDS Valid Data-in “H” or “L” 11/17 FEDD5117405F-01 1Semiconductor MSM5117405F Fast Page Mode Read Cycle (Part-1) tRASP RAS VIH VIL Address tHPC tCSH tCRP CAS VIH VIL tRAD tASR tASC tRAH Row tRHCP tCP tCP tCAS VIH VIL tRP tRCD tCAS tCAH tASC Column tCAS tASC tCAH Column tCAH Column tRCS WE OE tOCH VIH tAA VIL tCAC tRAC tAA VIH VIL tCAC tOEP tOEA tOEA tOEZ tOEZ tDOH VOH Valid Data-out VOL tCAC tAA tCHO tOEP tCPA tOEA DQ tRRH Valid Data-out Valid * Data-out tREZ Valid * Data-out tCLZ * : Same Data, “H” or “L” Fast Page Mode Read Cycle (Part-2) tRP tRASP RAS VIH VIL tCRP tCSH Address VIH VIL tCAS tCAS tASR tRAD tRAH Row tASC tCAH OE tCAH tASC Column Column tRCS WE tCP tCP VIH VIL tCRP tHPC tRCD CAS tRHCP tHPC tCAS tASC tCAH Column tRCS VIH VIL tAA tRAC tRCH tWPE tOEA VIH tAA tCPA tAA tCAC tDOH VIL tCAC tCAC DQ VOH VOL tWEZ Valid Data-out Valid Data-out tCEZ Valid Data-out tCLZ “H” or “L” 12/17 FEDD5117405F-01 1Semiconductor MSM5117405F Fast Page Mode Write Cycle (Early Write) tRP tRASP RAS CAS Address WE OE tCSH VIH VIL tCRP tHPC tRCD tCP VIH VIL tRAD tASR tASC tRAH Row tASC Column tWCS VIH tRSH tCAS tCAS tCAH tASC tCAH Column tWCS tWCH tCAH Column tWCS tWCH tWCH VIL VIH VIL tDS DQ tCP tCAS VIH VIL tHPC VIH tDH tDS Valid Data-in VIL tDH tDS tDH Valid Data-in Valid Data-in “H” or “L” Fast Page Mode Read Modify Write Cycle tRASP RAS CAS VIH VIL tRWD tCRP tRCD tCP VIH VIL VIH VIL tASC tASC tRAD tHPRWC tRAH Row Column VIH VIL Column VIH tAWD tAWD tAA tDS tAA tOED VI/OH tCLZ tDS tWP tOEA VIL VI/OL tWP tOEA tCAC DQ tCWD tRCS tRAC OE tCAH tCPA tCWL tCAH tRCS WE tRWL tCWD tASR Address tCPWD tOED tOEH tOEZ tDH Valid Data-out Valid Data-in tCAC tOEH tOEZ Valid Data-out tDH Valid Data-in tCLZ “H” or “L” 13/17 FEDD5117405F-01 1Semiconductor MSM5117405F RAS-only Refresh Cycle tRC RAS CAS Address tRAS VIH VIL tRP tRPC tCRP VIH VIL tASR VIH tRAH Row VIL tCEZ DQ VOH Open VOL Note: WE, OE = “H” or “L” “H” or “L” CAS before RAS Refresh Cycle tRP RAS CAS WE tRC tRAS VIH VIL tRPC tCP tRP tCSR tRPC tCHR VIH VIL tWRP tWRH tWRP VIH VIL tCEZ DQ VOH VOL Open Note: OE, Address = “H” or “L” “H” or “L” 14/17 FEDD5117405F-01 1Semiconductor MSM5117405F Hidden Refresh Read Cycle tRC RAS CAS VIH VIL tCRP tRAS tRCD tRSH VIH tRP tRAD VIL tRAH VIH tASC Row VIL tCAH Column tRCS WE tRP tCHR tASR Address tRC tRAS tCAC VIH VIL tRRH tRAL tREZ tAA tROH OE DQ tCEZ tOEA VIH VIL tRAC tOEZ tCLZ VOH Open VOL Valid Data-out “H” or “L” Hidden Refresh Write Cycle tRC RAS CAS VIH VIL tCRP WE tRCD DQ tRSH VIH VIH VIL tRP tRP tRAD VIL tRAH tASC Row tCAH Column tRAL tRWL tWP VIH VIL tWCS OE tRAS tCHR tASR Address tRC tRAS tWCH VIH VIL VIH tDS tDH Valid Data-in VIL “H” or “L” 15/17 FEDD5117405F-01 1Semiconductor MSM5117405F Test Mode-in Cycle tRC tRP RAS CAS tRAS VIH VIL tRPC tCP tCSR VIL tWTS WE DQ tCHR VIH VIH VIL VIH VIL tWTH tOFF Open Note: OE, Address = “H” or “L” “H” or “L” 16/17 FEDD5117405F-01 1Semiconductor MSM5117405F NOTICE 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date. 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs. 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature. 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range. 5. Neither indemnity against nor license of a third party’s industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party’s right which may result from the use thereof. 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems. 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these. 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission. Copyright 2000 Oki Electric Industry Co., Ltd. 17/17