SSC2117 750mA CMOS Positive Voltage Regulator Elektronische Bauelemente RoHS Compliant Product Description The SSC2117 positive,linear regulators feature low quiescent current (45µA typ.) with low dropout voltage, making them ideal for battery applications. Output voltage are set at the factory and trimmed to 1.5% accuracy.These rugged devices have both Thermal Shutdown and Current Fold-back to prevent device failure under the "Worst" of operating conditions.The SSC2117 is stable with an output capacitance of 4.7µF or greater. Features * Low Temperature Coefficient * Over-Temperature Shutdown * Adjustable Version * Very Low Dropout Voltage * Noise Reduction Bypass Capacitor * Short Circuit Current Fold-back * Guaranteed 750mA output * Current Limiting * Power-Saving Shutdown Mode REF. A B C D E F Millimeter Min. Max. 5.80 4.80 3.80 0 0.40 0.19 6.20 5.00 4.00 8 0.90 0.25 REF. M H L J K G Millimeter Min. Max. 0.10 0.25 0.35 0.49 1.35 1.75 0.375 REF. 45 1.27 TYP. Applications * PC Peripherals * Wireless Devices * Portable Electronics * Battery Powered Widgets * Instrumentation Functional Block Diagram Typical Application Circuit SSC2117 http://www.SeCoSGmbH.com/ 01-Jun-2002 Rev. A Any changing of specification will not be informed individual Page 1 of 7 SSC2117 750mA CMOS Elektronische Bauelemente Positive Voltage Regulator Absolute Maximum Ratings Parameter Ratings Symbol Unit Input Voltage VIN 8 V Output Current IOUT PD/(VIN-VO) mA Output Voltage VOUT Operating Ambient Temperature Topr Max. Junction Temperature Power Dissipation ( o C mW B o Electrical Characteristics Ta=25 C unless otherwise noted (V Parameter Symbol 1 Min. 2 VOUT (T) VOUT (E) -1.5% IO 750 Current Limit ILIM 750 _ REGLOAD -1 0.2 VDROPOUT Quiescent Current IQ Over Temperature Shutdown _ 1 _ 500 _ 45 70 650 _ 0.15 0.02 0.1 _ Condition V VIN=VOUT(T)+2V,1o=1mA mA VO>1.2V mA VO>1.2V VOUT(T)=1.5V VOUT(T)=1.8V mV VOUT(T) ≥ 2.0V uA % Note _ 7 OTS _ o o 150 _ _ 30 _ C C OTH Output Voltage Temperature Coefficient TC _ 30 _ ppm/ C Short Circuit Current ISC _ 750 _ mA 75 _ Power Supply Rejection _ 55 _ Output Voltage Noise EN Input Threshold PSRR _ 30 _ eN _ 30 _ VEH 2 _ VIN VEL 0 _ 0.4 o uVrms V _ IEL _ _ 1 ISD _ 0.5 2 ADJ Input Bias Current IADJ _ Min. Load Current ILOAD _ 1 _ _ 70 uA ADJ Reference Voltage VREF 1.221 1.240 1.260 V Shutdown Supply Current f=10kHz f=100Hz _ 1 VIN=VOUT(T)+1V,VO <0.4V f=1kHz dB IEH EN Input Bias Current Vo=VOUT(E)-2% V Over Temperature Hystersis _ Io=750mA VIN=VOUT(T)+2V,Io=0mA Io=1mA VOUT(T)< 2.0V VIN=VOUT(T)+ 1 2.0V ≤ VOUT(T)<4.0V to VOUT(T)+2 4.0V ≤ VOUT(T) 0.4 VIN 3 VIN=VOUT(T)+2V,Io=1mA~ 750mA % 1000 _ -0.4 Input Voltage _ _ -0.1 Unit 1.5% _ -0.15 REGLINE _ _ _ Max. Typ. Output Voltage Load Regulation =VOUT(T)+2V,VEN=VIN,CIN=1uF,COUT=4.7uF) IN Output Current Line Regulation C o 810 PD EDS Classification Dropout Voltage C o -40~+125 150 Tj Max. T=100 C) o -40~+85 Tj Junction Temperature V Gnd-0.3 to VIN+0.3 uA uA Io=100mA Co=4.7uF (ceramic) f=10Hz~100kHz, Io=10mA CO=4.7uF VIN=2.7V to 7V VEN=VIN,VIN=2.7V to 7V VEN=0V,VIN=2.7V to 7V VIN=5V,Vo=0V,VEN<VEL uA VIN=2.5V Note 1: VOUT (E) =Effective Output Voltage (i.e. the output voltage when "VOUT (T) +2.0V" is provided at the VIN pin while maintaining a certain IOUT value). 2: VOUT (T) =Specified Output Voltage 3: VIN (MIN) =VOUT+V DROPOUT http://www.SeCoSGmbH.com/ 01-Jun-2002 Rev. A Any changing of specification will not be informed individual Page 2 of 7 SSC2117 750mA CMOS Elektronische Bauelemente Positive Voltage Regulator Ordering Information(contd.) Part Number SSC2117-AD Marking Output Voltage 7AAD2 XXXX Adjustable Part Number Marking Output Voltage Detailed Description The SSC2117 of COMS regulators contain a PMOS pass transistor,voltage reference, error amplifier,over-current protection and thermal shutdown.The P-channel pass transistor receives data from the error amplifier, over-current shutdown, and thermal protection circuits. During normal operation, the error amplifier compares the output voltage to a precision reference. Over-current and Thermal shutdown circuits o become active when the junction temperature exceeds140 C, or the current exceeds 2.2A. During thermal shutdown, the output voltage remains low. Normal operation is restored when the junction temperature drops below 120oC.The SSC2117 behaves like a current source when the load reaches 2.2A. However, if the load impedance drops below 0.3ohms, the current drops back to 600mA to prevent excessive power dissipation. Normal operation is restored when the load resistance exceeds of 0.75ohms. External Capacitors The SSC2117 is stable with an output capacitance to ground of 4.7uF or greater. Ceramic capacitors have the lowest ESR, and will offer the best AC performance. Conversely, Aluminum Electrolytic capacitors exhibit the highest ESR, resulting in the poorest AC response. Unfortunately, large value ceramic capacitors are comparatively expensive. One option is to parallel a 0.1uF ceramic capacitor with a 10uF Aluminum Electrolytic. The benefit is low ESR, high capacitance, and low overall cost. A second capacitor is recommended between the input and ground to stabilize VIN. The input capacitor should be at least 0.1uF to have a beneficial effect. All capacitors should be placed in closed proximity to the pins. A "Quiet" ground termination is desirable. This can be achieved with a "Star" connection. Enable When EN pin is pulled low, the PMOS pass transistor shuts off, and all internal circuits are powered down. In this state, the quiescent current is less than 2uA. This pin behaves much like an electronic switch. 100KΩ resistor is necessary between VEN source and EN pin when VEN is high than VIN. (Note: There is no internal pull-up for EN pin. It can not be floating.) Adjustable Version The adjustable version uses external feedback resistors to generate an output voltage anywhere from 1.5V to 5.0V. Vadj is trimmed to 1.24V and Vout is given by the equation: VOUT=Vadj*(1+R1/R2) Feedback resistors R1 and R2 should be high enough to keep quiescent current low, but increasing R1+R2 will reduce stability. In general, R1 and R2 in the 10's of k Ω will produce adequate stability, given reasonable layout precautions. To improve stability characteristics, keep parasitic on the ADJ pin to min., and lower R1 and R2 values. ht tp://www.SeCoSGmbH.com/ 01-Jun-2002 Rev. A Any changing of specification will not be informed individual Page 3 of 7 SSC2117 Elektronische Bauelemente 750mA CMOS Positive Voltage Regulator Characteristics Curve http://www.SeCoSGmbH.com/ 01-Jun-2002 Rev. A Any changing of specification will not be informed individual Page 4 of 7 SSC2117 Elektronische Bauelemente http://www.SeCoSGmbH.com/ 01-Jun-2002 Rev. A 750mA CMOS Positive Voltage Regulator Any changing of specification will not be informed individual Page 5 of 7 SSC2117 Elektronische Bauelemente ht tp://www.SeCoSGmbH.com/ 01-Jun-2002 Rev. A 750mA CMOS Positive Voltage Regulator Any changing of specification will not be informed individual Page 6 of 7 SSC2117 750mA CMOS Elektronische Bauelemente Positive Voltage Regulator External Resistor Divider Table R1(kΩ) VOUT 1 2 5 1.30 20.67 41.33 103.33 1.35 11.27 22.55 1.40 7.75 15.50 1.45 5.90 1.50 4.77 1.55 1.60 10 20 R1(k Ω) VOUT 1 206.67 413.33 3.20 0.63 56.36 112.73 225.45 3.25 0.62 1.23 3.08 6.17 12.34 38.75 77.50 155.00 3.30 0.60 1.20 3.01 6.02 12.04 11.81 29.52 59.05 118.10 3.35 0.59 1.18 2.94 5.88 11.75 9.54 23.85 47.69 95.38 3.40 0.57 1.15 2.87 5.74 11.48 4.00 8.00 20.00 40.00 80.00 3.45 0.56 1.12 2.81 5.61 11.22 3.44 6.89 17.22 34.44 68.89 3.50 0.55 1.10 2.74 5.49 10.97 1.65 3.02 6.05 15.12 30.24 60.49 3.55 0.54 1.07 2.68 5.37 10.74 1.70 2.7 5.39 13.48 26.96 53.91 3.60 0.53 1.05 2.63 5.25 10.51 1.75 2.43 4.86 12.16 24.31 48.63 3.65 0.51 1.03 2.57 5.15 10.29 1.80 2.21 4.43 11.07 22.14 44.29 3.70 0.50 1.01 2.52 5.04 10.08 1.85 2.03 4.07 10.16 20.33 40.66 3.75 0.49 0.99 2.47 4.94 9.88 1.90 1.88 3.76 9.39 18.79 37.58 3.80 0.48 0.97 2.42 4.84 9.69 1.95 1.75 3.49 8.73 17.46 34.93 3.85 0.48 0.95 2.38 4.75 9.50 2.00 1.63 3.26 8.16 16.32 32.63 3.90 0.47 0.93 2.33 4.66 9.32 2.05 1.53 3.06 7.65 15.31 30.62 3.95 0.46 0.92 2.29 4.58 9.15 2.10 1.44 2.88 7.21 14.42 28.84 4.00 0.45 0.90 2.25 4.49 8.99 2.15 1.36 2.73 6.81 13.63 27.25 4.05 0.44 0.88 2.21 4.41 8.83 2.20 1.29 2.58 6.46 12.92 25.83 4.10 0.43 0.87 2.17 4.34 8.67 2.25 1.23 2.46 6.14 12.28 24.55 4.15 0.43 0.85 2.13 4.26 8.52 2.30 1.17 2.34 5.85 11.70 23.40 4.20 0.42 0.84 2.09 4.19 8.38 2.35 1.12 2.23 5.59 11.17 23.34 4.25 0.41 0.82 2.06 4.12 8.24 2.40 1.07 2.14 5.34 10.69 21.38 4.30 0.41 0.81 2.03 4.05 8.10 2.45 1.02 2.05 5.12 10.25 20.50 4.35 0.40 0.80 1.99 3.99 7.97 2.50 0.98 1.97 4.92 9.84 19.68 4.40 0.39 0.78 1.96 3.92 7.85 2.55 0.95 1.89 4.73 9.47 18.93 4.45 0.39 0.77 1.93 3.86 7.73 2.60 0.91 1.82 4.56 9.12 18.24 4.50 0.38 0.76 1.90 3.80 7.61 2.65 0.88 1.76 4.40 8.79 17.59 4.55 0.37 0.75 1.87 3.75 7.49 2.70 0.85 1.70 4.25 8.49 16.99 4.60 0.37 0.74 1.85 3.69 7.38 2.75 0.82 1.64 4.11 8.21 16.42 4.65 0.36 0.73 1.82 3.64 7.27 2.80 0.79 1.59 3.97 7.95 15.90 4.70 0.36 0.72 1.79 3.58 7.17 2.85 0.77 1.54 3.85 7.70 15.40 4.75 0.35 0.71 1.77 3.53 7.07 2.90 0.75 1.49 3.73 7.47 14.94 4.80 0.35 0.70 1.74 3.48 6.97 2.95 0.73 1.45 3.63 7.25 14.50 4.85 0.34 0.69 1.72 3.43 6.87 3.00 0.70 1.41 3.52 7.05 14.09 4.90 0.34 0.68 1.69 3.39 6.78 3.05 0.69 1.37 3.43 6.85 13.70 4.95 0.33 0.67 1.67 3.34 6.68 3.10 0.67 1.33 3.33 6.67 13.33 5.00 0.33 0.66 1.65 3.30 6.60 3.15 0.65 1.30 3.25 6.49 12.98 R2(k Ω)=(1.24*R1(k Ω))/(VOUT-1.24) 2 5 10 20 R2(k Ω)=(1.242*R1(k Ω))/(VOUT-1.242) 1.27 3.16 6.33 12.65 Note: Small load (greater than 2mA) is necessary as R1 or R2 is larger than 50kΩ. Otherwise, output voltage probably can not be pulled down to 0V on disable mode. ht tp://www.SeCoSGmbH.com/ 01-Jun-2002 Rev. A Any changing of specification will not be informed individual Page 7of 7