Precision Edge® ® SY89832U Precision Edge 2.5V ULTRA-PRECISION 1:4 LVDS FANOUT BUFFER/TRANSLATOR WITH INTERNAL TERMINATION Micrel, Inc. SY89832U FEATURES ■ Guaranteed AC performance over temperature and voltage: • DC-to >2.0GHz throughput • <570ps propagation delay (IN-to-Q) • <20ps within-device skew • <200ps rise/fall time ■ Ultra-low jitter design: • <1psRMS cycle-to-cycle jitter • <1psRMS random jitter • <10psPP deterministic jitter • <10psPP total jitter (clock) ■ Unique, patent-pending input termination and VT pin accepts DC– and AC–coupled inputs ■ High-speed LVDS outputs ■ 2.5V voltage supply operation ■ Industrial temperature range: –40°C to +85°C ■ Available in 16-pin (3mm × 3mm) MLF™ package Precision Edge® DESCRIPTION The SY89832U is a 2.5V, high-speed, 2GHz differential LVDS (Low Voltage Differential Swing) 1:4 fanout buffer optimized for ultra-low skew applications. Within device skew is guaranteed to be less than 20ps over supply voltage and temperature. The differential input buffer has a unique internal termination design that allows access to the termination network through a VT pin. This feature allows the device to easily interface to different logic standards. A VREF–AC reference output is included for AC-coupled applications. The SY89832U is a part of Micrel's high-speed clock synchronization family. For 3.3V applications, see SY89833L. For applications that require a different I/O combination, consult Micrel's website at www.micrel.com, and choose from a comprehensive product line of high-speed, low-skew fanout buffers, translators and clock generators. APPLICATIONS ■ ■ ■ ■ Processor clock distribution SONET clock distribution Fibre Channel clock distribution Gigabit Ethernet clock distribution FUNCTIONAL BLOCK DIAGRAM TYPICAL PERFORMANCE 1:4 622MHz Output Q0 /Q0 IN Output Swing (75mV/div.) Q1 /Q1 50Ω VT /IN 50Ω Q2 VREF-AC EN (LVTTL/CMOS) /Q2 D Q Q3 TIME (200ps/div.) /Q3 Precision Edge is a registered trademark of Micrel, Inc. MicroLeadFrame and MLF are trademarks of Amkor Technology, Inc. September 2005 1 M9999-092005 [email protected] or (408) 955-1690 Precision Edge® SY89832U Micrel, Inc. /Q0 Q0 VCC GND PACKAGE/ORDERING INFORMATION 16 15 14 13 Ordering Information(1) Q1 1 12 IN /Q1 2 11 VT 10 VREF-AC Q2 3 /Q2 4 /IN 5 6 7 8 Q3 /Q3 VCC EN 9 Part Number Package Type Operating Range Package Marking Lead Finish SY89832UMI MLF-16 Industrial 832U Sn-Pb SY89832UMITR(2) MLF-16 Industrial 832U Sn-Pb SY89832UMG(3) MLF-16 Industrial 832U with Pb-Free bar line indicator NiPdAu Pb-Free SY89832UMGTR(2, 3) MLF-16 Industrial 832U with Pb-Free bar line indicator NiPdAu Pb-Free Notes: 1. Contact factory for die availability. Dice are guaranteed at TA = 25°C, DC Electricals only. 2. Tape and Reel. 3. Pb-Free package is recommended for new designs. 16-Pin MLF™ (MLF-16) PIN DESCRIPTION Pin Number Pin Name Pin Function 15, 16 1, 2 3, 4 5, 6 Q0, /Q0 Q1, /Q1 Q2, /Q2 Q3, /Q3 LVDS Differential (Outputs): Normally terminated with 100Ω across the pair (Q, /Q). See “LVDS Outputs” section, Figure 2a. Unused outputs should be terminated with a 100Ω resistor across each pair. 8 EN This single-ended TTL/CMOS-compatible input functions as a synchronous output enable. The synchronous enable ensures that enable/disable will only occur when the outputs are in a logic LOW state. Note that this input is internally connected to a 25kΩ pull-up resistor and will default to logic HIGH state (enabled) if left open. 9, 12 /IN, IN Differential Inputs: These input pairs are the differential signal inputs to the device. Inputs accept AC- or DC-Coupled differential signs as small as 100mV. Each pin of a pair internally terminates to a VT pin through 50Ω. Note that these inputs will default to an intermediate state if left open. Pleae refer to the “Input Interface Applications” section for more details. 10 VREF–AC Reference Voltage: These outputs bias to VCC–1.4V. They are used when AC coupling the inputs (IN, /IN). For AC-Coupled applications, connect VREF-AC to VT pin and bypass with 0.01µF low ESR capacitor to VCC. See “Input Interface Applications” section for more details. Maximum sink/source current is ±1.5mA. Due to the limited drive capability, each VREF-AC pin is only intended to drive its respective VT pin. 11 VT Input Termination Center-Tap: Each side of the differential input pair terminates to a VT pin. The VT pins provide a center-tap to a termination network for maximum interface flexibility. See “Input Interface Applications” section for more detaiils. 13 GND Ground. GND pins and exposed pad must be connected to the most negative potential of the device ground. 7, 14 VCC Positive Power Supply: Bypass with 0.1µF//0.01µF low ESR capacitors and place as close to each VCC pin as possible. TRUTH TABLE IN /IN EN Q /Q 0 1 1 0 1 1 0 1 1 0 X X 0 0(1) 1(1) Note 1. On next negative transition of the input signal (IN). September 2005 2 M9999-092005 [email protected] or (408) 955-1690 Precision Edge® SY89832U Micrel, Inc. Absolute Maximum Ratings(1) Operating Ratings(2) Supply Voltage (VCC) .................................. –0.5V to +4.0V Input Voltage (VIN) ............................... –0.5V to VCC +0.3V LVDS Output Current (IOUT) .................................... ±10mA Input Current Source or Sink Current on (IN, /IN) .................. ±50mA VREF-AC Current Source or Sink Current on (IVT) .......................... ±2mA Lead Temperature (soldering, 20sec.) ...................... 260°C Storage Temperature (TS) ....................... –65°C to +150°C Supply Voltage Range .......................... +2.375V to 2.625V Ambient Temperature (TA) ......................... –40°C to +85°C Package Thermal Resistance(3) MLF™ (θJA) Still-Air ........................................................ 60°C/W (ψJB) .................................................................... 32°C/W DC ELECTRICAL CHARACTERISTICS(4) TA = –40°C to +85°C, unless otherwise stated. Symbol Parameter VCC Power Supply ICC Power Supply Current RIN Input Resistance (IN-to-VT) RDIFF-IN Differential Input Resistance (IN-to-/IN) Condition Min Typ Max Units 2.375 2.5 2.625 V 75 100 mA 45 50 55 Ω 80 100 120 Ω VCC–1.6 VCC V 0 VIH –0.1 V 1.7 V No load, max. VCC. VIH Input HIGH Voltage (IN, /IN) VIL Input LOW Voltage (IN, /IN) VIN Input Voltage Swing (IN, /IN) see Figure 2c. 0.1 VDIFF_IN Differential Input Voltage Swing |IN – /IN| see Figure 2d. 0.2 VREF–AC Note 5 Output Reference Voltage VCC–1.525 VCC–1.425 VCC–1.325 V V Notes: 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratlng conditions for extended periods may affect device reliability. 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. 3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device’s most negative potential on the PCB. ψJB and θJA values are determined for a 4-layer board in stil-air number, unless otherrwise stated. 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. 5. VIH (min) not lower than 1.2V. September 2005 3 M9999-092005 [email protected] or (408) 955-1690 Precision Edge® SY89832U Micrel, Inc. LVDS OUTPUTS DC ELECTRICAL CHARACTERISTICS(6) VCC = 2.5V ±5%, RL = 100Ω across the outputs; TA = –40°C to +85°C Symbol Parameter Condition Min Typ Max Units VOUT Output Voltage Swing See Figure 2c. 250 325 mV VDIFF_OUT Differential Output Voltage Swing See Figure 2d. 500 650 mV VOCM Output Common Mode Voltage ∆VOCM Change in Common Mode Voltage 1.125 1.275 V –50 50 mV Max Units LVTTL/CMOS DC ELECTRICAL CHARACTERISTICS(6) VCC = 2.5V ±5%, TA = –40°C to +85°C Symbol Parameter Condition Min Typ VIH Input HIGH Voltage 2.0 VCC V VIL Input LOW Voltage 0 0.8 V IIH Input HIGH Current –125 30 µA IIL Input LOW Current –300 µA Notes: 6. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. September 2005 4 M9999-092005 [email protected] or (408) 955-1690 Precision Edge® SY89832U Micrel, Inc. AC ELECTRICAL CHARACTERISTICS(7) VCC = +2.5V ±5% or +3.3V ±10%; RL = 100Ω across the outputs; TA = –40°C to +85°C unless otherwise stated. Symbol Parameter Condition Min Typ fMAX Maximum Frequency VOUT ≥ 200mV 2.0 2.5 tpd Propagation Delay IN-to-Q VIN < 400mV 370 470 570 ps IN-to-Q VIN ≥ 400mV 300 410 500 ps 5 20 ps 200 ps tSKEW Within-Device Skew Note 8 Part-to-Part Skew Note 9 Max Units GHz tS Set-Up Time EN to IN, /IN Note 10 300 ps tH Hold Time EN to IN, /IN Note 10 300 ps tJITTER Data Random Jitter (RJ) Deterministic Jitter (DJ) Note 11 Note 12 1 10 psRMS psPP Clock Cycle-to-Cycle Jitter Total Jitter (TJ) Note 13 Note 14 1 10 psRMS psPP 225 ps tr, tf Output Rise/Fall Times (20% to 80%) At full output swing. 70 150 Notes: 7. High-frequency AC parameters are guaranteed by design and characterization. 8. Within device skew is measured between two different outputs under identical input transitions. 9. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and no skew at the edges at the respective inputs. 10. Set-up and hold times apply to synchronous applications that intend to enable/disable before the next clock cycle. For asynchronous applications, set-up and hold times do not apply. 11. Random jitter is measured with a K28.7 pattern, measured at ≤fMAX. 12. Deterministic jitter is measured at 2.5Gbps with both K28.5 and 223–1 PRBS pattern. 13. Cycle-to-cycle jitter definition: The variation period between adjacent cycles over a random sample of adjacent cycle pairs. tJITTER_CC = Tn –Tn+1, where T is the time between rising edges of the output signal. 14. Total jitter definition: with an ideal clock input frequency of ≤ fMAX (device), no more than one output edge in 1012 output edges will deviate by more than the specified peak-to-peak jitter value. TIMING DIAGRAM EN VCC/2 tS VCC/2 tH /IN IN VIN tpd /Q VOUT Q September 2005 5 M9999-092005 [email protected] or (408) 955-1690 Precision Edge® SY89832U Micrel, Inc. TYPICAL OPERATING CHARACTERISTICS VCC = 2.5V, GND = 0V, RL = 100Ω across the outputs; TA = 25°C, VIN = 400mV, unless otherwise stated. Output Swing vs. Frequency Propagation Delay vs. Input Voltage Swing 525 PROPAGATION DELAY (ps) OUTPUT SWING (mV) 400 350 300 250 200 150 100 50 0 September 2005 0 0.5 1 1.5 2 2.5 FREQUENCY (MHz) 500 475 450 425 400 375 350 325 100 3 6 300 500 700 900 INPUT VOLTAGE SWING (V) M9999-092005 [email protected] or (408) 955-1690 Precision Edge® SY89832U Micrel, Inc. FUNCTIONAL CHARACTERISTICS VCC = 2.5V, GND = 0V, VIN = 400mV, RL = 100Ω across the outpouts; TA = 25°C, unless otherwise stated. 622MHz Output Output Swing (75mV/div.) Output Swing (75mV/div.) 155MHz Output TIME (200ps/div.) TIME (1.291ns/div.) Output Swing (75mV/div.) 1GHz Output TIME (200ps/div.) September 2005 7 M9999-092005 [email protected] or (408) 955-1690 Precision Edge® SY89832U Micrel, Inc. INPUT STAGE VCC 1.86k½ 1.86k½ 1.86k½ 1.86k½ IN 50 VT 50 W W GND /IN Figure 1. Simplified Differential Input Buffer LVDS OUTPUTS LVDS specifies a small swing of 325mV typical, on a nominal 1.2V common mode above ground. The common mode voltage has tight limits to permit large variations in ground noise between an LVDS driver and receive 50Ω vOUT 100Ω vOH, vOL 50Ω vOH, vOL vOCM, ∆vOCM GND GND Figure 2a. LVDS Differential Measurement Figure 2b. LVDS Common Mode Measurement SINGLE-ENDED AND DIFFERENTIAL SWINGS 650mV (typical) VIN, VOUT 325mV (typical) VDIFF_IN , V DIFF_OUT Figure 2d. Differential Swing Figure 2c. Single-Ended Swing September 2005 8 M9999-092005 [email protected] or (408) 955-1690 Precision Edge® SY89832U Micrel, Inc. INPUT INTERFACE APPLICATIONS VCC = 2.5V VCC = 2.5V VCC = 2.5V VCC = 2.5V VCC = 2.5V VCC = 2.5V IN IN IN CML LVPECL CML /IN /IN /IN SY89832U SY89832U SY89832U NC NC VCC–2V* VCC VT VCC VREF_AC VT 19Ω VT VREF_AC 0.01µF VREF_AC NC 0.01µF Figure 3a. DC-Coupled CML Input Interface Figure 3b. AC-Coupled CML Input Interface Figure 3c. DC-Coupled LVPECL Input Interface (*Bypass with 0.01µF to GND) VCC = 2.5V VCC = 2.5V VCC = 2.5V VCC = 2.5V IN IN LVPECL LVDS /IN /IN SY89832U Rpd 50Ω SY89832U Rpd 50Ω VT NC VT NC VREF_AC VREF_AC 0.01µF VCC = 2.5V Figure 3d. AC-Coupled LVPECL Input Interface Figure 3e. LVDS Input Interface RELATED PRODUCT AND SUPPORT DOCUMENTATION Part Number Function Data Sheet Link SY89830U 2.5V/3.3/5V 2.5GHz 1:4 PECL/ECL Clock Driver with 2:1 Differential Input MUX http://www.micrel.com/product-info/products/sy89830u.shtml SY89831U Ultra-Precison 1:4 LVPECL Fanout Buffer/Translator with Internal Termination http://www.micrel.com/product-info/products/sy89831u.shtml 3.3V Ultra-Precision 1:4 LVDS Fanout Buffer with Internal Termination http://www.micrel.com/product-info/products/sy89833u.shtml SY89833U SY89834U HBW Solutions September 2005 2.5/3.3V Two Input, 1GHz LVTTL/CMOS-to-LVPECL 1:4 Fanout Buffer/Translator http://www.micrel.com/product-info/products/sy89834u.shtml 16-MLF™ Manufacturing Guidelines Exposed Pad Application Note http://www.amkor.com/products/notes_papers/MLF_appnote_0301.pdf New Products and Applications http://www.micrel.com/product-info/as/solutions.shtml 9 M9999-092005 [email protected] or (408) 955-1690 Precision Edge® SY89832U Micrel, Inc. 16 LEAD EPAD MicroLeadFrame™ (MLF-16) Package EP- Exposed Pad Die CompSide Island Heat Dissipation Heat Dissipation VEE Heavy Copper Plane VEE Heavy Copper Plane PCB Thermal Consideration for 16-Pin MLF™ Package (Always solder, or equivalent, the exposed pad to the PCB) Package Notes: Note 1. Note 2. Package meets Level 2 moisture sensitivity classification, and are shipped in dry-pack form. Exposed pads must be soldered to a ground for proper thermal management. MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB USA http://www.micrel.com The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser’s use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser’s own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2005 Micrel, Incorporated. September 2005 10 M9999-092005 [email protected] or (408) 955-1690