WM9710 AC’97 Audio CODEC and Mixer with Integrated Headphone Driver DESCRIPTION FEATURES The WM9710 is a high-quality stereo audio codec with an integrated headphone driver. • • AC’97 rev2.2 compliant, 18-bit stereo codec Integrated headphone driver • Automatic headset detection and switching (for stereo headphones / mono phone headsets) • Separately mixed mono output for phone TX path (also includes headphone buffer for mono earpiece) Multiple channel input mixer Mono inputs for phone RX and PCBEEP signals The device is compliant with the Intel AC’97 Rev 2.2 specification. It performs full-duplex 18-bit codec functions and supports variable sample rates from 8kHz to 48kHz with high signal to noise ratio. Analogue mixers are included to mix external analogue signals into the playback or record path. The WM9710 allows designers to easily integrate phone functions with other audio functions such as MP3 playback and voice recording. Mono inputs and outputs are provided to connect to an external voice codec. The on-chip headphone driver can distinguish between a stereo headphone and mono headset, and route the signals accordingly. • • • On-chip sample rate conversion, supports rates from 8kHz to 48kHz. DAC and ADC rates are fully independent. • • • Optional S/PDIF or I2S digital audio output 3V to 5V operation Each circuit block can be separately powered on or off Optional AC’97 features include 3D sound enhancement, 2 primary/secondary mode operation and S/PDIF or I S output. • Leadless 7mm × 7mm × 0.9mm QFN or 48-pin TQFP package The 5-pin bi-directional AC-Link interface transfers control data, DAC and ADC words to and from the AC’97 controller. The WM9710 is fully operable on 3V or 5V or mixed 3/5V supplies, and is packaged in a leadless, chip scale QFN package with 7mm body size or 48-pin TQFP package. APPLICATIONS • • Personal Digital Assistants and ‘Smartphones’ WinCE systems BLOCK DIAGRAM DGND1 DVDD1 DGND2 DVDD2 CX3D1 CX3D2 W WM9710 ADCNDAC (Reg 5Ch) LINEINVOL (Reg 10h) MUX HPND (Reg 5Ch) CDVOL (Reg 12h) MICVOL (Reg 0Eh) LINEINL LINEINR CDL CDGND CDR MIC2 MIC1 M U X MIC BOOST MIC SELECT (Reg 0Eh) (Reg 20h) M 0/20 U dB X M U X headset autodetect PHONE ADC L DIGITAL FILTERS MIXVOL (Reg 72h) POP (Reg 20h) DAC L MASTER VOL (Reg 02h) Σ∆ MODULATION RECORD SELECT (Reg 1Ah) ADC R VARIABLE RATE AUDIO DAC R LINEOUTL LINEOUTR DACVOL (Reg 18h) MIX (Reg 20h) (Reg 0Ah) M U X (Reg 0Ch) HPOUTL M U X WOLFSON MICROELECTRONICS plc www.wolfsonmicro.com MONO_OUT (TX) MONO VOL (Reg 06h) PSEL (Reg 5Ch) PHIZ (Reg 78h) PHONE (RX) BITCLK SYNC SDATAIN SDATAOUT RESETB CLOCK OSC PCBEEP AC'97 INTERFACE XTLIN CONTROL LOGIC HSDET EAPD PWRUP/LRC SPEN/I2S SPDIF CID0 VREF CAP2 AVDD AGND VREF XTLOUT VREFOUT HPOUTL HPOUTR HPGND MPM (Reg 5Ah) RECORD GAIN (Reg 1Ch) M U X 3D 16 / 32Ohm headphone HPVOL (Reg 04h) 24.576MHz Production Data, December 2003, Rev 4.0 Copyright 2003 Wolfson Microelectronics plc WM9710 Production Data TABLE OF CONTENTS DESCRIPTION ............................................................................................................1 FEATURES..................................................................................................................1 APPLICATIONS ..........................................................................................................1 BLOCK DIAGRAM ......................................................................................................1 TABLE OF CONTENTS ..............................................................................................2 ORDERING INFORMATION .......................................................................................3 ABSOLUTE MAXIMUM RATINGS..............................................................................3 RECOMMENDED OPERATING CONDITIONS ..........................................................4 PIN CONFIGURATION................................................................................................5 PIN DESCRIPTION .....................................................................................................6 ELECTRICAL CHARACTERISTICS ...........................................................................7 POWER CONSUMPTION ...........................................................................................9 DETAILED TIMING DIAGRAMS ...............................................................................11 AC-LINK LOW POWER MODE .........................................................................................11 COLD RESET....................................................................................................................11 WARM RESET ..................................................................................................................12 CLOCK SPECIFICATIONS ...............................................................................................12 DATA SETUP AND HOLD (50PF EXTERNAL LOAD).......................................................13 SIGNAL RISE AND FALL TIMES ......................................................................................13 DEVICE DESCRIPTION............................................................................................14 INTRODUCTION ...............................................................................................................14 AC’97 FEATURES.............................................................................................................14 NON - AC’97 FEATURES..................................................................................................14 3-D STEREO ENHANCEMENT.........................................................................................15 VARIABLE SAMPLE RATE SUPPORT .............................................................................15 2 SPDIF OR I S DIGITAL AUDIO DATA OUTPUT...............................................................16 PRIMARY/SECONDARY ID SUPPORT ............................................................................16 HEADPHONE DRIVE AND HEADSET AUTODETECT .....................................................17 DATA SLOT MAPPING .....................................................................................................18 AC-LINK DIGITAL SERIAL INTERFACE PROTOCOL ......................................................18 REGISTER 28H – EXTENDED AUDIO ID.........................................................................24 REGISTER 2AH – EXTENDED AUDIO STATUS AND CONTROL REGISTER ................24 REGISTER 2CH AND 32H – AUDIO SAMPLE RATE CONTROL REGISTERS................25 REGISTERS 3AH – SPDIF CONTROL REGISTER ..........................................................25 VENDOR SPECIFIC REGISTERS (INDEX 5AH - 7AH) ....................................................25 SERIAL INTERFACE REGISTER MAP ....................................................................28 PACKAGE DIMENSIONS – TQFP............................................................................30 PACKAGE DIMENSIONS – QFN..............................................................................31 IMPORTANT NOTICE ...............................................................................................32 ADDRESS: ........................................................................................................................32 w PD Rev 4.0 December 2003 2 WM9710 Production Data ORDERING INFORMATION DEVICE TEMP. RANGE PACKAGE XWM9710EFT/V -25 to 85oC 48-pin TQFP 48-pin TQFP (lead free) 48-pin TQFP (tape and reel) 48-pin TQFP (lead free, tape and reel) o WM9710SEFT/V -25 to 85 C XWM9710EFT/RV -25 to 85oC WM9710SEFT/RV -25 to 85oC DEVICE TEMP. RANGE PACKAGE XWM9710EFL/V -25 to 85oC 48-pin QFN 48-pin QFN (lead free) 48-pin QFN (tape and reel) 48-pin QFN (lead free, tape and reel) o WM9710SEFL/V -25 to 85 C XWM9710EFL/RV -25 to 85oC WM9710SEFL/RV -25 to 85oC MOISTURE SENSITIVITY LEVEL MSL1 MSL1 MSL1 MSL1 MOISTURE SENSITIVITY LEVEL MSL3 MSL3 MSL3 MSL3 Note: Reel quantity = 2,200 ABSOLUTE MAXIMUM RATINGS Absolute Maximum Ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at or beyond these limits. Device functional operating limits and guaranteed performance specifications are given under Electrical Characteristics at the test conditions specified. ESD Sensitive Device. This device is manufactured on a CMOS process. It is therefore generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken during handling and storage of this device. Wolfson tests its package types according to IPC/JEDEC J-STD-020B for Moisture Sensitivity to determine acceptable storage conditions prior to surface mount assembly. These levels are: MSL1 = unlimited floor life at <30°C / 85% Relative Humidity. Not normally stored in moisture barrier bag. MSL2 = out of bag storage for 1 year at <30°C / 60% Relative Humidity. Supplied in moisture barrier bag. MSL3 = out of bag storage for 168 hours at <30°C / 60% Relative Humidity. Supplied in moisture barrier bag. The Moisture Sensitivity Level for each package type is specified in Ordering Information. Note: The TQFP version is classified as MSL1 and does not require to be drybagged but will be supplied as such, labelled as MSL1. CONDITION Digital supply voltage Analogue supply voltage MIN MAX -0.3V +7V -0.3V +7V Voltage range digital inputs DVSS -0.3V DVDD +0.3V Voltage range analogue inputs AVDD -0.3V AVDD +0.3V Operating temperature range, TA -25oC +85oC Storage temperature after soldering -65oC +150oC Package body temperature (soldering 10 seconds) +240oC Package body temperature (soldering 2 minutes) +183oC w PD Rev 4.0 December 2003 3 WM9710 Production Data RECOMMENDED OPERATING CONDITIONS PARAMETER Digital supply range Analogue supply range MAX UNIT DVDD1, DVDD2 SYMBOL 2.7 5.5 V AVDD 2.7 5.5 Digital ground DGND1, DGND2 Analogue ground AGND, HPGND TEST CONDITIONS MIN TYP 0 0 Difference AGND to DGND – Note 1 -0.3 Difference AVDD to DVDD – Note 2 -0.3 0 V V V +0.3 V 5.5 V Note: 1. AGND is normally the same as DGND and HPGND 2. AVDD should be greater than or equal to DVDD w PD Rev 4.0 December 2003 4 WM9710 Production Data SPDIF EAPD HSDET CID0 SPEN / I2S PWRUP / LRC AGND HPOUTR HPGND HPOUTL AVDD MONO_OUT PIN CONFIGURATION 48 47 46 45 44 43 42 41 40 39 38 37 DVDD1 1 36 LINEOUTR XTLIN 2 35 LINEOUTL XTLOUT 3 34 CX3D2 DGND1 4 33 CX3D1 SDATAOUT 5 32 CAP2 BITCLK 6 31 DNC DGND2 7 30 DNC SDATAIN 8 29 DNC DVDD2 9 28 VREFOUT WM9710 QFN 12 25 DNC 18 19 20 21 22 23 24 LINEINR 17 CDR 16 CDGND 15 DNC 14 DNC PHONE 13 LINEINL PCBEEP MIC2 DNC MIC1 VREF 26 CDL 27 11 DNC 10 DNC SYNC RESETB SPDIF EAPD HSDET CID0 SPEN/I2S PWRUP/LRC AGND2 HPOUTR HPGND HPOUTL AVDD2 MONOOUT Figure 1 QFN Pinout 48 47 46 45 44 43 42 41 40 39 38 37 DVDD1 1 36 LINEOUTR XTLIN 2 35 LINEOUTL XTLOUT 3 34 CX3D2 DGND1 4 33 CX3D1 5 32 CAP2 31 DNC 30 DNC 8 29 DNC DVDD2 9 28 VREFOUT SYNC 10 27 VREF RESETB 11 26 DNC PCBEEP 12 25 DNC 13 14 15 16 17 18 19 20 21 22 23 24 CDL CDGND CDR MIC1 MIC2 LINEINL LINEINR SDATAIN DNC 7 DNC DGND2 WM9710 WM9710 TQFP QFN DNC 6 DNC BITCLK PHONE SDATAOUT Figure 2 TQFP Pinout w PD Rev 4.0 December 2003 5 WM9710 Production Data PIN DESCRIPTION PIN 48 PIN TQFP OR 48 QFN TYPE DESCRIPTION 1 DVDD1 Supply 2 XTLIN Digital input Clock crystal connection or clock input (if XTAL not used) 3 XTLOUT Digital output Clock crystal connection 4 DGND1 Supply Digital ground 5 SDATAOUT Digital input Serial data input (AC-Link signal) 6 BITCLK Digital I/O Serial interface clock (AC-Link signal) 7 DGND2 Supply Digital ground 8 SDATAIN Digital output Serial data output (AC-Link signal) 9 DVDD2 Supply Digital supply 10 SYNC Digital input Serial interface sync pulse (AC-Link signal) 11 RESETB Digital input Reset input (active low, resets registers) 12 PCBEEP Analogue input PCBEEP input (mono input to mixer) 13 PHONE Analogue input Phone RX input (mono input to mixer) 14 DNC Do Not Connect Leave this pin floating Digital supply 15 DNC Do Not Connect Leave this pin floating 16 DNC Do Not Connect Leave this pin floating 17 DNC Do Not Connect Leave this pin floating 18 CDL Analogue input CD Left (stereo input to mixer) 19 CDGND Analogue input CD input common mode reference (ground) 20 CDR Analogue input CD Right (stereo input to mixer) 21 MIC1 Analogue input Microphone input 1 – also HSET detect input 22 MIC2 Analogue input Microphone input 2 23 LINEINL Analogue input Line-in Left (stereo mixer input) 24 LINEINR Analogue input Line-in Right (stereo mixer input) 25 DNC Do Not Connect Leave this pin floating 26 DNC Do Not Connect Leave this pin floating 27 VREF Analogue output Internal reference (buffered CAP2) 28 VREFOUT Analogue output Microphone bias voltage (buffered CAP2) 29 DNC Do Not Connect Leave this pin floating 30 DNC Do Not Connect Leave this pin floating 31 DNC Do Not Connect Leave this pin floating 32 CAP2 Analogue I/O Reference input/output; pulls to AVDD/2 if not overdriven 33 CX3D1 Analogue output Output pin for 3D enhancement function 34 CX3D2 Analogue input Input pin for 3D enhancement function 35 LINEOUTL Analogue output Line-out Left 36 LINEOUTR Analogue output Line-out Right 37 MONOOUT Analogue output Mono output (Phone TX or mono earpiece) Supply Analogue supply Analogue output Headphone output Left (or headset mic input if headset detect function is enabled) 38 AVDD 39 HPOUTL 40 HPGND 41 HPOUTR 42 AGND 43 PWRUP/LRC 44 2 SPEN/I S Supply Headphone ground Analogue output Headphone output Right Supply Analogue ground Digital I/O Power-up control (or LRCLK signal for I2S output) Digital I/O SPDIF hardware enable pin and I2S data output 45 CID0 Digital input Primary/Secondary codec select (internal pull-up) Hi = Primary 46 HSDET Digital output Headset detect signal 47 EAPD Digital output External amplifier powerdown (or general purpose control output) 48 SPDIF Digital output S/PDIF output w PD Rev 4.0 December 2003 6 WM9710 Production Data ELECTRICAL CHARACTERISTICS Test Characteristics: AVDD = 3.3V, DVDD = 3.3V, 48kHz audio sampling, TA = 25oC, unless otherwise stated. PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNIT Digital Logic Levels (DVDD = 3.3V) Input LOW level VIL DGND - 0.3 0.8 V Input HIGH level VIH 2.2 DVDD + 0.3 V Output LOW VOL I Load = 2mA 0.10 x DVDD V Output HIGH VOH I Load = -2mA 0.90 x DVDD V Analogue Audio I/O Levels (Input Signals on any audio inputs, Outputs on LINEOUT L, R and MONO and HPOUT L,R) Input level Minimum input impedance = 10k Into 10kΩ load Output level to LINEOUT L,R Output level to HPOUT L, HPOUTR and MONOOUT Into 16Ω load AGND -100mV AGND +300mV AGND +300mV Near rail to rail Near rail to rail AVDD +100mV AVDD -300mV AVDD -300mV 0.47 AVDD 0.50 AVDD 0.53 AVDD V V V Reference Levels Reference input/output CAP2 CAP2 impedance Mixer reference VREF MIC reference VREFOUT V 75 kΩ V mA mA MIDBUFF current source (pins VREF and VREFOUT) AVDD = 3.3V 5 Buffered CAP2 Buffered CAP2 10 MIDBUFF current sink (pins VREF and VREFOUT) AVDD = 3.3V -5 -10 V AUDIO DAC to Line-out (10kΩ Ω load) SNR A-weighted (Note 2) 85 Full scale output voltage Total Harmonic Distortion + Noise THD+N PSRR 91 dB VREF = 1.65V 0.7 Vrms -3dBfs input -84 0.006 -40 20 to 20kHz, without supply decoupling -74 0.02 dB % dB AUDIO ADC ADC input for full scale output Signal to Noise Ratio A-weighted (Note 2) VREF = 1.65V SNR Vrms 0.7 80 dBfs 86 Total Harmonic Distortion+Noise THD+N -6dBfs input -79 Power Supply Rejection Ratio PSRR 20 to 20kHz, without supply decoupling -40 -72 dB dB Digital Filter Characteristics Frequency response 20 19,200 Transition band 19,200 28,800 Stop band 28,800 Hz -74 -40 dB Stop band attenuation w ADC DAC Hz Hz PD Rev 4.0 December 2003 7 WM9710 Production Data Test Characteristics: AVDD = 3.3V, DVDD = 3.3V, 48kHz audio sampling, TA = 25oC, unless otherwise stated. PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNIT 0.7 AVDD Vrms Mixer Inputs to Line-out (10kΩ Ω load) Maximum input voltage AGND Maximum output voltage Signal to Noise Ratio A-weighted (Note 2) Total Harmonic Distortion + Noise -1dBfs input on LINEOUT SNR THD+N CD inputs Other inputs 90 82 CD and LINE inputs PHONE input MIC1 input MIC2 input PCBEEP input Input impedance (CD inputs) At any gain Input impedance (other mixer inputs) At max gain At 0db gain Input impedance MIC inputs At max gain At 0db gain Power Supply Rejection Ratio PSRR 20 to 20kHz, without supply decoupling Headphone Buffer (pins HPOUTL, HPOUR and MONOOUT) 10 50 10 55 Max Output Power (Note 1) PO RL = 32Ω RL = 16Ω A-weighted THD+N 1kHz, RL = 32Ω @ PO = 10mW rms SNR (Note 2) Total Harmonic Distortion + Noise 1kHz, RL = 32Ω@ PO = 20mW rms Power Supply Rejection Ratio PSRR 1kHz, RL = 16Ω @ PO = 10mW rms 1kHz, RL = 16Ω@ PO = 20mW rms 20 to 20kHz, without supply decoupling 93 -87 0.0044 -82 0.008 -82 0.008 -90 0.003 -78 0.013 15 20 100 20 100 -40 Maximum output voltage 85 Vrms 0.7 92 0.7 30 40 92 -80 0.01 -77 0.014 -76dB 0.016 -75dB 0.018 -40 dB -77 0.014 -71 0.028 -71 0.028 -71 0.028 -67 0.045 dB % kΩ kΩ kΩ kΩ kΩ dB Vrms mW mW dB dB % dB % dB % dB % dB Clocks Crystal clock 24.576 MHz BITCLK frequency 12.288 MHz 48.0 KHz SYNC frequency Note: 1. Harmonic distortion on the headphone output decreases with output power – see Figure 3. 2. SNR is the ratio of 0dB signal amplitude to noise floor with no signal present (all 0s input code to DACs). 3. ADC sampling capacitance allows the user to calculate the minimum external capacitance required for a stable ADC value. w PD Rev 4.0 December 2003 8 WM9710 Production Data -100 -90 THD+Noise (dB) -80 -70 -60 -50 -40 Output Power (mW) -30 0 5 10 15 20 25 30 Figure 3 Distortion Versus Power on Headphone Outputs, using 32Ω Load and AVDD = HPVDD = 3.3V w PD Rev 4.0 December 2003 9 WM9710 Production Data POWER CONSUMPTION X 00 000L 000R 14.8 14.3 96 0 0 0 0 0 0 0 X 00 001L 001R 17.7 14.3 105.6 Other Input Record PR6 0 0 0 0 0 0 1 X 00 001L 001R 16.3 14.3 101 Other Input Record PR6 and PR2 0 0 1 0 0 0 1 X 00 001L 001R 10.7 14.3 82.5 Other Input Record PR6 and PR3 0 0 0 1 0 0 1 X 00 001L 001R 0.5 14.1 48.2 1 0 1 0 0 0 0 X 00 001L 001R 5.5 11.5 56.1 1 0 0 0 0 0 0 X 00 001L 001R 11.1 11.5 74.6 Playback Only PR6 1 0 0 0 0 0 1 X 00 001L 001R 9.7 11.5 70 Playback Only PR6 and PR2 1 0 1 0 0 0 1 X 00 001L 001R 4.0 11.5 51.2 Playback Only PR6 and PR3 1 0 0 1 0 0 1 X 00 001L 001R 0.4 11.5 39.3 Mic Record (note 1) 0 1 0 0 0 0 0 X 00 000L 000R 12.9 13.3 86.5 Other Input Record 0 1 0 0 0 0 0 X 00 100L 100R 15.8 13.3 96 Other Input Record PR6 0 1 0 0 0 0 1 X 00 100L 100R 14.3 11.3 84.5 Other Input Record PR6 and PR2 0 1 1 0 0 0 1 X 00 100L 100R 7.2 13.3 67.7 Other Input Record PR6 and PR3 0 1 0 1 0 0 1 X 00 100L 100R 0.3 12.9 43.6 1 1 1 1 1 1 1 X 00 XXXL XXXR 0.0001 0.002 0.007 1 1 1 1 0 1 1 X 11 XXXL XXXR 0.1 3.6 12.2 EAPD 0 PR6 0 PR5 0 PR4 0 PR3 0 PR2 0 PR1 0 PR0 RECORD MUX CURRENT CONSUMPTION DIGITISER PD REG 78H (PRP) MODE DESCRIPTION AVDD (mA DVDD (mA) TOTAL POWER (mW) Record and Playback Mic Record (note 1) Other Input Record Playback Only Low Power Playback (note 2) Playback Only Record Only Power Down Power Down (note 3) Pen Digitiser Pen Digitiser (Note 4) Notes: 1. When the ADC input mux is set to mic input to BOTH ADC channels, (SR2-0 and SL2-0 both set to ‘0’), one ADC is shared between both channels and the other is powered off to save current. The same digital data is output to both slots. 2. The POP bit (reg 20h) also needs to be set for this mode. 3. These values are recorded with no external clocks applied to the WM9705. 4. Pen active duty cycle is approximately 10%. Average analogue current consumption is approximately 10% of stated figure. w PD Rev 4.0 December 2003 10 WM9710 Production Data DETAILED TIMING DIAGRAMS Test Characteristics: AVDD = 3.3V, DVDD = 3.3V, AGND = 0V …………..TA = 0oC to +70oC, unless otherwise stated. All measurements are taken at 10% to 90% DVDD, unless otherwise stated. All the following timing information is guaranteed, not tested. AC-LINK LOW POWER MODE SLOT 1 SLOT 2 SYNC BITCLK SDATAOUT WRITE TO 0X20 DON'T CARE DATA PR4 tS2_PDOWN SDATAIN Figure 4 AC-Link Powerdown Timing PARAMETER SYMBOL End of slot 2 to BITCLK SDATAIN low tS2_PDOWN MIN TYP MAX UNIT 1.0 µs COLD RESET tRST_LOW tRST2CLK RESETB BITCLK Figure 5 Cold Reset Timing Note: For correct operation SDATAOUT and SYNC must be held LOW for entire RESETB active low period otherwise the device may enter test mode. See AC’97 specification or Wolfson applications note WAN104 for more details. PARAMETER w SYMBOL MIN RESETB active low pulse width tRST_LOW 1.0 TYP MAX UNIT µs RESETB inactive to BITCLK startup delay tRST2CLK 162.8 ns PD Rev 4.0 December 2003 11 WM9710 Production Data WARM RESET tSYNC_HIGH tSYNC2CLK SYNC BITCLK Figure 6 Warm Reset Timing PARAMETER SYMBOL SYNC active high pulse width tSYNC_HIGH SYNC inactive to BITCLK startup delay tSYNC2CLK MIN TYP MAX UNIT µs 1.3 162.4 ns CLOCK SPECIFICATIONS tCLK_HIGH BITCLK tCLK_LOW tCLK_PERIOD tSYNC_HIGH tSYNC_LOW SYNC tSYNC_PERIOD Figure 7 Clock Specifications (50pF External Load) PARAMETER SYMBOL MIN BITCLK frequency BITCLK period TYP MAX 12.288 tCLK_PERIOD MHz 81.4 BITCLK output jitter UNIT ns 750 ps BITCLK high pulse width (Note 1) tCLK_HIGH 36 40.7 45 ns BITCLK low pulse width (Note 1) tCLK_LOW 36 40.7 45 ns SYNC frequency 48.0 kHz tSYNC_PERIOD 20.8 µs SYNC high pulse width tSYNC_HIGH 1.3 µs SYNC low pulse width tSYNC_LOW 19.5 µs SYNC period Note: Worst case duty cycle restricted to 45/55. w PD Rev 4.0 December 2003 12 WM9710 Production Data DATA SETUP AND HOLD (50PF EXTERNAL LOAD) tSETUP BITCLK tHOLD SDATAIN SDATAOUT tSETUP tHOLD SYNC Figure 8 Data Setup and Hold (50pF External Load) Note: Setup and hold time parameters for SDATAIN are with respect to AC’97 Controller. SYMBOL MIN Setup to falling edge of BITCLK PARAMETER tSETUP 10 TYP MAX UNIT ns Hold from falling edge of BITCLK tHOLD 10 ns SIGNAL RISE AND FALL TIMES triseCLK tfallCLK BITCLK triseSYNC tfallSYNC SYNC triseDIN tfallDIN triseDOUT tfallDOUT SDATAIN SDATAOUT Figure 9 Signal Rise and Fall Times (50pF External Load) PARAMETER SYMBOL MIN MAX UNIT BITCLK rise time triseCLK 2 6 ns BITCLK fall time tfallCLK 2 6 ns SYNC rise time triseSYNC 2 6 ns SYNC fall time tfallSYNC 2 6 ns SDATAIN rise time triseDIN 2 6 ns ns SDATAIN fall time w TYP tfallDIN 2 6 SDATAOUT rise time triseDOUT 2 6 ns SDATAOUT fall time tfallDOUT 2 6 ns PD Rev 4.0 December 2003 13 WM9710 Production Data DEVICE DESCRIPTION INTRODUCTION This specification describes the WM9710 audio codec, which is designed to be software and hardware compatible with the Intel AC’97 rev2.2 component specification. The device is a derivative of the basic AC’97 codec. Variable Rate Audio (VRA) is supported at rates defined in the Intel rev2.1 or rev2.2 specification, and a SPDIF output port is provided which may optionally be used to output the PCM DAC information to external processors. WM9710 offers the following features: Stereo Audio Codec with Intel specified VRA support of different audio sample rates Optional SPDIF and I2S audio outputs (SPDIF output may be hardware enabled so needing no driver support) Headphone drive capability and optional auto detection of headset or headphone plug in It is highly recommended that the Intel AC’97 rev2.2 specification be studied in parallel with this document: This specification can be downloaded from the Intel web site. The WM9710 is fully operable on 3V or 5V or mixed 3/5V supplies, and is packaged in the industry standard 48pin TQFP package with 7mm body size. AC’97 FEATURES WM9710 implements the base set of AC’97 rev2.2 features, plus several enhancements: All rev2.2 specified variable audio sample rates supported 3-D stereo enhancement feature. Headphone support on HPOUT outputs (pins 39,41) Primary/secondary codec operation by pin programming of CID0 pin SPDIF audio output with rev2.2 compliant control set. NON - AC’97 FEATURES In addition to the AC’97 features offered, WM9710 also supports: Headphone drive capability on MONO output, with extra signal routing switch PSEL, allowing PHONE input to be routed to MONO output Extra switch HPND after the mixer allowing MIX without DAC signal to be output to headphone outputs, and so allowing DAC with no MIX to be output to LINE outputs. I2S audio output capability, in addition to SPDIF output, allowing support of an extra external audio DAC for multi-channel solutions. SPDIF output may be hardware enabled. Option to route the stereo audio ADC output to the SPDIF and/or I2S digital outputs Auto-detect of headphones or headset plugged into the HPOUT headphone outputs, with internal routing of microphone signal from the headphone pin to the MIC1 input. MPM switch allowing mix of DAC + mixer output onto MONOUT and independent mix of DAC + PHONE and/or PCBEEP onto LINEOUT or HPOUT. Reset powerdown override – holding PWRUP/LRC (PIN 43) high in reset overrides the PR bits forcing the WM9710 into a low power mode. w PD Rev 4.0 December 2003 14 WM9710 Production Data 3-D STEREO ENHANCEMENT This device contains a stereo enhancement circuit, designed to optimise the listening experience when the device is used in a typical PC operating environment. That is, with a pair of speakers placed either side of the monitor with little spatial separation. This circuit creates a difference signal by differencing left and right channel playback data, then filters this difference signal using lowpass and highpass filters whose time constants are set using external capacitors connected to the CX3D pins 33 and 34. Typically the values of 100nF and 47nF set highpass and lowpass poles at about 100Hz and 1kHz respectively. This frequency band corresponds to the range over which the ear is most sensitive to directional effects. The filtered difference signal is gain adjusted by an amount set using the 4-bit value written to Register 22h bits 3 to 0. Value 0h is disable, value Fh is maximum effect. Typically a value of 8h is optimum. The user interface would most typically use a slider type of control to allow the user to adjust the level of enhancement to suit the program material. Bit D13 3D in Register 20h is the overall 3D enable bit. The Reset Register 00h reads back the value 11000 in bits D14 to D10. This corresponds to decimal 24, which is registered with Intel as Wolfson Stereo Enhancement. Note that the external capacitors setting the filtering poles applied to the difference signal may be adjusted in value, or even replaced with a direct connection between the pins. If such adjustments are made, then the amount of difference signal fed back into the main signal paths may be significant, and can cause large signals which may limit, distort, or overdrive signal paths or speakers. Adjust these values with care, to select the preferred acoustic effect. There is no provision for pseudo-stereo effects. Mono signals will have no enhancement applied (if the signals are in phase and of the same amplitude). Signals from the PCM DAC channels can have stereo enhancement applied. It can also be bypassed if desired. This function is enabled by setting the bit POP in Register 20h. VARIABLE SAMPLE RATE SUPPORT The DACs and ADCs on this device support all the recommended sample rates specified in the Intel AC’97 rev2.1 & rev2.2 specifications for audio rates. The default rate is 48kHz. If alternative rates are selected and variable rate audio is enabled (Register 2Ah, bit 0), the AC’97 interface continues to run at 48k words per second, but data is transferred across the link in bursts such that the net sample rate selected is achieved. It is up to the AC’97 Revision 2.1/2 compliant controller to ensure that data is supplied to the AC link, and received from the AC link, at the appropriate rate. Variable rates are selected by writing to registers 2Ch (DAC) and 32h (ADC). ADC and DAC rates may be set independently, with left and right channels always at the same rate. The device supports on demand sampling. That is, when the DAC signal processing circuits need another sample, a sample request is sent to the controller which must respond with a data sample in the next frame it sends. For example, if a rate of 24kHz is selected, on average the device will request a sample from the controller every other frame, for each of the stereo DACs. Note that if an unsupported rate is written to one of the rate registers, the rate will default to the nearest rate supported. The Register will then respond, when interrogated, with the supported rate the device has defaulted to. The WM9710 clocks will scale automatically dependent upon the MCLK frequency, where MCLK is not equal to 24.576MHz. With a 24MHz clock the BCLK frequency expected will be 12MHz and the sampling frequency (SYNC0 expected is BCLK/256 = 46.875kHz. AUDIO SAMPLE RATE CONTROL VALUE D15-D0 8000 11025 16000 22050 32000 44100 48000 1F40 2B11 3E80 5622 7D000 AC44 BB80 Table 1 Variable Sample Rates Supported w PD Rev 4.0 December 2003 15 WM9710 Production Data 2 SPDIF OR I S DIGITAL AUDIO DATA OUTPUT The WM9710 SPDIF output may be enabled in hardware by holding pin 44 (SPEN) high when RESETB is taken high, or by writing to the SPDIF control bit in register 2Ah. If SPDIF pin 48 is pulled high at start-up by a weak pull-up (e.g. 100k), then SPDIF capability bit in register 28h is set to ‘0’, i.e. no SPDIF capability. This allows for stuffing options, so that when SPDIF external components are not provided, the driver will see ‘no SPDIF capability’ and ‘grey out’ the relevant boxes in the control panel. Additionally the digital audio may be output in I2S format using pin 44 (SPEN) as the data output, and outputting a frame clock or LRCLK onto pin 43. The data is clocked onto pin 44 using the regular BITCLK at 256fs, which would also then be used as the MCLK if the data is taken to an external DAC. Operation in this mode is selected by setting bit I2S in register 5Ch. A 64fs bitclk is also available and can be output on SPDIF by setting bit I2S64 in register 74h. Note that I2S operation is only supported for 48kHz operation. Hardware selection of SPDIF operation by pulling pin SPEN ‘hi’ is compatible with I2S operation, provided a weak pull-up (circa 100k) was used to 2 2 hold SPEN high at start-up. The SPEN pin becomes I S data output pin when I S is enabled, and the weak pull-up on this pin is overdriven. For both SPDIF and I2S modes the data that is output may be sent from the WM9710 via the AC link in the same slots as normal DAC data or may be sent in different slots. The output slots that contain the SPDIF/I2S data are selected by bits SPSA[1:0] in register 2Ah. WM9710 is compliant with AC’97 rev2.2 specification with regard to slot mapping; therefore the default mode of operation is to output SPDIF or I2S data from the next data slots available after the audio data slots currently in use. Alternatively if required, data may be mapped from any of the available slots by selection using SPSA bits. The following table shows the default slot mapping for audio DACs and SPDIF/I2S data: (further details in the register description section later). SPEN STATE AT START-UP CODEC ID (PIN 45 STRAPPING) AUDIO DAC SLOT DEFAULT 2 SPDIF OR I S DATASLOT DEFAULT ‘lo’ (rev2.2 compliant) ‘hi’ = ID = 0 = primary Slots 3 & 4 - front channels ‘lo’ (rev2.2 compliant) ‘lo’ = ID = 1 = secondary Slots 7 & 8 – surround Slots 7 & 8 Slots 6 & 9 ‘hi’ (WM proprietary) ‘hi’ = ID = 0 = primary Slots 3 & 4 - front channels Slots 3 & 4 ‘hi’ (WM proprietary) ‘lo’ = ID = 1 = secondary Slots 7 & 8 – surround Slots 3 & 4 Table 2 DAC and SPDIF Slot Mapping Defaults However, an exception to the rev2.2 mapping table is made when SPDIF operation is enabled using the SPEN hardware enable pin (being held high at start-up): in this case SPDIF data is immediately output from the DAC primary slots 3 & 4. This allows for driver-less SPDIF operation, where the SPDIF or I2S output is simply the data contained in the main audio DAC channels. Channel status and control bits output along with the SPDIF data are as set in the SPDIF control register 3Ah. If required SPDIF data channel slot mapping may be then changed by setting SPSA bits as required. See tables 18, 19 and 20 for further details. A mode is provided where the output from the ADC is sent out as the SPDIF or I2S data as above, rather than the data sent to the DACs over the AC link. This mode is enabled by setting bit ADCO in register 5Ch. ADC data continues to be sent via the AC link to the controller as normal. WM9710 supports SPDIF and I2S data only at the default 48kHz frame rate. Writing to SPSR bits in register 3Ah any value other than the default 48kHz rate will result in a fail to write, with the 48kHz value being returned on subsequent reads of these values. PRIMARY/SECONDARY ID SUPPORT WM9710 supports operation as either a primary or a secondary codec. Configuration of the device as either a primary or as a secondary, is selected by tying the CID0 pin 45 on the package. Fundamentally, a device identified as a primary (ID = 0, CID0 = ‘hi’) produces BITCLK as an output, whereas a secondary (any other ID) must be provided with BITCLK as an input. This has the obvious implication that if the primary device on an AC link is disabled, the secondary devices cannot function. The AC’97 Revision 2.2 specification defines that the CID0 pin has inverting sense, and are provided with internal weak pull ups. Therefore, if no connections are made to the CID0 pin, then the pin pull hi and an ID = 0 is selected, i.e. primary. External connect to ground (with pull-down from 0 to 10kΩ) will select codec ID = ‘1’. w PD Rev 4.0 December 2003 16 WM9710 Production Data PIN 45 CID0 ID SELECTED PRIMARY OR SECONDARY BITCLK NC or pull-up Ground 0 1 Primary Secondary Output Input Table 3 Codec ID Selection HEADPHONE DRIVE AND HEADSET AUTODETECT Headphone drive capability is provided on HPOUT (pins 39 and 41) and on MONOOUT (pin 37). Headphones of impedance typically from 16Ω upwards may be connected to these pins. AC coupling with an appropriately sized capacitor is recommended for removal of the mid-rail DC pedestal present on these outputs. AC’97 rev2.2 specification recommends 32Ω headphones; if a headphone is connected for use as a headset, where the stereo ear-pieces are driven in parallel, then each capsule must be of minimum 32Ω impedance. In many applications it is desirable to be able to connect either a stereo headphone to the headphone output pins, or a mono headset, comprising ear-piece(s) and a microphone. The microphone signal is sent via the tip connected wire of the typical 3-wire jack. In this event it is desirable to be able to auto-detect the connection of either the headphone or the headset (with microphone). The main characteristic of the headset and microphone compared to the headphone is that the microphone impedance is typically much higher than the headphone capsule (assuming a typical moving coil headphone). Because of this it is possible to connect a weak pull-up to the tip connection of the headphone jack. When a headphone is connected the low impedance to ground of the headset pulls down the DC level to near ground. If a headset with microphone is plugged in, the high impedance of the microphone does not pull down the DC level on the tip connection, the DC on this pin now rising to near positive supply. This change in DC level is detected, so allowing detection of change from headphone to microphone, (or nothing plugged in of course). When this event is detected, the headphone amplifier that drives the tip connection is turned off, and the signal on this pin is routed instead to the MIC1 input as a microphone input. This auto-detect comparator is enabled by setting bit HSCMP. The pull-up current is enabled by setting bit MPUEN in register 5Ch and also toggles the interrupt signal on the HSDET pin. When bit HSDT is set the mic1 input is connected to a comparator with a threshold set at mid-rail. When the comparator output is low, then the headphone driver is enabled. When the comparator output goes high (that is the pull-up current multiplied by the external impedance to ground on the mic1 pin is greater than mid-rail), the headphone amplifier is turned off and the mic1 signal is taken internally from the headphone output pin (39). UP: MONO HEADSET WITH MIC DOWN: STEREO HEADPHONE HPOUTR RIGHT MIXER HPVOL reg 04h LEFT MIXER HEAD PHONE HPOUTL MIC OFF (hi-Z) HSDT L R reg 5Ch MIC AMP MS '0' reg 20h '1' '1' MIC1 HPGND '0' MIC2 HSEN INTERNAL MIC reg 5Ch HSCP + - reg 5Ch HSDET VMID HSCMP reg 5Ch 5mA MPUEN reg 5Ch Figure 10 Headset Autodetect w PD Rev 4.0 December 2003 17 WM9710 Production Data Figure 10 shows this function schematically. The output signal from the comparator is accessible by reading bit HSCP in register 5Ch. Auto detect may be used by setting HSEN bit, or external control by using the HSDT bit which is an over-ride that forces the headset tri-state and microphone path switching function to occur. This function would allow, for example, a stereo headphone to be used that had a microphone in the connecting lead, and a switch. The switch changes the headphone into a mono headset with microphone connected via the tip connection on the jack. If used in a product such as an MP3 capable phone it would allow the user to switch from headphone use to headset use by simply switching a single switch in the headphone cable, so at the same time answering or initiating telephone calls. It may also be possible to use the pull-up current to provide so called ‘phantom power’ to dynamic microphones with appropriate choice of microphone. DATA SLOT MAPPING DAC data and SPDIF data sent to the device, ADC data sent from the device, can be optionally mapped into alternative slots under control of slot mapping bits located as follows: SLOT MAPPING DATA TYPE CONTROL BITS REGISTER LOCATION DAC data DSA[1,0] SPDIF data SPSA[1,0] 28h 2Ah ADC data ASS[1,0] 5Ch (non-AC’97 feature) Table 4 Data Slot Mapping Control Default values and functional behavior are further described in the Serial Interface Register Map description. DAC slot mapping defaults are in Table 2. AC-LINK DIGITAL SERIAL INTERFACE PROTOCOL A digital interface has been provided to control the WM9710 and transfer data to and from it. This serial interface is compatible with the Intel AC’97 specification. The main control interface functions are: • • • Control of analogue gain and signal paths through the mixer Bi-directional transfer of ADC and DAC words to and from AC’97 controller Selection of power-down modes The WM9710 incorporates a 5-pin digital serial interface that links it to the AC’97 controller. AClink is a bi-directional, fixed rate, serial PCM digital stream. It handles multiple input and output audio streams, as well as control register accesses employing a time division multiplexed (TDM) scheme. The AC-link architecture divides each audio frame into 12 outgoing and 12 incoming data streams, each with 20-bit sample resolution. With a minimum required DAC and ADC resolution of 16-bits, AC’97 may also be implemented with 18 or 20-bit DAC/ADC resolution, given the headroom that the AC-link architecture provides. The WM9710 provides support for 18bit audio operation. w PD Rev 4.0 December 2003 18 WM9710 SLOT NUMBER Production Data 0 1 2 3 4 5 6 7 8 9 10 11 12 TAG CMD ADR CMD DATA PCM LEFT PCM RIGHT RSRVD RSRVD RSRVD RSRVD RSRVD RSRVD RSRVD RSRVD PCM L (n+1) PCM R (n+1) PCM C (n+1) RSRVD RSRVD RSRVD SYNC SDATAOUT CODEC ID SDATAIN STATUS ADDR TAG STATUS DATA PCM LEFT PCM RIGHT RSRVD RSRVD RSRVD RSRVD RSRVD SLOTREQ 3-12 DATA PHASE TAG PHASE Figure 9 AC’97 Standard Bi-Directional Audio Frame TAG PHASE DATA PHASE 20.8µS (48kHz) SYNC 12.288MHz 81.4nS BITCLK SDATAOUT VALID FRAME END OF PREVIOUS AUDIO FRAME SLOT(1) SLOT(2) SLOT(12) '0' '0' TIME SLOT 'VALID' BITS ('1' = TIME SLOT CONTAINS VALID PCM DATA) '0' 19 0 SLOT (1) 19 0 SLOT (2) 19 0 19 SLOT (3) 0 SLOT (12) Figure 10 AC-link Audio Output Frame The datastreams currently defined by the AC’97 specification include: w PCM playback - 2 output slots 2-channel composite PCM output stream PCM record data - 2 input slots 2-channel composite PCM input stream Control - 2 output slots Control Register write port Status - 2 input slots Control Register read port Optional modem line codec output 1 output slot Modem line codec DAC input stream Optional modem line codec input – 1 input slot Modem line codec ADC output stream Optional dedicated microphone input 1 input slot Dedicated microphone input stream in support of stereo AEC and/or other voice applications. PD Rev 4.0 December 2003 19 WM9710 Production Data Synchronisation of all AC-link data transactions is signalled by the WM9710 controller. The WM9710 drives the serial bit clock onto AC-link, which the AC’97 controller then qualifies with a synchronisation signal to construct audio frames. SYNC, fixed at 48kHz, is derived by dividing down the serial clock (BITCLK). BITCLK, fixed at 12.288MHz, provides the necessary clocking granularity to support 12, 20-bit outgoing and incoming time slots. AC-link serial data is transitioned on each rising edge of BITCLK. The receiver of AC-link data, (WM9710 for outgoing data and AC’97 controller for incoming data), samples each serial bit on the falling edges of BITCLK. The AC-link protocol provides for a special 16-bit time slot (slot 0) wherein each bit conveys a valid tag for its corresponding time slot within the current audio frame. A 1 in a given bit position of slot 0 indicates that the corresponding time slot within the current audio frame has been assigned to a data stream, and contains valid data. If a slot is tagged invalid, it is the responsibility of the source of the data, (the WM9710 for the input stream, AC’97 controller for the output stream), to stuff all bit positions with 0s during that slot’s active time. SYNC remains high for a total duration of 16 BITCLKs at the beginning of each audio frame. The portion of the audio frame where SYNC is high is defined as the Tag Phase. The remainder of the audio frame where SYNC is low is defined as the Data Phase. Additionally, for power savings, all clock, sync, and data signals can be halted. This requires that the WM9710 be implemented as a static design to allow its Register contents to remain intact when entering a power savings mode. PLAY MASTER VOLUME REGISTERS (INDEX 02H, 04H AND 06H) These registers manage the output signal volumes. Register 02h controls the stereo master volume (both right and left channels), Register 04h controls the stereo headphone out, and Register 06h controls the mono volume output. Each step corresponds to 1.5dB. The MSB of the register is the mute bit. When this bit is set to 1 the level for that channel is set at -∞dB. ML4 to ML0 is for left channel level, MR4 to MR0 is for the right channel and MM4 to MM0 is for the mono out channel. Support for the MSB of the volume level is not provided by the WM9710. If the MSB is written to, then the WM9710 detects when that bit is set and sets all 4 LSBs to 1s. Example: If the driver writes a 1xxxxx the WM9710 interprets that as x11111. It will also respond when read with x11111 rather than 1xxxxx, the value written to it. The driver can use this feature to detect if support for the 6th bit is there or not. The default value of both the mono and the stereo registers is 8000h (1000 0000 0000 0000), which corresponds to 0dB gain with mute on. MUTE MX4...MX0 0 0 0000 0dB attenuation FUNCTION 0 0 0001 1.5dB attenuation 0 1 1111 46.5dB attenuation 1 x xxxx ∞dB attenuation Table 5 Volume Register Function The Headphone out has an additional 6dB boost, selectable by setting HPB in register 74h. PC BEEP REGISTER (INDEX 0AH) This controls the level for the PC-beep input. Each step corresponds to approximately 3dB of attenuation. The MSB of the register is the mute bit. When this bit is set to 1 the level for that channel is set at -∞dB. WM9710 defaults to the PC-beep path being muted, so an external speaker should be provided within the PC to alert the user to power on self-test problems. w PD Rev 4.0 December 2003 20 WM9710 Production Data MUTE PV3...PV0 0 0000 FUNCTION 0dB attenuation 0 1111 45dB attenuation 1 xxxx ∞dB attenuation Table 6 PC-beep Register Function ANALOGUE MIXER INPUT GAIN REGISTERS (INDEX 0CH - 18H AND 72H) This controls the gain/attenuation for each of the analogue inputs and mixer PGA. Each step corresponds to approximately 1.5dB. The MSB of the register is the mute bit. When this bit is set to 1 the level for that channel is set at -∞dB. Note that the gain for the VID and AUX input channels is fixed at 0dB. Writes to the gain control bits for these channels are ignored, and the value of readback for these registers is always the default, with the exception of the mute bit 15 which may be written to and read from. The default value for the mono registers is 8008h, which corresponds to 0dB gain with mute on. The default value for stereo registers is 8808h, which corresponds to 0dB gain with mute on. MUTE GX4...GX0 FUNCTION 0 00000 +12dB gain 0 01000 0dB gain 0 11111 -34.5dB gain 1 xxxxx -∞dB gain Table 7 Mixer Gain Control Register Function REGISTER 0EH (MIC VOLUME REGISTER) This has an extra bit that is for a 20dB boost. When bit 6 is set to 1 the 20dB boost is on. The default value is 8008h, which corresponds to 0dB gain with mute on. RECORD SELECT CONTROL REGISTER (INDEX 1AH) Used to select the record source independently for right and left (see Table 8). The default value is 0000h, which corresponds to Mic in. Setting Bit ADCNDAC in Register 5Ch selects a stereo mix WITHOUT DAC when (5 x 2 – 5 x 0) is 5. SR2 TO SR0 RIGHT RECORD SOURCE SL2 TO SL0 LEFT RECORD SOURCE 0 Mic 0 Mic 1 CD in (R) 1 CD in (L) 3 Line in (R) 4 Line in (L) 4 Stereo mix (R) 5 Stereo mix (L) 5 Mono mix 6 Mono mix 6 Phone 7 Phone Table 8 Record Select Register Function RECORD GAIN REGISTERS (INDEX 1CH) 1Ch sets the stereo input record gain with each step corresponding to 1.5dB. The MSB of the register is the mute bit. When this bit is set to 1, the level for both channels is set at -∞dB. The default value is 8000h, which corresponds to 0dB gain with mute on. MUTE GX3...GX0 0 1111 FUNCTION +22.5dB gain 0 0000 0dB gain 1 xxxxx -∞dB gain Table 9 Record Gain Register Function GENERAL PURPOSE REGISTER (INDEX 20H) This register is used to control several miscellaneous functions of the WM9710. w PD Rev 4.0 December 2003 21 WM9710 Production Data Below is a summary of each bit and its function. Only the POP, 3D, MIX, MS and LPBK bits are supported by the WM9710. The MS bit controls the Mic selector. The LPBK bit enables loopback of the ADC output to the DAC input without involving the AC-link, allowing for full system performance measurements. The function default value is 0000h which is all off. BIT FUNCTION PCM out path and mute, 0 = pre-3D, 1 = post-3D POP 3D 3D stereo enhancement on/off, 1 = on MIX Mono output select 0 = Mix, 1 = Mic Mic select 0 = Mic1, 1 = Mic2 MS ADC/DAC loopback mode LPBK 3D CONTROL REGISTER (INDEX 22H) This register is used to control the centre and/or depth of the 3D stereo enhancement function built into the AC’97 component. Only the depth bits DP0 to 3 have effect in the WM9710. DP3…DP0 DEPTH 0 1 8 15 0% Typical value 100% Table 10 3D Control Register POWERDOWN CONTROL/STATUS REGISTER (INDEX 26H) This read/write register is used to program power-down states and monitor subsystem readiness. The lower half of this register is read only status, a 1 indicating that the subsection is ready. Ready is defined as the subsection able to perform in its nominal state. When this register is written the bit values that come in on AC-link will have no effect on read bits 0- 7. When the AC-link Codec Ready indicator bit (SDATAIN slot 0, bit 15) is a 1 it indicates that the AC-link and the WM9710 control and status registers are in a fully operational state. The AC’97 controller must further probe this Powerdown Control/Status Register to determine exactly which subsections, if any, are ready. Note that the normal default condition of WM9710 when RESETB is applied is ‘all active’. However, if pin 43 (PWRUP/LRC) is pulled ‘hi’ during RESETB active, all PR bits are overridden and the device enters a low power mode. This allows a low power standby mode to be entered without writing to the device, a condition that is desirable for example, if batteries are changed in a PDA. The state of pin 43 is latched on the rising edge of RESETB and if the pin is ‘hi’ then the WM9710 will remain in low power mode until register 26h is written to. READ BIT REF FUNCTION VREFs up to nominal level ANL Analogue mixers, etc ready DAC DAC section ready to accept data ADC ADC section ready to transmit data Table 11 Powerdown Status Register Function The Powerdown modes are as follows. The first three bits are to be used individually rather than in combination with each other. The last bit PR3 can be used in combination with PR2 or by itself. PR0 and PR1 control the PCM ADCs and DACs only. PR6 powers down just the stereo Line Level output headphone amps on pins 39/41. The WM9710 also includes a low power DAC to headphone mode, whereby resetting PR1and PR6 enables the DAC and the path from the DAC to HPOUTL/R without having to power up the main mixer (PR2). The POP bit (reg 20h) also needs to be set for this mode. The headphone amplifier on the MONO output pin in not powered down by PR6, rather by PR2 or alternatively may be enabled by setting MONOEN in register 74h. w PD Rev 4.0 December 2003 22 WM9710 Production Data WRITE BIT FUNCTION PR0 PCM in ADCs and input Mux Powerdown PR1 PCM out DACs Powerdown PR2 Analogue mixer Powerdown (VREF still on) PR3 Analogue mixer Powerdown (VREF off) PR4 Digital interface (AC-link) Powerdown (external clock off) PR5 Internal clock disable PR6 HP amp Powerdown EAPD External amplifier Powerdown Table 12 Powerdown Control Register Function PR0 = 1 PR1 = 1 ADCs OFF PR0 NORMAL PR0 = 0 AND ADC = 1 PR2 = 1 DACs OFF PR1 PR1 = 0 AND DAC = 1 PR4 = 1 ANALOGUE OFF PR2 OR PR3 DIGITAL I/F OFF PR4 SHUT OFF CODA LINK WARM RESET PR2 = 0 AND ANL = 1 READY = 1 COLD RESET DEFAULT Figure 11 An Example of the WM9710 Powerdown/Powerup Flow Figure 11 illustrates one example procedure to do a complete Powerdown of the WM9710. From normal operation sequential writes to the Powerdown Register are performed to Powerdown the WM9710 a piece at a time. After everything has been shut off (PR0 to PR3 set), a final write (of PR4) can be executed to shut down the WM9710’s digital interface (AC-link). The part will remain in sleep mode with all its registers holding their static values. To wake up the WM9710, the AC’97 controller will send a pulse on the sync line issuing a warm reset. This will restart the WM9710’s digital interface (resetting PR4 to 0). The WM9710 can also be woken up with a cold reset. A cold reset will cause a loss of values of the registers, as a cold reset will set them to their default states. When a section is powered back on, the Powerdown Control/Status Register (index 26h) should be read to verify that the section is ready (i.e. stable) before attempting any operation that requires it. PR0 = 1 NORMAL PR0 = 0 AND ADC = 1 PR1 = 1 ADC’s OFF PR0 PR4 = 1 DACs OFF PR1 PR1 = 0 AND DAC = 1 DIGITAL I/F OFF PR4 SHUT OFF CODA LINK WARM RESET Figure 12 The WM9710 Powerdown Flow with Analogue Still Active w PD Rev 4.0 December 2003 23 WM9710 Production Data Figure 12 illustrates a state when all the mixers should work with the static volume settings that are contained in their associated registers. This is used when the user could be playing a CD (or external LINEIN source) through WM9710 to the speakers but have most of the system in low power mode. The procedure for this follows the previous except that the analogue mixer is never shut down. Note that in order to go into ultimate low power mode, PR4 and PR5 are required to be set which turns off the oscillator circuit. Asserting SYNC resets the PR4 and PR5 bit and re-starts the oscillator in the same way as the AC link is restarted. REGISTER 28H – EXTENDED AUDIO ID The Extended Audio ID register is a read only register that identifies which extended audio features are supported (in addition to the original AC’97 features identified by reading the reset register at index 00h). A non zero value indicates the feature is supported. DATA BIT FUNCTION VALUE VRA Variable rate audio support 1 DRA Double rate audio support 0 SPDIF transmitter supported SPDIF ‘1’ = supported VRM Variable rate Mic ADC support DSA0 DAC slot mapping control See table below See table below 0 DSA1 DAC slot mapping control CDAC Centre DAC support 0 SDAC Surround DAC support 0 LDAC LFE DAC support 0 AMAP Slot mapping support for Codec ID 1 REV0 Revision number 1 REV1 Revision number 0 ID0 Codec configuration – pin 45 value ID1 Codec configuration – fixed in WM9710 0 (Inverse of level at pin 45) 0 Table 13 Extended Audio ID Register DSA1, DSA0 DAC SLOT MAPPING 00 Slots 3 & 4 01 Slots 7 & 8 10 Slots 6 & 9 11 Slots 10 & 11 Table 14 DAC Slot Mapping DAC slot mapping to slots 7 and 8 or slots 6 and 9 cannot be used in variable rate mode (VRA=1) for sample rates other than 48kHz. REGISTER 2AH – EXTENDED AUDIO STATUS AND CONTROL REGISTER The Extended Audio Status and Control Register is a read/write register that provides status and control of the extended audio features. Note that SPDIF slot mapping default varies according to codec pin configuration. See Table 2. DATA BIT VRA FUNCTION Enables variable rate audio mode READ/WRITE Read/write SPDIF SPDIF transmitter enable Read/write SPSA0 SPDIF slot assignment Read/write SPSA1 SPDIF slot assignment Read/write SPCV SPDIF validity bit Read Table 15 Extended Audio Status and Control Register w PD Rev 4.0 December 2003 24 WM9710 Production Data SPSA0, SPSA1 SPDIF SLOT MAPPING 00 Slots 3 & 4 01 Slots 7 & 8 10 Slots 6 & 9 11 Slots 10 & 11 Table 16 SPDIF Slot Mapping REGISTER 2Ch AND 32h – AUDIO SAMPLE RATE CONTROL REGISTERS These registers are read/write registers that are written to, to select alternative sample rates for the audio PCM converters. Default is the 48kHz rate. Note that only Revision 2.2 recommended rates are supported by the WM9710, selection of any other unsupported rates will cause the rate to default to the nearest supported rate, and the supported rate value to be latched and so read back. Sample rate is entered in binary form to the appropriate register. REGISTERS 3AH – SPDIF CONTROL REGISTER Register 3Ah is a read/write register that controls SPDIF functionality and manages bit fields propagated as channel status (or sub-frame in the V case). With the exception of V, this register should only be written to when the SPDIF transmitter is disabled (SPDIF bit in register 2Ah is ‘0’). Once the desired values have been written to this register, the contents should be read back to ensure that the sample rate in particular is supported, then SPDIF validity bit SPCV in register 2Ah should be read to ensure the desired configuration is valid. Only then should the SPDIF enable bit in register 2Ah be set. This ensures that control and status information start up correctly at the beginning of SPDIF transmission. WM9710 only supports an SPDIF sample rate of 48kHz. CONTROL BIT FUNCTION PRO Professional; ‘0’ indicates consumer, ‘1’ indicates professional AUDIB Non-audio; ‘0’ indicates data is PCM, ‘1’ indicates non-PCM format (eg DD or DTS) COPY Copyright; ‘0’ indicates copyright is not asserted, ‘1’ indicates copyright PRE Pre-emphasis; ‘0’ indicates not pre-emphasis, ‘1’ indicates 50/15us pre-emphasis CC[6-0] Category code; programmed as required by user L Generation level; programmed as required by user V Validity bit; ‘0’ indicates frame valid, ‘1’ indicates frame not valid Table 17 SPDIF Control Register VENDOR SPECIFIC REGISTERS (INDEX 5Ah - 7Ah) These registers are vendor specific. Do not write to these registers unless the Vendor ID register has been checked first to ensure that the controller knows the source of the AC ‘97 component. MIXER MUTE PATH (INDEX 5AH) Bit 4 (MPM) is used to disable the path between the main input mixer and the lineout mixer. Setting this bit to 1, breaks the connection and allows the following combinations: DAC + PHONE + PCBEEP to line out / headphone out When writing to this register all bits (except MPM) must be written as a 0 or device function can not be guaranteed. VENDOR SPECIFIC MODE CONTROL (INDEX 5CH) Register 5Ch is a vendor specific control register used to control the function of non-AC’97 specified functions. This register defaults to all special features ‘disabled’ i.e. All zeros. w PD Rev 4.0 December 2003 25 WM9710 Production Data CONTROL BIT FUNCTION AMUTE Indicates automute has been detected in the audio DAC (all ‘0’ data) – read only HSCP Headset detect comparator output – read only MPUEN Mic pull up enable MHPZ Mono headphone tristate enable PSEL PHONE to MONO path switch enable HSDT Overrides Headset detect comparator, forcing left headphone amp to tristate HSEN Headset auto-detect enable HPND Headphone with no DAC enable AMEN Automute enable bit I 2S I2S data output enable ADCNDAC ADC no DAC path enable ADCO ADC to SPDIF and/or I2S output HPF ADC high pass filter disable; HSCMP Headset comparator enable bit ASS1 ADC slot map control ASS0 ADC slot map control Table 18 Vendor Specific Control Register 5Ch AMUTE indicates automute state has been detected. This is a read-only bit. 1 = automute detected. HSCP is a read only bit, indicating headset detected. It is the output from the headset autodetect comparator. 0 = headset detected. MPUEN enables a 5mA (typ) pull up current on the MIC1 input pin, which when a headset microphone of high impedance is plugged in, causes the MIC1 pin to pull up to above Vmid, and be detected. 1 = enable. MHPZ tristates the MONO headphone driver output buffer. 1 = tristate. PSEL enables the switch from PHONE input to MONO output; see block diagram. 1 = enable. HSDT overrides the headset auto-detect comparator, forcing the left headphone output to tristate and the HPLOUTL pin to be used as a headset microphone input path to the mic1 preamplifier input. 1 = autodetect comparator override. HSEN enables headset auto-detect function. HSCMP enables the headset detect comparator. 1 = enable. HPND enables the switch which outputs only the analog mixer output to the HPHONE outputs, without the DAC signal being summed in. See block diagram. 1 = enable. AMEN enables the DAC automute function, which detects zero data on both dac channels and auto-mutes the outputs under this condition. 1 = enable. Bit I2S enables I2S output, sending an LRCLK to pin 43 (PWRUP/LRC) and I2S data to the SPEN/I2S pin (pin 44). BITCLK is used to clock out the data. Only 48kHz data is supported. 1 = enable. ADCNDAC selects input to the ADC from before the point where the DAC signal is summed in. 1 = select. 2 Bit ADCO is used to select data from the internal ADCs to be output as SPDIF or I S data on these pins rather than the data from the selected AC link slot. 1 = select. HPF turns off the digital high pass filter in the ADC output when set to ‘1’. ASS1, ASS0 are ADC slot mapping control bits. See table below. Default is slots 3 and 4. w PD Rev 4.0 December 2003 26 WM9710 Production Data ASS1, ASS0 00 01 10 11 ADC SLOT MAPPING ( L/R) Slots 3 & 4 Slots 7 & 8 Slots 6 & 9 Slots 10 & 11 Table 19 ADC Slot Mapping Control VENDOR SPECIFIC GAIN CONTROL REGISTER (INDEX 72H) This register controls the gain and mute functions applied to the mixer path. This PGA is not accommodated in the Intel specification, but is required in order to allow the option of simultaneous recording of the mixer output and playback of DAC signals. The function is as for the other mixer PGA’s. However, the default value of the register is not-muted. If it is not used it will be transparent to the user. Normally this reigster would be used in collaboration with bit ADCNDAC in register 5Ch, allowing recording of the analog mix, manipulation in the digital domain by an external DSP, then playback through the DACs on the WM9710. VENDOR SPECIFIC ADDITIONAL FUNCTIONALITY (INDEX 74H) HPB boosts the headphone output by 6dB. 1 = 6dB boost enabled. I2S64 enables a 64fs bitclk output on SPDIF for i2s data output. 1 = enabled. MONOEN enables the mono output independently of PR2 (MIXER Powerdown). This allows the DAC to MONOUT path to be powered up by resetting PR1 and setting MONOEN while the Mixer is powered down (PR2 set), providing a lower power mode when the mixer function is not required. VENDOR SPECIFIC ADDITIONAL FUNCTIONALITY (INDEX 78H) The PHIZ bit in register 78h enables the PHONE and PCBEEP input pins. By default, these pins are disconnected from the audio mixer (PHIZ=0). All other bits in register 78h should be set to 0 at all times. When PHIZ=0, PHONE and PCBEEP are high impedance inputs. BIT PHIZ FUNCTION PHONE and PCBEEP input enable; 0 = disabled, 1 = enabled VENDOR ID REGISTERS (INDEX 7CH & 7EH) These registers are for specific vendor identification if so desired. The ID method is Microsoft’s Plug and Play Vendor ID code. The first character of that ID is F7 to F0, the second character S7 to S0, and the third T7 to T0. These three characters are ASCII encoded. The REV7 to REV0 field is for the Vendor Revision number. In the WM9710 the vendor ID is set to WML5. Wolfson is a registered Microsoft Plug and Play vendor. w PD Rev 4.0 December 2003 27 WM9710 Production Data SERIAL INTERFACE REGISTER MAP The following table shows the function and address of the various control bits that are loaded and read through the serial interface. Reg 00h 02h 04h 06h 0Ah 0Ch 0Eh 10h 12h 18h 1Ah 1Ch 20h 22h 26h 28h 2Ah 2Ch 32h 3Ah 5Ah 5Ch 72h 74h 78h 7Ch 7Eh Name Reset Master volume HPHONE volume Master volume mono PCBEEP volume Phone volume Mic volume Line in volume CD volume PCM out volume Rec select Rec gain General purpose 3D control Power/down control status Ext’d audio ID Ext’d audio stat/ctrl Audio DAC rate Audio ADC rate SPDIF control Mixer Path Mute Add. Function control Front mixer volume Add. Function Add. Function Vendor ID1 Vendor ID2 D15 X Mute Mute Mute D14 SE4 X X X D13 SE3 X X X D12 SE2 ML4 ML4 X D11 SE1 ML3 ML3 X D10 SE0 ML2 ML2 X D9 ID9 ML1 ML1 X D8 ID8 ML0 ML0 X Mute Mute Mute Mute Mute Mute X Mute POP X APD X X X X X X X X X X PR6 X X X X X X X X 3D X PR5 X X X GL4 GL4 GL4 X X X X PR4 X X X GL3 GL3 GL3 X GL3 X X PR3 X X X GL2 GL2 GL2 SL2 GL2 X X PR2 X X X GL1 GL1 GL1 SL1 GL1 MIX X PR1 X X X GL0 GL0 GL0 SL0 GL0 MS X PR0 ID1 X ID0 X X X X X SR15 SR14 SR15 SR14 V 0 0 0 AMUTE HSCP SR13 SR12 SR13 SR12 1 0 0 0 PUEN MHPZ D5 ID5 X X X D4 ID4 MR4 MR4 MM4 D3 ID3 MR3 MR3 MM3 D2 D1 ID2 ID1 MR2 MR1 MR2 MR1 MM2 MM1 D0 Default ID0 6150h MR0 8000h MR0 8000h MM0 8000h X X X X X X X X X X X PV3 GN4 GN4 GR4 GR4 GR4 X X X X X PV2 GN3 GN3 GR3 GR3 GR3 X GR3 X DP3 REF PV2 GN2 GN2 GR2 GR2 GR2 SR2 GR2 X DP2 ANL PV0 GN1 GN1 GR1 GR1 GR1 SR1 GR1 X DP1 DAC X GN0 GN0 GR0 GR0 GR0 SR0 GR0 X DP0 ADC 8000h 8008h 8008h 8808h 8808h 8808h 0000h 8000h 0000h 0000h 000Fh REV1 REV0 AMAP LDAC SDAC CDAC DSA1 DSA0 X SPCV X X X X SPSA1 SPSA0 VRM SPDIF DRA X SPDIF X VRA VRA 0605h 0000h SR11 SR10 SR9 SR8 SR11 SR10 SR9 SR8 L CC6 CC5 CC4 0 0 0 0 PSEL HSEN HSDT HPND SR5 SR4 SR5 SR4 CC1 CC0 0 MPM ADCN ADCO DAC X GR4 SR3 SR3 PRE 0 HPF GR3 SR2 SR2 COPY 0 HS CMP GR2 X 0 S5 Rev5 HPB 0 S3 Rev3 I2S64 X MONOEN 0000h 0 0 0 0000h S2 S1 S0 574Dh Rev2 Rev1 Rev0 4C05h Mute X X GL4 GL3 GL2 GL1 GL0 X 0 F7 T7 X 0 F6 T6 X 0 F5 T5 X 0 F4 T4 X 0 F3 T3 X 0 F2 T2 X 0 F1 T1 X 0 F0 T0 D7 ID7 X X X D6 ID6 X X X X X X X X 20dB X X X X X X X X X X LPBK X X X X X SR7 SR6 SR7 SR6 CC3 CC2 0 0 AMEN I2S X X X X 0 PHIZ S7 S6 Rev7 Rev6 X 0 S4 Rev4 SR1 SR0 SR1 SR0 UDIB PRO 0 0 ASS1 ASS0 BB80h BB80h 2000h 0000h 0000h GR1 0808h GR0 Table 20 Serial Interface Register Map Description Note: 1. Default values of register 28h and 2Ah depend on whether the device is a primary or secondary, and whether SPDIF capability is enabled by pulling pin 44 SPEN high. The conditions shown are for a primary codec with SPDIF capability. 2. When writing to register 5Ah all bits except MPM (bit 4) must be written as 0, otherwise device function can not be guaranteed. w PD Rev 4.0 December 2003 28 WM9710 Production Data RECOMMENDED EXTERNAL COMPONENTS DVDD AVDD 7 AVDD DVDD2 38 + DGND1 AGND DGND2 HPGND 42 100nF 10uF 4 DVDD1 10uF 9 100nF 100nF 1 40 DGND AGND VREF 12 1uF 13 1uF 18 1uF 19 1uF 20 1uF 21 1uF 22 1uF 23 1uF 24 14 15 16 17 25 26 MASTER/ SLAVE SELECT PCBEEP VREFOUT + PHONE AVSS 5 6 AC-LINK 8 10 11 CAP2 CDR CX3D1 MIC1 MIC2 LINEINL CX3D2 32 100nF DNC DNC DNC DNC AGND 34 100nF AGND 47nF LINEINR + 10uF 33 WM9710 29 AGND 30 31 DNC DNC LINEOUTL DNC LINEOUTR DNC MONOOUT DNC CID0 HPOUTR 35 + 2.2uF 36 + 2.2uF 37 + 2.2uF 39 + 220uF 41 + 220uF STEREO OUTPUT MONO OUTPUT LINE LEVEL STEREO AVDD SDATAOUT SPEN/I2S 44 BITCLK HSDET SDATAIN SYNC EAPD RESETB SPDIF XTLIN Notes: 1. All decoupling capacitors should be as close to WM9710 as possible. 2. AGND and DGND should be connected as close to WM9710 as possible. + CDL CDGND HPOUTL 45 28 10uF MIXER INPUTS 1uF 27 10uF PWRUP/LRC 100nF 43 100nF DVDD 2 46 47 48 XTLOUT 24.576MHz 3 XTAL 22pF 22pF DGND Figure 13 External Components Diagram w PD Rev 4.0 December 2003 29 WM9710 Production Data PACKAGE DIMENSIONS – TQFP FT: 48 PIN TQFP (7 x 7 x 1.0 mm) b DM004.C e 36 25 37 24 E1 48 E 13 1 Θ 12 D1 c D L A A2 A1 -Cccc C Symbols A A1 A2 b c D D1 E E1 e L Θ ccc SEATING PLANE Dimensions (mm) MIN NOM MAX --------1.20 0.05 ----0.15 0.95 1.00 1.05 0.17 0.22 0.27 0.09 ----0.20 9.00 BSC 7.00 BSC 9.00 BSC 7.00 BSC 0.50 BSC 0.45 0.60 0.75 o o o 0 3.5 7 Tolerances of Form and Position 0.08 REF: JEDEC.95, MS-026 NOTES: A. ALL LINEAR DIMENSIONS ARE IN MILLIMETERS. B. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE. C. BODY DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSION, NOT TO EXCEED 0.25MM. D. MEETS JEDEC.95 MS-026, VARIATION = ABC. REFER TO THIS SPECIFICATION FOR FURTHER DETAILS. w PD Rev 4.0 December 2003 30 WM9710 Production Data PACKAGE DIMENSIONS – QFN DM029.C FL: 48 PIN QFN PLASTIC PACKAGE 7 X 7 X 0.9 mm BODY, 0.50 mm LEAD PITCH D2 SEE DETAIL 1 D D2/2 48 37 L 36 INDEX AREA (D/2 X E/2) 1 E2/2 E2 E SEE DETAIL 2 25 12 24 13 aaa C 2X b 2X e aaa C TOP VIEW ccc C (A3) A 0.08 C C A1 SEATING PLANE DETAIL 1 DETAIL 2 1 DETAIL 3 Datum W 45 degrees T (A3) b Exposed lead e/2 0.35mm G H Terminal tip e R Half etch tie bar DETAIL 3 Symbols A A1 A3 b D D2 E E2 e G H L T W aaa bbb ccc REF Dimensions (mm) NOM MAX 0.90 1.00 0.05 0.02 0.20 REF 0.18 0.25 0.30 7.00 BSC 5.00 5.15 5.25 7.00 BSC 5.00 5.15 5.25 0.5 BSC 0.213 0.1 0.50 0.30 0.4 0.1 0.2 Tolerances of Form and Position 0.15 0.10 0.10 MIN 0.80 0 NOTE 1 JEDEC, MO-220, VARIATION VKKD-2 NOTES: 1. DIMENSION b APPLIED TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.15 mm AND 0.30 mm FROM TERMINAL TIP. 2. ALL DIMENSIONS ARE IN MILLIMETRES 3. THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-002. 4. COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. 5. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE. w PD Rev 4.0 December 2003 31 WM9710 Production Data IMPORTANT NOTICE Wolfson Microelectronics plc (WM) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current. All products are sold subject to the WM terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. WM warrants performance of its products to the specifications applicable at the time of sale in accordance with WM’s standard warranty. Testing and other quality control techniques are utilised to the extent WM deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. In order to minimise risks associated with customer applications, adequate design and operating safeguards must be used by the customer to minimise inherent or procedural hazards. Wolfson products are not authorised for use as critical components in life support devices or systems without the express written approval of an officer of the company. Life support devices or systems are devices or systems that are intended for surgical implant into the body, or support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided, can be reasonably expected to result in a significant injury to the user. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. WM assumes no liability for applications assistance or customer product design. WM does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of WM covering or relating to any combination, machine, or process in which such products or services might be or are used. WM’s publication of information regarding any third party’s products or services does not constitute WM’s approval, license, warranty or endorsement thereof. Reproduction of information from the WM web site or datasheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated WM product or service, is an unfair and deceptive business practice, and WM is not responsible nor liable for any such use. Resale of WM’s products or services with statements different from or beyond the parameters stated by WM for that product or service voids all express and any implied warranties for the associated WM product or service, is an unfair and deceptive business practice, and WM is not responsible nor liable for any such use. ADDRESS: Wolfson Microelectronics plc 20 Bernard Terrace Edinburgh EH8 9NX United Kingdom Tel :: +44 (0)131 272 7000 Fax :: +44 (0)131 272 7001 Email :: [email protected] w PD Rev 4.0 December 2003 32