LTM4651 EN55022B Compliant 58V, 24W Inverting-Output DC/DC μModule Regulator FEATURES DESCRIPTION Complete Low EMI Switch Mode Power Supply nn EN55022 Class B Compliant nn Wide Input Voltage Range: 3.6V to 58V nn Up to 4A Output Current nn 24W Output from 12V to –24V IN OUT, PLOSS = 5W, TA = 60°C, tRISE = 60°C, 200LFM – nn Output Voltage Range: –26.5V ≤ V OUT ≤ –0.5V – nn Safe Operating Area: V + |V IN OUT | ≤ 58V nn ±1.67% Total DC Output Voltage Error Over Line, Load and Temperature (–40°C to 125°C) nn Parallel and Current Share with Multiple LTM4651s nn Constant-Frequency Current Mode Control nn Frequency Synchronization Range: 250kHz to 3MHz nn Power Good Indicator and Programmable Soft-Start nn Overcurrent/Overvoltage/Overtemperature Protection nn 15mm × 9mm × 5.01mm BGA Package The LTM®4651 is an ultralow noise, 58V, 24W DC/DC μModule® inverting topology regulator. It regulates a negative output voltage (VOUT–) from a positive input supply voltage (VIN), and is designed to meet the radiated emissions requirements of EN55022. Conducted emission requirements can be met by adding standard filter components. Included in the package are the switching controller, power MOSFETs, inductor, filters and support components. nn APPLICATIONS The LTM4651 can regulate VOUT– to a value between –0.5V and –26.5V, provided that its input and output voltages adhere to the safe operating area criteria of the LTM4651: VIN + |VOUT–| ≤ 58V. A switching frequency range of 250kHz to 3MHz is supported (400kHz default) and the module can synchronize to an external clock. Despite being an inverting topology regulator, no level shift circuitry is needed to interface to the LTM4651’s RUN, PGOOD or CLKIN pins; those pins are referenced to GND. The LTM4651 is offered in a 15mm × 9mm × 5.01mm BGA package with SnPb or RoHS compliant terminal finish. Avionics, Industrial Control and Test Equipment nn Video, Imaging and Instrumentation nn 48V Telecom and Network Power Supplies nn RF Systems nn L, LT, LTC, LTM, Linear Technology , the Linear logo, LTpowerCAD and μModule are registered trademarks of Analog Devices, Inc. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 5481178, 5705919, 5847554, 6580258. TYPICAL APPLICATION –24V, 2.25A* Ultralow Noise** DC/DC μModule Regulator 4.7μF PGND VIN SVIN LOAD VD 4.7μF 3.5 GNDSNS SVOUT– RUN INTVCC VINREG LTM4651 – VOUT 10µF ×2 –24VOUT, UP TO 2.25A COMPa COMPb fSET GND ISETa ISETb 4651 TA01a 90.9k PINS NOT USED IN THIS CIRCUIT: CLKIN, PGOOD, PGDFB, SW, EXTVCC TEMP+, TEMP–, NC 481k **See Figures 5 – 8 for DC2328A Radiated Emission Performance against EN55022B limits. OUTPUT CURRENT (A) VIN 3.6V TO 34V Output Current Capability* 4.0 3.0 2.5 VOUT– = –0.5V VOUT– = –3.3V VOUT– = –5V VOUT– = –8V VOUT– = –12V VOUT– = –15V VOUT– = –20V VOUT– = –24V 2.0 1.5 1.0 0.5 0 0 10 20 30 40 INPUT VOLTAGE (V) 50 60 4651 TA01b *Current limit frequency-foldback activates at load currents higher than indicated curves. Continuous output current capability subject to details of application implementation. Switching frequency set per Table 1. See Notes 2 and 3. 4651f For more information www.linear.com/LTM4651 1 LTM4651 ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION (Note 1) (All Voltages Relative to VOUT– Unless Otherwise Indicated) Terminal Voltages VIN, VD, SVIN, SW, PGND, GNDSNS, ISETa ...–0.3V to 60V GND, EXTVCC ......................................... –0.3V to 28V RUN..................................GND – 0.3V to VOUT– + 60V INTVCC, PGDFB, VINREG, COMPa ........... –0.3V to 4V fSET ................................................... –0.3V to INTVCC COMPb .................................................... –0.3V to 5V ISETb ..................................................... –0.3V to 28V CLKIN, PGOOD (Relative to GND) ............ –0.3V to 6V Terminal Currents INTVCC Peak Output Current (Note 8).................30mA TEMP+...................................................–1mA to 10mA TEMP–..................................................–10mA to 1mA Temperatures Internal Operating Temperature Range (Notes 2, 7).......................... –40°C to 125°C Storage Temperature Range............... –55°C to 125°C Peak Solder Reflow Package Body Temperature ............................................ 245°C ORDER INFORMATION 1 B C D E F LTM4651EY#PBF LTM4651IY#PBF LTM4651IY TOP VIEW 4 CLKIN 6 7 NC VD NC VOUT– VOUT– SVIN PGOOD PGDFB VINREG GND COMPb COMPa fSET ISETb SVOUT– NC ISETa EXTVCC RUN INTVCC G GNDSNS SVOUT– SW H J 5 TEMP+ TEMP– TEMP+ TEMP– VOUT– K NC PGND L BGA PACKAGE 77-PIN (15mm × 9mm × 5.01mm) TJMAX = 125°C θJCtop = 22.4°C/W, θJCbottom = 7.9°C/W, θJB = 9.6°C/W, θJA = 20.8°C/W θ VALUES DETERMINED PER JESD51-12 WEIGHT = 1.8 GRAMS http://www.linear.com/product/LTM4651#orderinfo PAD OR BALL FINISH SAC305 (RoHS) 3 VIN A PART MARKING* PART NUMBER 2 DEVICE LTM4651Y SnPb (63/37) FINISH CODE e1 PACKAGE TYPE MSL RATING TEMPERATURE RANGE (SEE NOTE 2) –40°C to 125°C BGA e0 3 –40°C to 125°C –40°C to 125°C • Device temperature grade is indicated by a label on the shipping container. • Recommended BGA PCB Assembly and Manufacturing Procedures: www.linear.com/BGA-assy • Pad or ball finish code is per IPC/JEDEC J-STD-609. • Terminal Finish Part Marking: www.linear.com/leadfree • This product is not recommended for second side reflow. For more information, go to www.linear.com/BGA-assy 2 • BGA Package and Tray Drawings: www.linear.com/packaging • This product is moisture sensitive. For more information, go to: www.linear.com/BGA-assy 4651f For more information www.linear.com/LTM4651 LTM4651 ELECTRICAL CHARACTERISTICS The l denotes the specifications which apply over the specified internal operating temperature range (Note 2). TA = 25°C, Test Circuit 1, VIN = 24V and electrically connected to SVIN and RUN, ISETa – SVOUT– = 24V, EXTVCC = PGND, CLKIN open circuit, RfSET = 57.6kΩ and RISET = 480kΩ and voltages referred to PGND unless otherwise noted. SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS l 3.6 58 V l –26.5 –0.5 V l –24.4 –24 –23.6 V SVIN(DC), VIN(DC) Input DC Voltage VIN+ |VOUT–| ≤ 58V VOUT(RANGE)– Range of Output Voltage Regulation 0.5V ≤ ISETa – SVOUT– ≤ 26.5V VOUT(–24VDC)– Output Voltage Total Variation with Line and Load at VOUT– = –24V 3.6V ≤ VIN ≤ 34V, 0A ≤ IOUT– ≤ 0.3A, CLKIN Driven per Note 6, CINH = 4.7μF, CD = 4.7μF × 2, COUTH = 47μF × 2 VOUT(–5VDC)– Output Voltage Total Variation with Line and Load at VOUT– = –5V Measuring GNDSNS – ISETa 12V ≤ VIN ≤ 53V, 0A ≤ IOUT– ≤ 3A, CLKIN Driven by 550kHz Clock, CINH = 4.7μF, CD = 4.7μF × 2, COUTH = 47μF × 2, ISETa – SVOUT– = 5V l –15 0 15 mV VOUT(–0.5VDC)– Output Voltage Total Variation with Line and Load at VOUT– = –0.5V Measuring GNDSNS – ISETa 3.6V ≤ VIN ≤ 28V, 0A ≤ IOUT– ≤ 2A, CINH = 4.7μF, CD = 4.7μF × 2, COUTH = 47μF × 2, RfSET = N/U, ISETa – SVOUT– = 500mV, CLKIN Driven by 200kHz Clock (Note 5) l –15 0 15 mV l l l 2.1 400 3.2 2.5 700 3.6 2.8 V V mV 64 68 Input Specifications VIN(UVLO) SVIN Undervoltage Lockout Threshold SVIN Rising SVIN Falling Hysteresis VIN(OVLO) SVIN Overvoltage Lockout Rising (Note 4) VIN(HYS) SVIN Overvoltage Lockout Hysteresis (Note 4) IINRUSH(VIN) Input Inrush Current at Start-Up CINH = 4.7μF, CD = 4.7μF × 2, COUTH = 47μF × 2; IOUT– = 0A, ISETa Electrically Connected to ISETb 1.1 IQ(SVIN) Input Supply Bias Current Shutdown, RUN = GND RUN = VIN 16 450 IS(VIN) Input Supply Power Converter CLKIN Open Circuit, IOUT– = 2A 2.3 A IS(VIN, SHUTDOWN) Input Supply Current in Shutdown Shutdown, RUN = GND 4 µA 2 V 4 V A 30 μA μA Output Specifications IOUT– VOUT– Output Continuous Current Range From VIN = 24V, Regulating VOUT– = –24V at fSW = 1.5MHz From VIN = 12V, Regulating VOUT– = –5V at fSW = 550kHz (See Note 3, Capable of Up to 4A Output Current for Some Combinations of VIN, VOUT–, and fSW) ∆VOUT(LINE)–/VOUT– Line Regulation Accuracy IOUT– = 0A, 3.6V ≤ VIN ≤ 34V, ISETa – SVOUT– = 24V, CLKIN Driven by 1.8MHz Clock ∆VOUT(LOAD)–/VOUT– Load Regulation Accuracy VIN = 24V, 0A ≤ IOUT– ≤ 2A, CLKIN Driven by 1.5MHz Clock, RfSET = 57.6kΩ, and RISET = 480kΩ VOUT(AC)– VIN = 12V, ISETa – SVOUT– = 5V Output Voltage Ripple, VOUT– – = 5V VIN = 12V, ISETa – SVOUT 0 0 2 3 A A l 0.05 0.25 % l 0.05 0.5 % 10 fs VOUT Ripple Frequency ∆VOUT(START)– Turn-On Overshoot tSTART Turn-On Start-Up Time Delay Measured from VIN Toggling from 0V to 24V to PGOOD Exceeding 3V Above GND; PGOOD Having a 100kΩ Pull-Up to 3.3V with Respect to GND, VPGFB Resistor-Divider Network as Shown in Test Circuit 1, RISETa = 480kΩ, ISETa Electrically Connected to ISETb, and CLKIN Driven with 1.2MHz Clock ∆VOUT(LS)– Peak Output Voltage Deviation for Dynamic Load Step IOUT–: 0A to 1A and 1A to 0A Load Steps in 1μs, COUTH = 47µF × 2 X5R 400 mV tSETTLE Settling Time for Dynamic Load Step IOUT–: 0A to 0.5A and 0.5A to 0A Load Steps in 1μs, COUTH = 47µF × 2 X5R 50 µs l 1.7 1.95 mVP–P 2.2 8 l 4 MHz mV 9 ms 4651f For more information www.linear.com/LTM4651 3 LTM4651 ELECTRICAL CHARACTERISTICS The l denotes the specifications which apply over the specified internal operating temperature range (Note 2). TA = 25°C, Test Circuit 1, VIN = 24V and electrically connected to SVIN and RUN, ISETa – SVOUT– = 24V, EXTVCC = PGND, CLKIN open circuit, RfSET = 57.6kΩ and RISET = 480kΩ and voltages referred to PGND unless otherwise noted. SYMBOL – IOUT(OCL) PARAMETER IOUT CONDITIONS MIN – Output Current Limit TYP MAX 2.45 UNITS A Control Section IISETa Reference Current of ISETa Pin VISETa – SVOUT– = 0.5V, 3.6V ≤ VIN ≤ 28V 0.1V ≤ VISETa – SVOUT– ≤ VIN – SVOUT– ≤ 58V IGNDSNS GNDSNS Leakage Current VIN – SVOUT– = SVIN – SVOUT– = RUN – GND = ISETa – SVOUT– = 58V 600 μA tON(MIN) Minimum On-Time (Note 4 ) 60 ns VRUN RUN Turn-On/-Off Thresholds RUN Input Turn-On Threshold, RUN Rising RUN Hysteresis (RUN Thresholds Measured with Respect to GND) l IRUN RUN Leakage Current VIN – 48V, RUN – GND = 3.3V l VIN = 12V, ISETa – SVOUT– = 5V, and: fSET Open Circuit RfSET = 57.6kΩ (See fs Specification) l l l 49.3 49 1.08 50 50 50.7 51 µA µA 1.2 130 1.32 V mV 0.1 50 nA 400 1.95 440 kHz MHz 550 3 kHz MHz 0.4 V V Oscillator and Phase-Locked Loop (PLL) fOSC fSYNC Oscillator Frequency Accuracy PLL Synchronization Capture Range VIN = 12V, ISETa – SVOUT– = 5V, CLKIN Driven with a GND-Referred Clock Toggling from 0.4V to 1.2V and Having a Clock Duty Cycle: From 10% to 90%; fSET Open Circuit From 40% to 60%; RfSET = 57.6kΩ VCLKIN CLKIN Input Threshold VCLKIN Rising, with Respect to GND VCLKIN Falling, with Respect to GND ICLKIN CLKIN Input Current VCLKIN = 5V with Respect to GND VCLKIN = 0V with Respect to GND 360 250 1.3 1.2 –20 230 –5 500 μA μA Power Good Feedback Input and Power Good Output OVPGDFB Output Overvoltage PGOOD Upper Threshold PGDFB Rising, Differential Voltage from PGDFB to SVOUT– l 620 645 675 mV UVPGDFB Output Undervoltage PGOOD Lower Threshold PGDFB Falling, Differential Voltage from PGDFB to SVOUT– l 525 555 580 mV ∆VPGDFB PGOOD Hysteresis PGDFB Returning RPGDFB Resistor Between PGDFB and SVOUT– 4.94 4.99 5.04 kΩ 700 1500 Ω 0.1 1 μA RPGOOD PGOOD Pull-Down Resistance VPGOOD = 0.1V with Respect to GND, VPGDFB–SVOUT– < UVPGDFB or VPGDFB – SVOUT– > OVPGDFB IPGOOD(LEAK) PGOOD Leakage Current VPGOOD = 3.3V with Respect to GND, UVPGDFB < VPGDFB – SVOUT– < OVPGDFB tPGOOD(DELAY) PGOOD Delay PGOOD Low to High (Note 4) PGOOD High to Low (Note 4) 4 8 16/fSW(HZ) 64/fSW(HZ) mV s s 4651f For more information www.linear.com/LTM4651 LTM4651 ELECTRICAL CHARACTERISTICS The l denotes the specifications which apply over the specified internal operating temperature range (Note 2). TA = 25°C, Test Circuit 1, VIN = 24V and electrically connected to SVIN and RUN, ISETa – SVOUT– = 24V, EXTVCC = PGND, CLKIN open circuit, RfSET = 57.6kΩ and RISET = 480kΩ and voltages referred to PGND unless otherwise noted. SYMBOL PARAMETER CONDITIONS MIN TYP MAX 1.8 2.0 2.2 UNITS Input Voltage Regulation Pin VVINREG VINREG Servo Voltage VINREG Voltage During Output Current Regulation, Measured with Respect to SVOUT– IVINREG VINREG Leakage Current VINREG – SVOUT– = 2V VINTVCC Channel Internal VCC Voltage, No INTVCC Loading (IINTVCC = 0mA) 3.6V ≤ SVIN – SVOUT– ≤ 58V, EXTVCC = Open Circuit 5V ≤ SVIN – SVOUT– ≤ 58V, 3.2V ≤ EXTVCC – VOUT– ≤ 26.5V (INTVCC Measured with Respect to VOUT–) VEXTVCC(TH) EXTVCC Switchover Voltage (Note 4) ∆VINTVCC(LOAD)/ VINTVCC INTVCC Load Regulation 0mA ≤ IINTVCC ≤ 30mA l 1 V nA INTVCC Regulator 3.15 2.85 3.4 3.0 3.65 3.15 3.15 –2 0.5 V V V V 2 % Temperature Sensor ∆VTEMP Temperature Sensor Forward Voltage, ITEMP+ = 100µA and ITEMP– = –100μA at TA = 25°C VTEMP+ – VTEMP– 0.6 V TC∆V(TEMP) ∆VTEMP Temperature Coefficient –2.0 mV/°C Note 1: Stresses beyond those listing under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating conditions for extended periods may affect device reliability and lifetime. Note 2: The LTM4651 is tested under pulsed load conditions such that TJ ≈ TA. The LTM4651E is guaranteed to meet performance specifications over the 0°C to 125°C internal operating temperature range. Specifications over the full –40°C to 125°C internal operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTM4651I is guaranteed to meet specifications over the full internal operating temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors. Note 3: See output current derating curves for different VIN, VOUT, and TA, located in the Applications Information section. Note 4: Minimum on-time, VIN Overvoltage Lockout and Overvoltage Lockout Hysteresis, PGOOD Delay, and EXTVCC Switchover Threshold are tested at wafer sort. Note 5: VOUT(–0.5VDC)– low line regulation is tested at 3.6VIN, with fSET and CLKIN open circuit. High line regulation is tested at 28VIN, and with CLKIN driven at 200kHz—so as to ensure minimum on time criteria is met. The LTM4651 is not recommended for applications where the minimum ontime criteria (guardband to 90ns) is continuously violated. The LTM4651 can ride through events (such as VIN surge) where the on-time criteria is transiently violated. See the Applications Information section. Note 6: VOUT(–24VDC)– is tested at 3.6VIN and 34VIN, with CLKIN driven with a 1.8MHz clock, ISETa – SVOUT– = 24V, and RfSET = 57.6kΩ. It is also tested at 24VIN, with CLKIN driven with a 1.5MHz clock, RfSET = 57.6kΩ, and RISET = 480kΩ. Note 7: This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability. Note 8: The INTVCC Abs Max peak output current is specified as the sum of current drawn by circuits internal to the module biased off of INTVCC and current drawn by external circuits biased off of INTVCC. See the Applications Information section. 4651f For more information www.linear.com/LTM4651 5 LTM4651 TYPICAL PERFORMANCE CHARACTERISTICS –3.3V Efficiency vs Load Current 95 90 EFFICIENCY (%) EFFICIENCY (%) –5V Efficiency vs Load Current 95 5VIN, 400kHz 12VIN, 400kHz 24VIN, 450kHz 36VIN, 500kHz 48VIN, 500kHz 90 85 80 75 70 TA = 25°C, unless otherwise noted. 85 80 5VIN, 400kHz 12VIN, 550kHz 24VIN, 600kHz 36VIN, 600kHz 48VIN, 600kHz 75 0 1 2 3 LOAD CURRENT (A) 70 4 0 1 4651 G01 95 –12V Efficiency vs Load Current –15V Efficiency vs Load Current 95 EFFICIENCY (%) EFFICIENCY (%) 90 85 80 5VIN, 475kHz 12VIN, 825kHz 24VIN, 1.1MHz 36VIN, 1.2MHz 75 0 0.5 1 1.5 2 2.5 LOAD CURRENT (A) 3 85 80 5VIN, 500kHz 12VIN, 875kHz 24VIN, 1.2MHz 36VIN, 1.4MHz 75 70 3.5 0 0.5 4651G03 –24V Efficiency vs Load Current 3 Rated Operating Output Voltage –5 OUTPUT VOLTAGE (V) EFFICIENCY (%) 2.5 0 90 85 80 75 5VIN, 550kHz 12VIN, 1MHz 24VIN, 1.5MHz 0 0.5 1 1.5 LOAD CURRENT (A) –10 –15 SAFE OPERATING AREA –20 –25 2 –30 0 4651 G05 6 1 1.5 2 LOAD CURRENT (A) 4651 G04 95 70 4 4651 G02 90 70 2 3 LOAD CURRENT (A) 10 20 30 40 INPUT VOLTAGE (V) 50 60 4651 G06 4651f For more information www.linear.com/LTM4651 LTM4651 TYPICAL PERFORMANCE CHARACTERISTICS –5V Transient Response, 24VIN –24V Transient Response, 12VIN VOUT– 100mV/DIV AC-COUPLED VOUT– 100mV/DIV AC-COUPLED IOUT 1A/DIV IOUT 0.4A/DIV 40μs/DIV TA = 25°C, unless otherwise noted. Start-Up, No Load VIN 5V/DIV VOUT– 10V/DIV RUN 2V/DIV PGOOD 5V/DIV 4651 G08 20μs/DIV 4651 G07 1ms/DIV FIGURE 32 CIRCUIT, 0.625A TO 1.25A LOAD STEP AT 0.625A/μs FIGURE 32 CIRCUIT, 24VIN, CINOUT = CIN = CDGND = CD = 4.7μF, COUT = 47μF ×2, RfSET = 665kΩ, RISET = 100kΩ, RPGDFB = 36.5kΩ, REXTVCC = 20Ω, 1.8A TO 3.8A LOAD STEP AT 2A/μs Start-Up, 1.25A Load 4651 G09 FIGURE 32 CIRCUIT, APPLICATION OF 12VIN, START-UP INTO NO LOAD Start-Up, Pre-Bias VIN 5V/DIV VOUT– 10V/DIV VOUT– 10V/DIV IDIODE 100mA/DIV IOUT 500mA/DIV RUN 2V/DIV PGOOD 2V/DIV PGOOD 5V/DIV 1ms/DIV 1ms/DIV 4651 G10 4651 G11 FIGURE 32 CIRCUIT, APPLICATION OF 12VIN, START-UP INTO 19.2Ω LOAD FIGURE 32 CIRCUIT, VOUT– PRE-BIASED TO –5V THROUGH A 1N4148 DIODE PRIOR TO RUN TOGGLING HIGH Short Circuit, No Load Short Circuit, 1.25A Load VOUT– 10V/DIV VOUT– 10V/DIV IIN 10A/DIV IIN 10A/DIV 10μs/DIV 4651 G12 10μs/DIV FIGURE 32 CIRCUIT, NO LOAD PRIOR TO APPLICATION OF VOUT– SHORT-CIRCUIT 4651 G13 FIGURE 32 CIRCUIT, 19.2Ω LOAD PRIOR TO APPLICATION OF VOUT– SHORT-CIRCUIT 4651f For more information www.linear.com/LTM4651 7 LTM4651 PIN FUNCTIONS PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG µModule PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY. VIN (A1 – A3, B3): Power Input Pins. Apply input voltage and input decoupling capacitance directly between VIN and a power ground (PGND) plane. VD (A4, B4, C4): Drain of the Converter’s Primary Switching MOSFET. Apply at least one 4.7μF high frequency ceramic decoupling capacitor directly from VD to VOUT–. Give this capacitor higher layout priority (closer proximity to the module) than any VIN decoupling capacitors. SVIN (C3): Input Voltage Supply for Small-Signal Circuits. SVIN is the input to the INTVCC LDO. Connect SVIN directly to VIN. No decoupling capacitor is needed on this pin. VOUT– (A5, B5, C2, C5, D5, E5, F5, G4 – 5, H3, H5, J3 – 5, K4 – 5, L4 – 5): Negative Power Output of the LTM4651. Connect all VOUT– pins to the application’s VOUT– plane. Apply the output filter capacitor and the output load between these and the PGND pins. PGND (K1 – 3, L1 – 3): Power Ground Pins of the LTM4651. Electrically connect all pins to the application’s PGND plane. GND (D4): Ground Reference for RUN, CLKIN, and PGOOD Signals. Connect GND directly to the PGND power ground plane. GNDSNS (G1, H1): Voltage Sense, PGND Input and Feedback Signal. Connect GNDSNS to PGND at the point of load (POL). Pins G1 and H1 are electronically connected to each other internal to the module, and thus it is only necessary to connect one GNDSNS pin to PGND at the POL. The remaining GNDSNS pin can be used for redundant connectivity or routed to an ICT test point for design-for-test considerations, as desired. SVOUT– (E4, G2, H2): Voltage Sense, VOUT– Input. Connect Pin H2 to VOUT– directly under the LTM4651. The SVOUT– pins at locations E4 and G2 are electrically connected to each other internal to the module, and thus it is only necessary to connect one SVOUT– pin to VOUT– under the module. The remaining SVOUT– pins can be used for redundant connectivity or routed to an ICT test point for design-for-test considerations, as desired. 8 RUN (F4): Run Control Pin. A voltage above 1.2V (with respect to GND) commands the module to regulate its output voltage. Undervoltage lockout (UVLO) can be implemented by connecting RUN to the midpoint node formed by a resistor-divider between VIN and GND. RUN features 130mV of hysteresis. See the Applications Information section. INTVCC (G3): Internal Regulator, 3.3V Output with Respect to VOUT–. Internal control circuits and MOSFETdrivers derive power from INTVCC bias. When operating 3.6V < SVIN ≤ 58V, an LDO generates INTVCC from SVIN when RUN is logic high (RUN >1.2V). No external decoupling is required. When RUN is logic low (RUN – GND < 1.2V), the INTVCC LDO is off, i.e., INTVCC is unregulated. (Also see EXTVCC.) It is not recommended to load INTVCC with external circuits exceeding ~10mA. See the Applications Information section and Note 8. EXTVCC (F3): External Bias, Auxiliary Input to the INTVCC Regulator. When EXTVCC – VOUT– exceeds 3.2V and SVIN – VOUT– exceeds 5V, the INTVCC LDO derives power from EXTVCC bias instead of the SVIN path. This technique can reduce LDO losses considerably, resulting in a corresponding reduction in module junction temperature. For applications where |VOUT–| > 4V, realize this benefit by connecting EXTVCC to PGND through a resistor. (See the Application Information section for resistor value.) When taking advantage of this EXTVCC feature, locally decouple EXTVCC to VOUT– with a 1µF ceramic capacitor—otherwise, leave EXTVCC open circuit. ISETb (F1): 1.5nF Soft-Start Capacitor. Connect ISETb to ISETa to achieve default soft-start characteristics, if desired—otherwise, leave ISETb open circuit. See ISETa. ISETa (F2): Accurate 50µA Current Source. Positive input to the error amplifier. Connect a resistor (RSET) from this pin to SVOUT– to program the desired LTM4651 output voltage, VOUT– = –RSET • 50µA. A capacitor can be connected from ISETa to SVOUT– to soft-start the output voltage and reduce start-up inrush current. Connect ISETa to ISETb in order to achieve default soft-start, if desired. See ISETb. 4651f For more information www.linear.com/LTM4651 LTM4651 PIN FUNCTIONS In addition, the output of the LTM4651 can track a voltage applied between the ISETa pin and the SVOUT– pins. See the Applications Information section. PGOOD (D1): Power Good Indicator, Open-Drain Output Pin. PGOOD is high impedance when PGDFB – SVOUT– is within approximately ±7.5% of 0.6V. PGOOD is pulled to GND when PGDFB – SVOUT– is outside this range. PGDFB (D2): Power Good Feedback Programming Pin. Connect PGDFB to GNDSNS through a resistor, RPGDFB. RPGDFB configures the voltage threshold of VOUT– for which PGOOD toggles its state. If the PGOOD feature is used, set RPGDFB to: |V – | RPGDFB = OUT – 1 • 4.99k 0.6V otherwise, leave PGDFB open circuit. A small filter capacitor (220pF) internal to the LTM4651 on this pin provides high frequency noise immunity for the PGOOD output indicator. fSET (E3): Oscillator Frequency Programming Pin. The default switching frequency of the LTM4651 is 400kHz. Often, it is necessary to increase the programmed frequency by connecting a resistor between fSET and SVOUT–. (See the Applications Information section.) Note that the synchronization range of CLKIN is approximately ±40% of the oscillator frequency programmed by the fSET pin. CLKIN (B1): Oscillator Synchronization Input. Leave CLKIN open circuit for forced continuous mode operation. Alternatively, this pin can be driven so as to synchronize the switching frequency of the LTM4651 to a clock signal. In this condition, the LTM4651 operates in forced-continuous mode and the cycle-by-cycle turn-on of the Primary MOSFET is coincident with the rising edge of the clock applied to CLKIN. Note the synchronization range of CLKIN is approximately ±40% of the oscillator frequency programmed by the fSET pin. See the Applications Information section. COMPa (E2): Current Control Threshold and Error Amplifier Compensation Node. The trip threshold of LTM4651’s current comparator increases with a respective rise in COMPa voltage. A small filter capacitor (10pF) internal to the LTM4651 on this pin introduces a high-frequency roll-off of the error-amplifier response, yielding good noise rejection in the control-loop. COMPa is usually electrically connected to COMPb in one’s application, thus applying default loop compensation. Loop compensation (a series resistor-capacitor) can be applied externally to COMPa if desired or needed, instead. See COMPb. COMPb (E1): Internal Loop Compensation Network. For a majority of applications, the internal, default loop compensation of the LTM4651 is suitable to apply “as is” and yields very satisfactory results: apply the default loop compensation to the control loop by simply connecting COMPa to COMPb. When more specialized applications require a personal touch to the optimization of control loop response, this can be accomplished by connecting a series resistor-capacitor network from COMPa to SVOUT–—and leaving COMPb open circuit. VINREG (D3): Input Voltage Regulation Programming Pin. Optionally connect this pin to the midpoint node formed by a resistor-divider between VD and SVOUT–. When the voltage on VINREG falls below approximately 2V with respect to SVOUT–, a VINREG control loop servos COMPa so as to decrease the power inductor current and thus regulate VINREG at 2V with respect to SVOUT–. See the Applications Information section. If this input voltage regulation feature is not desired, connect VINREG to INTVCC. TEMP+ (J1, J6): Temperature Sensor, Positive Input. Emitter of a 2N3906-genre PNP bipolar junction transistor (BJT). Optionally interface to temperature monitoring circuitry such as LTC®2997, LTC2990, LTC2974 or LTC2975. Otherwise leave electrically open. Pins J1 and J6 are electrically connected together internal to the LTM4651, and thus it is only necessary to connect one TEMP+ pin to monitoring circuitry. The remaining TEMP+ pin can be used for redundant connectivity or routed to an ICT test point for design-for-test considerations, as desired. 4651f For more information www.linear.com/LTM4651 9 LTM4651 PIN FUNCTIONS TEMP– (J2, J7): Temperature Sensor, Negative Input. Collector and base of a 2N3906-genre PNP bipolar junction transistor (BJT). Optionally interface to temperature monitoring circuitry such as LTC2997, LTC2990, LTC2974 or LTC2975. Otherwise leave electrically open. Pins J2 and J7 are electrically connected together internal to the LTM4651, and thus it is only necessary to connect one TEMP– pin to monitoring circuitry. The remaining TEMP– pin can be used for redundant connectivity or routed to an ICT test point for design-for-test considerations, as desired. SW (H4): Switching Node of Switching Converter Stage. Used for test purposes. May be routed a short distance with a thin trace to a local test point to monitor switching action of the converter, if desired, but do not route near any sensitive signals; otherwise, leave electrically open circuit. NC (A6 – 7, B2, B6 – 7, C1, C6 – 7, D6 – 7, E6 – 7, F6 – 7, G6 – 7, H6 – 7, K6 – 7, L6 – 7): No Connect Pins, i.e., Pins with No Internal Connection. The NC pins predominantly serve to provide improved mounting of the module to the board. In one’s layout, NC pins are permitted to remain electrically unconnected or can be connected as desired, e.g., connected to a VOUT– plane for heat-spreading purposes and/or to facilitate routing. SIMPLIFIED BLOCK DIAGRAM 1Ω RUN: NC >1.2VTYP = ON <1.07VTYP = OFF RUN (REFERRED TO GND) 0.1μF VOUT– ISVIN VIN VD POWER CONTROL AND ANALOG CIRCUITS CLKIN (REFERRED TO GND) TO CURRENT COMPARATORS, PWM AND FET DRIVERS EXTVCC MT COMP BUFFER ISETb 10nF | VOUT – | 50µA 1.5nF CD 4.7μF ×2 PGND GNDSNS (CENTRALLY LOCATED PNP TEMP SENSOR) COUTH VOUT– 50Ω INTVCC ISVOUT– SVOUT– 1µF VOUT– PGOOD (REFERRED HI-Z WHEN TO GND) VPGDFB – SVOUT– IS WITHIN 0.6V ±7.5% + – 400kHz DEFAULT fSET + – 249k LOAD LOAD-LOCAL MLCCs (HIGHFREQUENCY DECOUPLING) VOUT– UP TO 0A DOWN TO (VIN–58V), NO EXCEEDING 26V BELOW PGND RISET VINREG CDGND* 0.1μF ERROR AMPLIFIER 10pF CINL VIN 3.6V TO 58V IL + – COMPb + CINOUT* SW 4μH MB COMPa CINH VOUT– 0.1μF 50μA ISETa RISET = SVIN 400nH 2V PGDFB PGOOD LOGIC 100Ω – 220pF RPGDFB TEMP+ 4.99k SVOUT TEMP– GND *CINOUT and CDGND OPTIONAL, FOR REDUCED RADIATED EMI. SEE FIGURES 5 THROUGH 8. 4651 BD 10 4651f For more information www.linear.com/LTM4651 LTM4651 TEST CIRCUIT VIN 3.6V TO 34V CINH 4.7μF VIN NC SW SVIN PGOOD PGDFB RPGDFB 196k RUN GNDSNS GND CLKIN VD CD 4.7μF 2x PGND LTM4651 INTVCC RTH 499Ω COUTL* 68µF TEMP+ TEMP– COMPb ISETa ISETb EXTVCC 4651 TC01 RfSET 57.6k + SVOUT COMPa fSET VOUT– COUTH 27µF – VINREG CTH 0.1μF LOAD RSET 480k VOUT– –24V UP TO 2A AT VIN = 24V REXTVCC** 0Ω CEXTVCC 1μF *Polarized output capacitors COUTL, if used, must be rated to withstand ~0.3V typical reverse polarity prior to LTM4651 start-up, stemming from a weakly forward-biased body diode. In such cases, a Schottky diode should be connected between PGND and VOUT– to limit the voltage. See the Applications Information section and Figures 33a and 33b. **Outside the ATE Test environment, REXTVCC, if used, should not be 0Ω. See the Applications Information section. DECOUPLING REQUIREMENTS TA = 25°C. Refer to Test Circuit 1. APPLICATION SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS Test Circuit 1 CINH, CD External High Frequency Input Capacitor Requirement, 24V ≤ VIN ≤ 34V, VOUT– = –24V 2A 9.4 µF COUTH External High Frequency Output Capacitor Requirement 24V ≤ VIN ≤ 34V, VOUT– = –24V 2A 22 µF 4651f For more information www.linear.com/LTM4651 11 LTM4651 OPERATION Power Module Description The LTM4651 is a non-isolated switch mode DC/DC power supply. It can provide up to 4A output current with a few external input and output capacitors. Set by a single resistor, RSET, the LTM4651 regulates a negative output voltage, VOUT–. VOUT– can be set to as low as –26.5V to as high as –0.5V. The LTM4651 operates from a positive input supply rail, VIN, between 3.6V and 58V. The LTM4651’s safe operating area is defined by: VIN + |VOUT–| ≤ 58V. The typical application schematic is shown in Figure 32. The output current capability of the LTM4651 is dependent on VIN and VOUT, as indicated in the page 1 graph. Though the LTM4651 is a ground-referred buck converter topology—also known as a two-switch buckboost converter—it contains built-in level-shift circuitry so that the RUN, CLKIN, and PGOOD pins are conveniently referred to GND (not VOUT–). The LTM4651 contains an integrated constant-frequency current mode regulator, power MOSFETs, power inductor, EMI filter and other supporting discrete components. The nominal switching frequency range is from 400kHz to 3MHz, and the default operating frequency is 400kHz. It can be externally synchronized to a clock, from 250kHz to 3MHz. See the Applications Information section. The LTM4651 supports internal and external control loop compensation. Internal loop compensation is selected by connecting the COMPa and COMPb pins. Using internal loop compensation, the LTM4651 has sufficient stability 12 margins and good transient performance with a wide range of output capacitors, even ceramic-only output capacitors. For external loop compensation, see the Applications Information section. LTpowerCAD® is available for transient load step and stability analysis. Input filter and noise cancellation circuitry reduces noisecoupling to the module’s inputs and outputs, ensuring the module’s electromagnetic interference (EMI) meets the limits of EN55022 Class B (see Figures 5 to 8). Pulling the RUN pin below 1.2V forces the LTM4651 into a shutdown state. A capacitor can be applied from ISETa to SVOUT– to program the output voltage ramp-rate; or, the default LTM4651 ramp-rate can be set by connecting ISETa to ISETb; or, voltage tracking can be implemented by interfacing rail voltages to the ISETa pin. See the Application Information section. Multiphase operation can be employed by applying an external clock source to the LTM4651’s synchronization input, the CLKIN pin. See the Typical Applications section. LDO losses within the module are reduced by connecting EXTVCC to PGND through an RC-filter or by connecting EXTVCC to a suitable voltage source. The LTM4651 also features a spare control pin called VINREG which can be used to reduce the input current draw during input line sag (“brownout”) conditions. Connect VINREG to INTVCC when this feature is not needed. 4651f For more information www.linear.com/LTM4651 LTM4651 APPLICATIONS INFORMATION The typical LTM4651 application circuit is shown in Test Circuit 1. External component selection is primarily determined by the maximum load current and output voltage. Refer to Table 8 for recommended external component values. For completeness, ∆IPK-PK is given by: Output Current Capability Varies as a Function of VIN to VOUT– Conversion Ratios where: The output current capability of the LTM4651 has a strong dependency on the operating input (VIN) and output (VOUT–) voltages, as highlighted in the page 1 graph. L is 4μH, the LTM4651’s power inductor value, and fSW is the switching frequency of the LTM4651, in MHz. For a practical design, ∆IPK-PK is designed to be less than ~2APK-PK. The reason for this is inherent in the two-switch buckboost topology employed by the LTM4651. To protect the primary power MOSFET (MT) from overstress (see Simplified Block Diagram), its peak current (IPK) is limited by control circuitry to 6A. When MT is on, observe that no current flows to LTM4651’s output; furthermore, observe that only when MT is off does current flow to the output of the LTM4651. As a consequence of this arrangement: for a given output voltage, current limit inception activates sooner at low line (higher, larger duty cycle) than at high line (lower, smaller duty cycle). A further consequence is: for a given input voltage, the output power capability of the LTM4651 is higher for lower-magnitude VOUT– (lower, smaller duty cycle) than for higher-magnitude VOUT– (higher, larger duty cycle). The combination of these effects is shown the plots in the page 1 graph and described by the following equation: ∆I VIN • IPK – PK–PK • η 2 IOUT(CAPABILITY) = (1) VIN – VOUT – For a practical design, the LTM4651’s on-time of MT each switching cycle should be designed to exceed the LTM4651 control loop’s specified minimum on-time of 60ns, tON(MIN), (guardband to 90ns) i.e.: where: Be reminded of Notes 2, 3 and 5 in the Electrical Characteristics section regarding output current guidelines. ∆IPK-PK is the inductor ripple current, in amps, and η (unit less) is the efficiency of the LTM4651. D fSW > TON(MIN) (3) where D (unitless) is the duty-cycle of MT, given by: D= –VOUT – VIN – VOUT – (4) Combining EQ. 4 with EQ. 1, it can be illustrative to see: ∆I IOUT(CAPABILITY ) =(1–D)• IPK – PK –PK • η 2 (5) In rare cases where the minimum on-time restriction is violated, the frequency of the LTM4651 automatically and gradually folds back down to one-fifth of its programmed switching frequency to allow VOUT– to remain in regulation. 4651f For more information www.linear.com/LTM4651 13 LTM4651 APPLICATIONS INFORMATION Input Capacitors The LTM4651 achieves low input conducted EMI noise due to tight layout and high-frequency bypassing of MOSFETs MT and MB within the module itself. A small filter inductor (400nH) is integrated in the input line (from VIN to VD) provides further noise attenuation—again, local to the switching MOSFETs. The VD and VIN pins are available for external input capacitors—VD and VINH—to form a high-frequency � filter. As shown in the Simplified Block Diagram, the ceramic capacitor CD on the LTM4651’s VD pins handles the majority of the RMS current into the DC/ DC converter power stage and requires careful selection, for that reason. To meet the radiated emissions requirements of EN55022B, an additional filter capacitor, CINOUT, is needed—connecting from VIN to VOUT–. See Figures 5 to 8 for EMI performance. The input capacitance, CD, is needed to filter the pulsed current drawn by MT. To prevent excessive voltage sag on VD, a low-effective series resistance (low-ESR) input capacitor should be used, sized appropriately for the maximum CD RMS ripple current: ICD(RMS) =IPK • D• (1–D) (6) I CD(RMS) is maximum for D = 1/2. For D = 1/2, ICD(RMS) = 1/2 • IPK or 3A. This simplification of the worstcase condition is commonly used for design purposes because even significant deviations in D do not offer much relief, in practice. Furthermore: note that ripple current ratings from capacitor manufacturers are often based on 2000 hours of life; therefore, it is advisable to significantly over-design CD, and/or choose a capacitor rated at a higher temperature than required. Err on the side of caution and contact the capacitor manufacturer to understand the capacitor vendor’s derating methodology. Several capacitors may be paralleled to meet the application’s target size, height, and CD RMS ripple current rating. For lower input voltage applications, sufficient bulk input capacitance is needed for CINL to counteract line sag and transient effects during output load changes. Suggested values for CD and CINH are found in Table 8. Take note that CD is connected from VD to VOUT–, whereas CINH and CINL are connected from VIN to PGND; this is deliberate. 14 A final precaution regarding ceramic capacitors concerns the maximum input voltage rating of the LTM4651’s VIN, SVIN, and VD pins. A ceramic input capacitor combined with trace or cable inductance forms a high Q (underdamped) tank circuit. If the LTM4651 circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the device’s rating. This situation is easily avoided; see the Hot-Plugging Safely section. Output Capacitors Output capacitors COUTH and COUTL are applied to VOUT– of the LTM4651: sufficient capacitance and low ESR are called for, to meet the output voltage ripple, loop stability, and transient requirements. COUTL can be a low ESR tantalum or polymer capacitor. COUTH is a ceramic capacitor. The typical output capacitance is 22μF (type X5R material, or better), if ceramic-only output capacitors are used. For highest reliability designs, polarized output capacitors (VOUTL) are not recommended, as there is a possibility of a diode-drop of reverse voltage appearing transiently on VOUT– during rapid application of input voltage or when RUN is toggled logic high (see Figures 33). When polarized capacitors are used on VOUT–, contact the capacitor vendor to understand what reverse voltage their polarized capacitor can withstand. Be advised, polarized capacitor reverse voltage rating is sometimes temperature-dependent. Output voltage ripple (∆VOUT(PK-PK)–) is governed by charge lost in COUTH and COUTL while MT is on, in addition to the contribution of a resistive drop across the ESR of the output capacitors. This is expressed by: ∆VOUT(PK–PK) ≈ ILOAD •D ILOAD •ESR + COUT • fSW D (7) Table 8 shows a matrix of suggested output capacitors optimized for transient step-loads that are 50% of the full load capability for that combination of VIN, VOUT–, and fSW. The table optimizes total equivalent ESR and total bulk capacitance to yield the stated transient-load performance. Additional output filtering may be required by the system designer, if further reduction of output ripple or dynamic transient spike is required. The LTpowerCAD design tool is available for transient and stability analysis. 4651f For more information www.linear.com/LTM4651 LTM4651 APPLICATIONS INFORMATION Forced Continuous Operation Leave the CLKIN pin open circuit to command the LTM4651 for forced continuous operation. In this mode, the control loop is allowed to command the inductor peak current to approximately –1A, allowing for significant negative average current. Clocking the CLKIN pin at a frequency within ±40% of the target switching frequency commanded by the fSET pin synchronizes MT’s turn-on to the rising edge of the CLKIN pin. equals VGNDSNS—after which, the DC/DC converter commences switching action and VOUT– is ramped according to the voltage commanded by ISETa. Since the LTM4651 control loop servos its GNDSNS voltage to match that of ISETa’s, the LTM4651’s output can be configured to track any voltage applied to ISETa, referenced to SVOUT–. The LTM4651 can track the mirror-image of a positive rail to generate the negative half of a split-supply, as seen in Figure 37. Output Voltage Programming, Tracking and Soft-Start Optional Diodes to Guard Against Overstress The LTM4651 regulates its output voltage, VOUT–, according to the differential voltage present across ISETa and SVOUT–. Just prior to output voltage start-up, a mechanism exists whereby a diode-drop of reverse polarity can appear on VOUT–. See the simplified Block Diagram and observe: just prior to output voltage start-up, SVIN bias current (ISVIN) flows through the module’s control IC, to SVOUT–; from there, the bias current (now ISVOUT–) flows into VOUT– and through MB’s body diode, to SW. This current (now IL) continues to flow—though the 4μH power inductor—to PGND and ground, closing the control IC bias circuit’s path. It is this current through MB’s body diode that creates a diode-drop of reverse polarity (positive voltage) on VOUT–, as shown in Figure 33. The voltage excursion is highest when RUN toggles high because that is the instant when INTVCC powers-up, with a corresponding increase in ISVIN/ISVOUT–/IL current flow. With higher current flow, the forward voltage drop (VF) of MB’s body diode—and thus, the positive voltage excursion on VOUT– —is higher. In most applications, the output voltage is set by simply connecting a resistor, RSET, from ISETa to SVOUT–, according to: RSET = –VOUT – 50µA (8) Since the LTM4651 control loop servos its output voltage according to the voltage between ISETa and SVOUT–: placing a capacitor, CSS, parallel to RSET configures the ramp-up rate of ISETa and thus VOUT–. In the time domain, the output voltage ramp-up after the RUN pin is toggled from low to high (t = 0s) is given by: t – R •C VOUT (t) =IISETa •RSET • 1– e SET SET – (9) The soft-start time, tSS, is defined as the time it takes for VOUT– to ramp from 0V to 90% of its final value: TSS = –RSET •CSET •In(1– 0.9) (10) TSS = 2.3 • RSET •CSET (11) or A default value of CSET = 1.5nF can be implemented by connecting ISETa to ISETb. For other ramp-up rates, connect an external CSET capacitor parallel to RSET. When starting up into a pre-biased VOUT–, the LTM4651 stays in a sleep mode, keeping MT and MB off until VISETa If this transient voltage excursion is unwelcome for the load or polarized output capacitors, minimize it with a low VF Schottky diode that straddles VOUT– and PGND (see Figure 32 circuit and Figure 33 performance). Additionally, the voltage excursion can be empirically reduced by increasing output capacitance. Lastly: in applications where it is anticipated that VIN may be rapidly applied (e.g., <10μs) and CINOUT is used, the resulting capacitor-divider network formed by CINOUT and CINL||CINH may transiently drag VOUT– positive. It is recommended to apply a low VF Schottky diode from VOUT– to PGND, in such applications. The reverse mechanism applies, as well: in applications where it is anticipated that 4651f For more information www.linear.com/LTM4651 15 LTM4651 APPLICATIONS INFORMATION VIN may be rapidly discharged and CINOUT is used, the resulting capacitor-divider network formed by CINOUT and CINL||CINH may transiently drag VOUT– excessively negative. It is recommended to straddle VOUT– and PGND with a TVS diode, if output voltage excursions during VIN-discharge are anticipated. current capability of the LTM4651 is reduced, according to EQ. 5. To configure the LTM4651 for a higher switching frequency than 400kHz default, apply a resistor, RfSET, between the fSET pin and SVOUT–. RfSET is given (in MΩ) by: R fSET (MΩ) = Frequency Adjustment 1 See Table 1 and Table 8 for Recommended fSW and associated RfSET values for various combinations of VIN and VOUT–. (12) 1 1 L • ∆IPK-PK • – VIN V – OUT In some cases, the value of fSW yielded by EQ. 12 violates the supported minimum on time of the LTM4651 (see EQ. 3). If this occurs, choose fSW instead according to: fSW < D (13) TON(MIN) (14) The relationship of RfSET to programmed fSW is shown in Figure 2. The primary consequence of using a lower switching frequency than that dictated by EQ. 12 is that the output PROGRAMMED SWITCHING FREQUENCY (MHz) The default switching frequency (fSW) of the LTM4651 is 400kHz. This is suitable for mainly low-VIN or low-VOUT– applications (VIN < 5V or |VOUT–| < 5V). For a practical design, the LTM4651’s inductor ripple current (∆PK-PK) is suggested to be less than ~2APK-PK. From EQ. 2, it follows that fSW should be chosen such that: 1 10pF •[fSW (MHz)– 0.4(MHz)] 10 RfSET NOT USED 1 0.1 10 100 1k RfSET (kΩ) 10k 4651 F02 Figure 2. Relationship Between RfSET and Target fSW Table 1. Recommended Switching Frequency (fSW) and RfSET Values for Common Combinations of VIN and VOUT– VOUT– (V) –0.5 –3.3 –5 3.6 5 400kHz, No RfSET 400kHz, No RfSET VIN (V) 12 550kHz, 665kΩ 24 Drive CLKIN with a 200kHz Clock, No RfSET 36 Not Recommended Due to OnTime Criteria Violation 48 16 400kHz, No RfSET 450kHz, 2.2MΩ 500kHz, 1MΩ 600kHz, 499kΩ –8 –12 –15 –20 –24 400kHz, No RfSET 400kHz, No RfSET 400kHz, No RfSET 425kHz, 4.3MΩ 450kHz, 2.2MΩ 450kHz, 2.2MΩ 475kHz, 1.3MΩ 500kHz, 1MΩ 525kHz, 806kΩ 550kHz, 665kΩ 700kHz, 332kΩ 825kHz, 237kΩ 875kHz, 210kΩ 900kHz, 200kΩ 1MHz, 165kΩ 800kHz, 249kΩ 1.1MHz, 143kΩ 1.2MHz, 124kΩ 1.4MHz, 100kΩ 1.5MHz, 90.9kΩ 850kHz, 221kΩ 1.2MHz, 124kΩ 1.4MHz, 100kΩ 1.6MHz, 82.5kΩ N/A 900kHz, 200kΩ N/A Due to SOA Criteria Violation 4651f For more information www.linear.com/LTM4651 LTM4651 APPLICATIONS INFORMATION Power Module Protection VSUPPLY The LTM4651’s current mode control architecture provides fast cycle-by-cycle current limit in an overcurrent condition, as shown in the Typical Performance Characteristics section. If the output voltage collapses sufficiently due to an overload or short-circuit condition, minimum on-time will be violated (EQ. 3) and the internal oscillator will then fold-back automatically to one-fifth of the LTM4651’s programmed switching frequency—hereby reducing the output current and affording the load a chance to recover. The LTM4651 features input overvoltage shutdown protection: when VIN+|VOUT–| > 68V, switching action ceases (with 4V of hysteresis)—however, be advised that this protection is only active outside the LTM4651’s safe operating area (see Note 1 and Note 4 of the Electrical Characteristics table). The LTM4651 ceases switching action if internal temperatures exceed 165°C. The control IC resumes operation after a 10°C cool-down hysteresis. Note that these typical parameters are based on measurements in a lab oven and are not production tested. This overtemperature protection is intended to protect the device during momentary overload conditions. The maximum rated junction temperature will be exceeded when this overtemperature protection is active. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device. The LTM4651 does not feature any specialized output overvoltage protection beyond what is inherent to the control loop’s servo mechanism. RUN Pin Enable The RUN pin is used to enable the power module or sequence the power module. The threshold is 1.2V. The RUN pin can be used to provide an undervoltage lockout (UVLO) function by connecting a resistor divider from the input supply to the RUN pin, as shown in Figure 3. Undervoltage lockout keeps the LTM4651 in shutdown until the supply input voltage is above a certain voltage programmed by RA RUN PIN RB 4651 F03 Figure 3. Undervoltage Lockout Resistive Divider the user. The RUN pin hysteresis voltage prevents noise from falsely tripping UVLO. Resistors are chosen by first selecting RB (refer to Figure 3). Then: VIN(ON) R A =RB • – 1 1.2V (15) where VIN(ON) is the input voltage at which the undervoltage lockout is overcome and the supply turns on. RA may be replaced with a hardwired connection from VD to RUN. The VIN turn-off voltage, VIN(OFF) is given by: R VIN(OFF) = 1.07V • A +1 RB (16) If UVLO is not needed, RUN can be connected to LTM4651’s VD or VIN pins. When RUN is below its threshold, UVLO is engaged, MT and MB are turned off, INTVCC ceases to be regulated, and ISETa is discharged to SVOUT– by internal circuitry. Loop Compensation External loop compensation may be preferred for some applications and can be implemented easily, as follows: leave COMPb open circuit; connect a series-RC network (RTH and CTH) from COMPa to SVOUT–; in some instances, connect a capacitor (CTHP) from COMPa to SVOUT– (paralleling the RTH-CTH series-RC network). See Table 8 for suggested input and output capacitances for a variety of operating conditions. Additionally, the LTpowerCAD design tool is available for transient and stability analysis. 4651f For more information www.linear.com/LTM4651 17 LTM4651 APPLICATIONS INFORMATION Hot-Plugging Safely The small size, robustness and low impedance of ceramic capacitors make them an attractive option for the input bypass capacitors (CD and CINH) of the LTM4651. However, these capacitors can cause problems if the LTM4651 is plugged into a live supply (see Linear Technology Application Note 88 for a complete discussion). The low loss ceramic capacitor combined with stray inductance in series with the power source forms an under damped tank circuit, and the voltage at the VIN pin of the LTM4651 can ring to twice the nominal input voltage, possibly exceeding the LTM4651’s rating and damaging the part. If the input supply is poorly controlled or the user will be plugging the LTM4651 into an energized supply, the input network should be designed to prevent this overshoot by introducing a damping element into the path of current flow. This is often done by adding an inexpensive electrolytic bulk capacitor (CINL) across the input terminals of the LTM4651. The selection criteria for CINL calls for: an ESR high enough to damp the ringing; a capacitance value several times larger than CINH. CINL does not need to be located physically close to the LTM4651; it should be located close to the application board’s input connector, instead. INTVCC and EXTVCC Connection When RUN is logic high, an internal low dropout regulator regulates an internal supply, INTVCC, that powers the control circuitry for driving LTM4651’s internal MOSFETs. INTVCC is regulated at 3.3V above VOUT–. In this manner, the LTM4651’s INTVCC is directly powered from SVIN, by default. The gate driver current through the LDO is about 20mA for a typical 1MHz application. The internal LDO power dissipation can be calculated as: PLDO_LOSS(INTVCC) = 20mA •(SVIN +| VOUT – | –3.3V) (17) The LDO draws current off of EXTVCC instead of SVIN when EXTVCC is tied to a voltage higher than 3.2V above VOUT– and SVIN is 5V above VOUT–. For output voltages at or below –4V, this pin can be connected to PGND through an RCfilter. When the internal LDO derives power from EXTVCC instead of SVIN, the internal LDO power dissipation is: PLDO_LOSS(EXTVCC) = 20mA •(| VOUT – | –3V) 18 The recommended value of the resistor between PGND and EXTVCC is roughly |VOUT–| • 4Ω/V. This resistor, REXTVCC, must be rated to continually dissipate (0.02A)² • REXTVCC. The primary purpose of this resistor is to prevent EXTVCC overstress under a fault condition. For example, when an inductive short-circuit is applied to the module’s output, VOUT– may be briefly dragged above EXTVCC— forwardbiasing the VOUT–-to-EXTVCC body diode. This resistor limits the magnitude of current flow into EXTVCC. Bypass EXTVCC to VOUT– with 1μF of X5R (or better) MLCC. Multiphase Operation Multiple LTM4651 devices can be paralleled for higher output current applications. For lowest input and output voltage and current ripples, it is advisable to synchronize paralleled LTM4651s to an external clock (within ±40% of the target switching frequency set by fSET—see Test Circuit 1). See Figure 34 for an example of a synchronizing circuit. LTM4651 modules can be paralleled without synchronizing circuits: just be aware that some beat-frequency ripple will be present in the output voltage and reflected input current by virtue of the fact that such modules are not operating at identical, synchronized switching frequencies. The LTM4651 device is an inherently current mode controlled device, so parallel modules will have good current sharing’s shown in Figure 35. This helps balance the thermals on the design. To parallel LTM4651s, connect the respective COMPa, ISETa, and GNDSNS pins of each LTM4651 together to share the current evenly. In addition, tie the respective RUN pins of paralleled LTM4651 devices together, to ensure proper start-up and shutdown behavior. Figure 34 shows a schematic of LTM4651 devices operating in parallel. Note that for parallel applications, EQ. 8 becomes: RSET = –VOUT – 50µA •N (19) (18) 4651f For more information www.linear.com/LTM4651 LTM4651 APPLICATIONS INFORMATION where N is the number of LTM4651 modules in parallel configuration. Depending on the duty cycle of operation (EQ. 4), the output voltage ripple achieved by paralleled, synchronized LTM4651 modules may be considerably smaller than what is yielded by EQ. 7. Application Note 77 provides a detailed explanation of multiphase operation (relevant to parallel LTM4651 applications) pertaining to noise reduction and output and input ripple current cancellation. Regardless of ripple current cancellation, it remains important for the output capacitance of paralleled LTM4651 applications to be designed for loop stability and transient response. LTpowerCAD is available for such analysis. Figure 4 illustrates the RMS ripple current reduction as a function of the number of interleaved (paralleled and synchronized) LTM4651 modules—derived from Application Note 77. Radiated EMI Noise The generation of radiated EMI noise is an inherent disadvantage of switching regulators. Fast switching turn-on and turn-off of the power MOSFETs—necessary for achieving high efficiency—create high-frequency (~30MHz+) ∆l/∆t changes within DC/DC converters. This activity tends to be the dominant source of high-frequency EMI radiation in such systems. The high level of device integration within LTM4651—including optimized gate-driver and critical front-end � filter inductor—delivers low radiated EMI noise performance. Figures 5 to 8 show typical examples of LTM4651 meeting the radiated emission limits established by EN55022 Class B. Thermal Considerations and Output Current Derating The thermal resistances reported in the Pin Configuration section of this data sheet are consistent with those parameters defined by JESD51-12 and are intended for use with finite element analysis (FEA) software modeling tools that leverage the outcome of thermal modeling, simulation, and correlation to hardware evaluation performed on a µModule package mounted to a hardware test board. The motivation for providing these thermal coefficients is found in JESD51-12 (“Guidelines for Reporting and Using Electronic Package Thermal Information”). Many designers may opt to use laboratory equipment and a test vehicle such as the demo board to predict the µModule regulator’s thermal performance in their application at various electrical and environmental operating conditions to compliment any FEA activities. Without FEA software, the thermal resistances reported in the Pin Configuration section are, in and of themselves, not relevant to providing guidance of thermal performance; instead, the derating curves provided in this data sheet can be used in a manner that yields insight and guidance pertaining to one’s application-usage, and can be adapted to correlate thermal performance to one’s own application. The Pin Configuration section gives four thermal coefficients explicitly defined in JESD51-12; these coefficients are quoted or paraphrased below: 1. θJA, the thermal resistance from junction to ambient, is the natural convection junction-to-ambient air thermal resistance measured in a one cubic foot sealed enclosure. This environment is sometimes referred to as “still air” although natural convection causes the air to move. This value is determined with the part mounted to a JESD51-9 defined test board, which does not reflect an actual application or viable operating condition. 2. θJCbottom, the thermal resistance from junction to the bottom of the product case, is determined with all of the component power dissipation flowing through the bottom of the package. In the typical µModule regulator, the bulk of the heat flows out the bottom of the package, but there is always heat flow out into the ambient environment. As a result, this thermal resistance value may be useful for comparing packages but the test conditions don’t generally match the user’s application. 3. θJCtop, the thermal resistance from junction to top of the product case, is determined with nearly all of the 4651f For more information www.linear.com/LTM4651 19 LTM4651 APPLICATIONS INFORMATION 0.60 1-PHASE 2-PHASE 3-PHASE 4-PHASE 6-PHASE 0.55 0.50 RMS INPUT RIPPLE CURRENT DC LOAD CURRENT 0.45 0.40 0.35 0.30 0.25 0.20 0.15 0.10 0.05 0 0.1 0.15 0.2 0.25 0.3 0.35 0.4 0.45 0.5 0.55 0.6 0.65 0.7 0.75 0.8 0.85 0.9 DUTY CYCLE (–VOUT– / VIN – VOUT–) 4651 F04 Figure 4. Normalized Input RMS Ripple Current vs Duty Cycle for One to Six LTM4651s (Phases) AMPLITUDE (dBµV/m) 60 70 MEAS DIST 10m SPEC DIST 10m 60 AMPLITUDE (dBµV/m) 70 50 40 30 20 10 –10 30 130 230 330 430 530 630 730 FREQUENCY (MHz) 830 60 30 20 10 [1] HORIZONTAL [2] VERTICAL QPK LIMIT + FORMAL 0 330 430 530 630 730 FREQUENCY (MHz) 830 930 1000 330 430 530 630 730 FREQUENCY (MHz) 830 930 1000 4651 F06 MEAS DIST 10m SPEC DIST 10m 50 40 30 20 10 [1] HORIZONTAL [2] VERTICAL QPK LIMIT + FORMAL 0 –10 30 130 4651 F07 Figure 7. Radiated Emissions Scan of the LTM4651. Producing –24VOUT at 2A, from 34VIN. DC2328A Hardware. fSW = 1.2MHz. Measured in a 10m Chamber. Peak Detect Method 20 230 70 40 230 130 Figure 6. Radiated Emissions Scan of the LTM4651 Producing –24VOUT at 2A, from 25VIN. DC2328 Hardware. fSW = 1.2MHz. Measured in a 10m Chamber. Peak Detect Method MEAS DIST 10m SPEC DIST 10m 130 [1] HORIZONTAL [2] VERTICAL QPK LIMIT + FORMAL 4651 F05 50 –10 30 20 –10 30 AMPLITUDE (dBµV/m) AMPLITUDE (dBµV/m) 60 40 30 0 930 1000 Figure 5. Radiated Emissions Scan of the LTM4651. Producing –24VOUT at 1A, from 12VIN. DC2328A Hardware. fSW = 1.2MHz. Measured in a 10m Chamber. Peak Detect Method 70 50 10 [1] HORIZONTAL [2] VERTICAL QPK LIMIT + FORMAL 0 MEAS DIST 10m SPEC DIST 10m 230 330 430 530 630 730 FREQUENCY (MHz) 830 930 1000 4651 F08 Figure 8. Radiated Emissions Scan of the LTM4651. Producing –12VOUT at 2A, from 12VIN. DC2328A Hardware. fSW = 700kHz. Measured in a 10m Chamber. Peak Detect Method For more information www.linear.com/LTM4651 4651f LTM4651 APPLICATIONS INFORMATION component power dissipation flowing through the top of the package. As the electrical connections of the typical µModule regulator are on the bottom of the package, it is rare for an application to operate such that most of the heat flows from the junction to the top of the part. As in the case of θJCbottom, this value may be useful for comparing packages but the test conditions don’t generally match the user’s application. 4. θJB, the thermal resistance from junction to the printed circuit board, is the junction-to-board thermal resistance where almost all of the heat flows through the bottom of the µModule regulator and into the board, and is really the sum of the θJCbottom and the thermal resistance of the bottom of the part through the solder joints and through a portion of the board. The board temperature is measured a specified distance from the package, using a two sided, two layer board. This board is described in JESD51-9. A graphical representation of the aforementioned thermal resistances is given in Figure 9; blue resistances are contained within the µModule regulator, whereas green resistances are external to the µModule package. As a practical matter, it should be clear to the reader that no individual or sub-group of the four thermal resistance parameters defined by JESD51-12 or provided in the Pin Configuration section replicates or conveys normal operating conditions of a µModule regulator. For example, in normal board-mounted applications, never does 100% of the device’s total power loss (heat) thermally conduct exclusively through the top or exclusively through bottom of the µModule package—as the standard defines for θJCtop and θJCbottom, respectively. In practice, power loss is thermally dissipated in both directions away from the package—granted, in the absence of a heat sink and airflow, a majority of the heat flow is into the board. Within the LTM4651, be aware there are multiple power devices and components dissipating power, with a consequence that the thermal resistances relative to different junctions of components or die are not exactly linear with respect to total package power loss. To reconcile this complication without sacrificing modeling simplicity—but also not ignoring practical realities—an approach has been taken using FEA software modeling along with laboratory testing in a controlled-environment chamber to reasonably define and correlate the thermal resistance values supplied in this data sheet: (1) Initially, FEA software is used to accurately build the mechanical geometry of the LTM4651 and the specified PCB with all of the correct material coefficients along with accurate power loss source definitions; (2) this model simulates a softwaredefined JEDEC environment consistent with JESD51-9 and JESD51-12 to predict power loss heat flow and temperature readings at different interfaces that enable the calculation of the JEDEC-defined thermal resistance values; (3) the model and FEA software is used to evaluate the LTM4651 with heat sink and airflow; (4) having solved for and analyzed these thermal resistance values and simulated various operating conditions in the software model, a thorough laboratory evaluation replicates the simulated JUNCTION-TO-AMBIENT THERMAL RESISTANCE COMPONENTS JUNCTION-TO-CASE (TOP) RESISTANCE JUNCTION CASE (TOP)-TO-AMBIENT RESISTANCE JUNCTION-TO-BOARD RESISTANCE JUNCTION-TO-CASE CASE (BOTTOM)-TO-BOARD (BOTTOM) RESISTANCE RESISTANCE AMBIENT BOARD-TO-AMBIENT RESISTANCE 4651 F09 µModule DEVICE Figure 9. Graphical Representation of JESD51-12 Thermal Coefficients 4651f For more information www.linear.com/LTM4651 21 LTM4651 APPLICATIONS INFORMATION conditions with thermocouples within a controlled environment chamber while operating the device at the same power loss as that which was simulated. The outcome of this process and due diligence yields the set of derating curves provided in later sections of this data sheet, along with well-correlated JESD51-12-defined θ values provided in the Pin Configuration section of this data sheet. The –5V, –15V and –24V power loss curves in Figures 10, 11 and 12 respectively can be used in coordination with the load current derating curves in Figures 13 to 30 for calculating an approximate θJA thermal resistance for the LTM4651 with various heat sinking and air flow conditions. These thermal resistances represent demonstrated performance of the LTM4651 on DC2328A hardware; a 4-layer FR4 PCB measuring 99mm × 133mm × 1.6mm using outer and inner copper weights of 2oz and 1oz, respectively. The power loss curves are taken at room temperature, and are increased with multiplicative factors with ambient temperature. These approximate factors are listed in Table 2. (Compute the factor by interpolation, for intermediate temperatures.) The derating curves are plotted with the LTM4651’s output initially sourcing its maximum output capability (see Eq. 5) and the ambient temperature at 30°C. The output voltages are –5V, –15V and –24V. These are chosen to include the lower and higher output voltage ranges for correlating the thermal resistance. In all derating curves, the switching frequency of operation follows guidance provided by Table 1. Thermal models are derived from several temperature measurements in a controlled temperature chamber along with thermal modeling analysis. The junction temperatures are monitored while ambient temperature is increased with and without air flow, and with and without a heat sink attached with thermally conductive adhesive tape. The power loss increase with ambient temperature change is factored into the derating curves. The junctions are maintained at 120°C maximum while lowering output current or power while increasing ambient temperature. The decreased output current decreases the internal module loss as ambient temperature is increased. The monitored junction temperature of 120°C minus the ambient operating temperature specifies how much module 22 temperature rise can be allowed. As an example in Figure 26, the load current is derated to 1A at 60°C ambient with 200LFM airflow and no heat sink and the room temperature (25°C) power loss for this 12VIN to –24VOUT at 1A out condition is 3.55W. A 3.9W loss is calculated by multiplying the 3.55W room temperature loss from the 12VIN to –24VOUT power loss curve at 1A (Figure 12), with the 1.1 multiplying factor at 60°C ambient (from Table 2). If the 60°C ambient temperature is subtracted from the 120°C junction temperature, then the difference of 60°C divided by 3.9W yields a thermal resistance, θJA, of 15.4°C/W—in good agreement with Table 4. Tables 3, 4 and 5 provide equivalent thermal resistances for –5V, –15V and –24V outputs with and without air flow and heat sinking. The derived thermal resistances in Tables 3, 4 and 5 for the various conditions can be multiplied by the calculated power loss as a function of ambient temperature to derive temperature rise above ambient, thus maximum junction temperature. Room temperature power loss can be derived from the efficiency curves in the Typical Performance Characteristics section and adjusted with ambient temperature multiplicative factors from Table 2. Table 2. Power Loss Multiplicative Factors vs Ambient Temperature AMBIENT TEMPERATURE POWER LOSS MULTIPLICATIVE FACTOR Up to 40°C 1.00 50°C 1.05 60°C 1.10 70°C 1.15 80°C 1.20 90°C 1.25 100°C 1.30 110°C 1.35 120°C 1.40 4651f For more information www.linear.com/LTM4651 LTM4651 APPLICATIONS INFORMATION Table 3. –5V Output DERATING CURVE Figures 13, 14, 15 Figures 13, 14, 15 Figures 13, 14, 15 Figures 16, 17, 18 Figures 16, 17, 18 Figures 16, 17, 18 VIN (V) 5, 12, 24 5, 12, 24 5, 12, 24 5, 12, 24 5, 12, 24 5, 12, 24 POWER LOSS CURVE Figure 10 Figure 10 Figure 10 Figure 10 Figure 10 Figure 10 AIRFLOW (LFM) 0 200 400 0 200 400 HEAT SINK None None None BGA Heat Sink BGA Heat Sink BGA Heat Sink θJA (°C/W) 20.8 17.0 16.3 18.7 16.1 14.2 VIN (V) 5, 12, 24 5, 12, 24 5, 12, 24 5, 12, 24 5, 12, 24 5, 12, 24 POWER LOSS CURVE Figure 11 Figure 11 Figure 11 Figure 11 Figure 11 Figure 11 AIRFLOW (LFM) 0 200 400 0 200 400 HEAT SINK None None None BGA Heat Sink BGA Heat Sink BGA Heat Sink θJA (°C/W) 20.0 16.6 14.4 19.0 14.2 12.6 VIN (V) 5, 12, 24 5, 12, 24 5, 12, 24 5, 12, 24 5, 12, 24 5, 12, 24 POWER LOSS CURVE Figure 12 Figure 12 Figure 12 Figure 12 Figure 12 Figure 12 AIRFLOW (LFM) 0 200 400 0 200 400 HEAT SINK None None None BGA Heat Sink BGA Heat Sink BGA Heat Sink θJA (°C/W) 18.3 15.2 14.4 17.6 14.7 13.9 Table 4. –15V Output DERATING CURVE Figures 19, 20, 21 Figures 19, 20, 21 Figures 19, 20, 21 Figures 22, 23, 24 Figures 22, 23, 24 Figures 22, 23, 24 Table 5. –24V Output DERATING CURVE Figures 25, 26, 27 Figures 25, 26, 27 Figures 25, 26, 27 Figures 28, 29, 30 Figures 28, 29, 30 Figures 28, 29, 30 Table 6. Heat Sink Manufacturer (Thermally Conductive Adhesive Tape Pre-Attached) HEAT SINK MANUFACTURER PART NUMBER WEBSITE Cool Innovations 3-0504035UT411 www.coolinnovations.com Table 7. Thermally Conductive Adhesive Tape Vendor THERMALLY CONDUCTIVE ADHESIVE TAPE MANUFACTURER PART NUMBER WEBSITE Chomerics T411 www.chomerics.com 4651f For more information www.linear.com/LTM4651 23 LTM4651 APPLICATIONS INFORMATION Table 8. LTM4651 Output Voltage Response vs Component Matrix. Performance of Figure 32 Circuit with Values Here Indicated, COMPa Connected to COMPb, CEXTVCC = 1μF, and the Following Components Not Used: CTH, RTH and COUTL. Load-Stepping from 50% of Full Scale (F.S.) to 100% of F.S. Load Current, in 1μs. Typical Measured Values COUTH VENDORS PART NUMBER CIN/CD VENDORS PART NUMBER AVX 12066D107MAT2A (100µF, 6.3V, 1206 Case Size) Murata GRM32ER71K475M (4.7µF, 80V, 1210 Case Size) Murata GRM31CR60J107M (100µF, 6.3V, 1206 Case Size) AVX 12065C475MAT2A (4.7µF, 50V, 1206 Case Size) Taiyo Yuden JMK316BBJ107MLHT (100µF, 6.3V, 1206 Case Size) Murata GRM31CR71H475M (4.7µF, 50V, 1206 Case Size) TDK C3216X5R0J107M (100µF, 6.3V, 1206 Case Size) Taiyo Yuden UMK316AB7475ML (4.7µF, 50V, 1206 Case Size) AVX 1210YD476MAT2A (47µF, 16V, 1210 Case Size) TDK C3216X5R1H475M (4.7µF, 50V, 1206 Case Size) Murata GRM32ER61C476M (47µF, 16V, 1210 Case Size) Taiyo Yuden EMK325BJ476MM (47µF, 16V, 1210 Case Size) AVX 12103D226MAT2A (22µF, 25V, 1210 Case Size) Taiyo Yuden TMK325BJ226MM (22µF, 25V, 1210 Case Size) TDK C3225X5R1E226M (22µF, 25V, 1210 Case Size) AVX 12105D106MAT2A (10µF, 50V, 1210 Case Size) Murata GRM32ER61H106M (10µF, 50V, 1210 Case Size) Taiyo Yuden UMK325BJ106M (10µF, 50V, 1210 Case Size) TDK C3225X5R1H106M (10µF, 50V, 1210 Case Size) RfSET (kΩ) REXTVCC (Ω) LOAD STEP TRANSIENT DROOP (mV) 400 N/A 2.2 75 150 55 400 N/A 2.2 90 190 60 N/A 200* N/A 2.2 90 190 60 66.5 22.6 400 N/A 15 65 130 25 100µF × 2 66.5 22.6 400 N/A 15 165 330 50 4.7µF 100µF × 2 66.5 22.6 450 2200 15 175 355 50 4.7µF 4.7µF 100µF × 2 66.5 22.6 500 1000 15 160 310 40 4.7µF 4.7µF 100µF × 2 66.5 22.6 500 1000 15 152 300 35 4.7µF 4.7µF 4.7µF 47µF × 2 100 36.5 400 N/A 20 125 235 45 4.7µF 4.7µF 4.7µF 4.7µF 47µF × 2 100 36.5 550 665 20 175 340 60 3.85 4.7µF 4.7µF 4.7µF 4.7µF 47µF × 2 100 36.5 600 499 20 185 380 55 36 4 4.7µF 4.7µF 4.7µF 4.7µF 47µF × 2 100 36.5 600 499 20 180 360 45 –5 48 4 4.7µF 4.7µF 4.7µF 4.7µF 47µF × 2 100 36.5 600 499 20 165 330 38 –8 5 1.2 4.7µF 4.7µF 4.7µF 4.7µF 47µF 160 61.9 450 2200 32.4 125 235 30 –8 12 2.3 4.7µF 4.7µF 4.7µF 4.7µF 47µF 160 61.9 700 332 32.4 185 340 30 –8 24 3.1 4.7µF 4.7µF 4.7µF 4.7µF 47µF 160 61.9 800 249 32.4 180 330 27 –8 36 3.4 4.7µF 4.7µF 4.7µF 4.7µF 47µF 160 61.9 850 221 32.4 205 400 27 –8 48 3.6 4.7µF 4.7µF 4.7µF 4.7µF 47µF 160 61.9 900 200 32.4 185 370 25 –12 5 0.9 4.7µF 4.7µF 4.7µF 4.7µF 22µF 240 95.3 475 1300 49.9 140 270 32 –12 12 1.9 4.7µF 4.7µF 4.7µF 4.7µF 22µF 240 95.3 825 237 49.9 157 290 25 –12 24 2.75 4.7µF 4.7µF 4.7µF 4.7µF 22µF 240 95.3 1100 143 49.9 170 325 25 –12 36 3.2 4.7µF 4.7µF 4.7µF 4.7µF 22µF 240 95.3 1200 124 49.9 200 400 25 –15 5 0.75 4.7µF 4.7µF 4.7µF 4.7µF 22µF 301 121 500 1000 60.4 90 170 25 –15 12 1.75 4.7µF 4.7µF 4.7µF 4.7µF 22µF 301 121 875 210 60.4 200 380 32 –15 24 2.5 4.7µF 4.7µF 4.7µF 4.7µF 22µF 301 121 1200 124 60.4 205 400 28 –15 36 3 4.7µF 4.7µF 4.7µF 4.7µF 22µF 301 121 1400 100 60.4 210 415 28 –24 5 0.55 4.7µF 4.7µF 4.7µF × 2 4.7µF × 2 10µF × 2 481 196 550 665 100 105 220 45 –24 12 1.25 4.7µF 4.7µF 4.7µF × 2 4.7µF × 2 10µF × 2 481 196 1000 165 100 140 275 30 –24 24 2 4.7µF 4.7µF 4.7µF × 2 4.7µF × 2 10µF × 2 481 196 1500 90.9 100 140 280 27 VIN (V) F. S. LOAD (A) CIN (VIN– TO GND BYPASS CAP) CINOUT (VIN– TO VOUT– BYPASS CAP) CD (VD– TO VOUT– BYPASS CAP) CDGND (VD– TO GND BYPASS CAP) –0.5 5 3.2 4.7µF 4.7µF 4.7µF 4.7µF 100µF × 4 10 N/A –0.5 12 4 4.7µF 4.7µF 4.7µF 4.7µF 100µF × 4 10 N/A –0.5* 24 4 4.7µF 4.7µF 4.7µF 4.7µF 100µF × 4 10 –3.3 5 2.2 4.7µF 4.7µF 4.7µF 4.7µF 100µF –3.3 12 3.5 4.7µF 4.7µF 4.7µF 4.7µF –3.3 24 4 4.7µF 4.7µF 4.7µF –3.3 36 4 4.7µF 4.7µF –3.3 48 4 4.7µF 4.7µF –5 5 1.75 4.7µF –5 12 3.2 –5 24 –5 VOUT– (V) COUTH (CERAMIC RISET RPGDFB fSW OUTPUT CAP) (kΩ) (kΩ) (kHz) LOAD STEP PK-PK RECOVERY DEVIATION TIME (mV) (μs) *To avoid violating minimum on-time criteria, drive CLKIN with a 200kHz, 50% duty cycle clock. Consider using LTC6908-1, for example. 24 4651f For more information www.linear.com/LTM4651 LTM4651 APPLICATIONS INFORMATION—DERATING CURVES 4.0 3.0 POWER LOSS (W) 2.5 2.0 1.5 5VIN, 400kHz 12VIN, 550kHz 24VIN, 600kHz 36VIN, 600kHz 48VIN, 600kHz 1.0 0.5 0 0 0.5 1 1.5 2 2.5 3 LOAD CURRENT (A) 3.5 7 6 6 5 5 4 3 2 5VIN, 500kHZ 12VIN, 875HZ 24VIN, 1.2MHZ 36VIN, 1.4MHZ 1 0 4 0 4651 F10 1.50 2.8 MAXIMUM LOAD CURRENT (A) MAXIMUM LOAD CURRENT (A) 3.2 1.25 1.00 0.75 0.50 0LFM 200LFM 400LFM 20 2.5 1.6 1.2 0.8 0 120 0LFM 200LFM 400LFM 20 0.88 0.66 0.44 0LFM 200LFM 400LFM 2.45 2.10 1.75 1.40 1.05 0.70 120 4651 F16 0LFM 200LFM 400LFM 40 60 80 100 AMBIENT TEMPERATURE (°C) 0 120 20 120 4651 F15 Figure 15. 24V to –5V Derating Curve, No Heat Sink 3.50 2.4 2.0 1.6 1.2 0.8 0 40 60 80 100 AMBIENT TEMPERATURE (°C) 3.85 0LFM 200LFM 400LFM 0.4 Figure 16. 5V to –5V Derating Curve, with BGA Heat Sink 2.80 0.35 MAXIMUM LOAD CURRENT (A) 2.8 MAXIMUM LOAD CURRENT (A) MAXIMUM LOAD CURRENT (A) 1.53 40 60 80 100 AMBIENT TEMPERATURE (°C) 3.15 4651 F14 3.2 1.09 2 4651 F12 Figure 14. 12V to –5V Derating Curve, No Heat Sink 1.31 1 1.5 LOAD CURRENT (A) 3.50 0.4 40 60 80 100 AMBIENT TEMPERATURE (°C) 0.5 3.85 2.0 1.75 20 0 Figure 12. –24VOUT Power Loss Curve 2.4 Figure 13. 5V to –5V Derating Curve, No Heat Sink 0 5VIN, 550kHz 12VIN, 1MHz 24VIN,1.5MHz 0 3 4651 G13 0.22 2 Figure 11. –15VOUT Power Loss Curve 1.75 0 1 1.5 2 LOAD CURRENT (A) 3 4651 F11 Figure 10. –5VOUT Power Loss Curve 0.25 0.5 4 1 MAXIMUM LOAD CURRENT (A) POWER LOSS (W) 3.5 7 POWER LOSS (W) 4.5 See Table 1 for fSW. 20 3.15 2.80 2.45 2.10 1.75 1.40 1.05 0.70 0LFM 200LFM 400LFM 0.35 40 60 80 100 AMBIENT TEMPERATURE (°C) 120 4651 F17 Figure 17. 12V to –5V Derating Curve, with BGA Heat Sink 0 20 40 60 80 100 AMBIENT TEMPERATURE (°C) 120 4651 F18 Figure 18. 24V to –5V Derating Curve, with BGA Heat Sink 4651f For more information www.linear.com/LTM4651 25 LTM4651 APPLICATIONS INFORMATION—DERATING CURVES 0.500 0.375 0.250 0.125 0LFM 200LFM 400LFM 20 40 60 80 100 AMBIENT TEMPERATURE (°C) 1.25 1.00 0.75 0.50 0LFM 200LFM 400LFM 0.25 0 120 2.25 1.50 20 1.25 1.00 0.75 0.50 0.375 0.250 0LFM 200LFM 400LFM 40 60 80 100 AMBIENT TEMPERATURE (°C) 1.25 1.00 0.75 0.50 0LFM 200LFM 400LFM 0.25 20 4651 F21 2.00 1.75 1.50 1.25 1.00 0.75 0.50 40 60 80 100 AMBIENT TEMPERATURE (°C) 0 120 2.00 1.125 1.75 MAXIMUM LOAD CURRENT (A) 0.30 0.25 0.20 0.15 0LFM 200LFM 400LFM 120 4651 F25 Figure 25. 5V to –24V Derating Curve, No Heat Sink 26 1.000 0.875 0.750 0.625 0.500 0.375 0.250 0LFM 200LFM 400LFM 0.125 40 60 80 100 AMBIENT TEMPERATURE (°C) MAXIMUM LOAD CURRENT (A) 1.250 0.35 40 60 80 100 AMBIENT TEMPERATURE (°C) 0 20 1.50 1.25 1.00 0.75 0.50 0LFM 200LFM 400LFM 0.25 40 60 80 100 AMBIENT TEMPERATURE (°C) 120 4651 F26 Figure 26. 12V to –24V Derating Curve, No Heat Sink 120 Figure 24. 24V to –15V Derating Curve, with BGA Heat Sink Figure 23. 12V to –15V Derating Curve, with BGA Heat Sink 0.50 20 20 4651 F24 0.55 0 0LFM 200LFM 400LFM 0.25 4651 F23 Figure 22. 5V to –15V Derating Curve, with BGA Heat Sink 0.40 120 2.25 1.50 0 120 0.45 40 60 80 100 AMBIENT TEMPERATURE (°C) 2.50 4651 F22 0.05 20 Figure 21. 24V to –15V Derating Curve, No Heat Sink MAXIMUM LOAD CURRENT (A) 0.500 0.10 0LFM 200LFM 400LFM 4651 F20 MAXIMUM LOAD CURRENT (A) MAXIMUM LOAD CURRENT (A) 0.625 MAXIMUM LOAD CURRENT (A) 1.50 0 120 1.75 20 1.75 Figure 20. 12V to –15V Derating Curve, No Heat Sink 0.750 0.125 2.00 0.25 40 60 80 100 AMBIENT TEMPERATURE (°C) 4651 F19 Figure 19. 5V to –15V Derating Curve, No Heat Sink 0 MAXIMUM LOAD CURRENT (A) MAXIMUM LOAD CURRENT (A) MAXIMUM LOAD CURRENT (A) 0.625 0 2.50 1.75 0.750 See Table 1 for fSW. 0 20 40 60 80 100 AMBIENT TEMPERATURE (oC) 120 4651 F27 Figure 27. 24V to –24V Derating Curve, No Heat Sink 4651f For more information www.linear.com/LTM4651 LTM4651 1.250 2.00 0.50 1.125 1.75 0.45 0.40 0.35 0.30 0.25 0.20 0.15 0.10 0LFM 200LFM 400LFM 0.05 0 20 1.000 0.875 0.750 0.625 0.500 0.375 0.250 0LFM 200LFM 400LFM 0.125 40 60 80 100 AMBIENT TEMPERATURE (°C) 120 0 20 1.50 1.25 1.00 0.75 0.50 0LFM 200LFM 400LFM 0.25 40 60 80 100 AMBIENT TEMPERATURE (°C) 120 4651 F29 4651 F28 Figure 28. 5V to –24V Derating Curve, with BGA Heat Sink MAXIMUM LOAD CURRENT (A) 0.55 MAXIMUM LOAD CURRENT (A) MAXIMUM LOAD CURRENT (A) APPLICATIONS INFORMATION—DERATING CURVES Figure 29. 12V to –24V Derating Curve, with BGA Heat Sink 0 20 40 60 80 100 AMBIENT TEMPERATURE (°C) 120 4651 F30 Figure 30. 24V to –24V Derating Curve, with BGA Heat Sink APPLICATIONS INFORMATION Safety Considerations The LTM4651 does not provide galvanic isolation from VIN to VOUT–. There is no internal fuse. If required, a slow blow fuse with a rating twice the maximum input current needs to be provided to protect the unit from catastrophic failure. The fuse or circuit breaker, if used, should be selected to limit the current to the regulator in case of a MT MOSFET fault. If MT fails, the system’s input supply will source very large currents to PGND through MT. This can cause excessive heat and board damage depending on how much power the input voltage can deliver to this system. A fuse or circuit breaker can be used as a secondary fault protector in this situation. The LTM4651 does feature overcurrent and overtemperature protection. Layout Checklist/Example The high integration of LTM4651 makes the PCB board layout straightforward. However, to optimize its electrical and thermal performance, some layout considerations are still necessary. • Use large PCB copper areas for high current paths, including VIN, PGND and VOUT–. Doing so helps to minimize the PCB conduction loss and thermal stress. • Place high frequency ceramic input and output (and, if used, input-to-output) capacitors next to the VIN, VD, PGND and VOUT– pins to minimize high frequency noise. • Place a dedicated power ground layer underneath the LTM4651. • To minimize the via conduction loss and reduce module thermal stress, use multiple vias for interconnection between top layer and other power layers. • Do not put vias directly on pads, unless they are capped or plated over. • Use a separate SVOUT– copper plane for components connected to signal pins. Connect SVOUT– to VOUT– directly under the module. • For parallel module applications, connect the VOUT–, GNDSNS, RUN, ISETa, COMPa and PGOOD pins together as shown in Figure 41. • Bring out test points on the signal pins for monitoring. Figure 31 gives a good example of the recommended LTM4651 layout. 4651f For more information www.linear.com/LTM4651 27 LTM4651 APPLICATIONS INFORMATION GND VOUT– VD VIN GND 4650 F31 Figure 31. Recommend PCB Layout, Package Top View TYPICAL APPLICATIONS VIN 12V CINOUT 4.7μF CIN 4.7μF VIN PGOOD SVIN GNDSNS RPGDFB 100k GND VD PGND D1* RUN CDGND 4.7μF INTVCC COUT 10µF ×2 –24VOUT UP TO 1.25A LOAD VOUT– CLKIN CD 4.7μF 3.3V LTM4651 SVOUT– VINREG RPGDFB 196k PGDFB COMPa COMPb EXTVCC REXTVCC 100Ω TEMP+ fSET TEMP– ISETa ISETb 4651 F32 RfSET 165k CEXTVCC 1µF RISET 481k *D1 optional (see effect in Figure 33): Central Semiconductor P/N CMMSH1-40L Figure 32. 1.25A, –24V Output DC/DC μModule Regulator 28 4651f For more information www.linear.com/LTM4651 LTM4651 TYPICAL APPLICATIONS RUN, 5V/DIV PGOOD, 5V/DIV VOUT– 10V/DIV VOUT– 200mV/DIV 1ms/DIV 4651 F33a (a) Start-up Performance with D1 Not Installed. VOUT– Reverse-Polarity at Start-Up Transiently Reaches 500mV RUN, 5V/DIV PGOOD, 5V/DIV VOUT– 10V/DIV VOUT– 200mV/DIV 1ms/DIV 4651 F33b (b) Start-up Performance with D1 Installed. VOUT– Reverse-Polarity at Start-Up is Transiently Limited to 360mV Figure 33. Start-Up Waveforms at 12VIN, Figure 32 Circuit 4651f For more information www.linear.com/LTM4651 29 LTM4651 TYPICAL APPLICATIONS VIN 24V CIN1 4.7μF CINOUT1 4.7μF CDGND1 4.7μF LTC6908-1 3.3V RSET 66.5k V+ OUT1 SET OUT2 GND MOD VIN PGOOD SVIN GNDSNS 3.3V GND VD CD1 4.7μF RPGDFB 100k PGND LOAD RUN CLKIN INTVCC U1 LTM4651 VOUT– SVOUT– VINREG PGDFB COMPa COMPb RPGDFB1 196k COUT 10µF ×4 –24VOUT UP TO 4A REXTVCC1 100Ω EXTVCC TEMP+ fSET CEXTVCC1 1µF TEMP– ISETa ISETb RfSET1 90.9k CIN2 4.7μF CINOUT2 4.7μF CDGND2 4.7μF VIN PGOOD SVIN GNDSNS GND VD CD2 4.7μF PGND RUN CLKIN INTVCC U2 LTM4651 VOUT– SVOUT– VINREG PGDFB COMPa COMPb EXTVCC fSET TEMP+ TEMP– ISETa RfSET2 90.9k RPGDFB2 196k REXTVCC2 100Ω CEXTVCC2 1µF ISETb 4651 F34 RISET2 240k Figure 34. –24V Output at Up to 4A from 24V Input, 2-Phase Interleaved, Parallel Application at fSW = 1.5MHz 30 4651f For more information www.linear.com/LTM4651 LTM4651 TYPICAL APPLICATIONS 2.25 U1 OUTPUT CURRENT U2 OUTPUT CURRENT MODULE OUTPUT CURRENT (A) 2.00 1.75 1.50 1.25 1.00 0.75 0.50 0.25 0 0 0.5 1.0 1.5 2.0 2.5 3.0 LOAD CURRENT (A) 3.5 4.0 4651 F35 Figure 35. Current Sharing Performance of LTM4651s in Figure 34 Circuit RUN, 5V/DIV PGOOD, 5V/DIV VOUT+ 5V/DIV VOUT– 5V/DIV 10ms/DIV 4651 F36 Figure 36. Concurrent ±12V Supply, Output Voltage Start-Up Waveforms. Figure 37 Circuit 4651f For more information www.linear.com/LTM4651 31 LTM4651 PACKAGE PHOTOGRAPH PACKAGE DESCRIPTION Table 9. LTM4651 Component BGA Pinout PIN ID FUNCTION PIN ID FUNCTION PIN ID FUNCTION PIN ID FUNCTION PIN ID FUNCTION PIN ID FUNCTION A1 VIN B1 CLKIN C1 NC D1 PGOOD E1 COMPb F1 ISETb – A2 VIN B2 NC C2 VOUT D2 PGDFB E2 COMPa F2 ISETa A3 VIN B3 VIN C3 SVIN D3 VINREG E3 fSET F3 EXTVCC A4 VD B4 VD C4 VD D4 GND E4 SVOUT– F4 RUN – – C5 VOUT D5 VOUT E5 VOUT F5 VOUT– NC C6 NC D6 NC E6 NC F6 NC B7 NC C7 NC D7 NC E7 NC F7 NC PIN ID FUNCTION PIN ID FUNCTION PIN ID FUNCTION PIN ID FUNCTION A5 VOUT B5 VOUT A6 NC B6 A7 NC PIN ID FUNCTION – – – G1 GNDSNS H1 GNDSNS J1 TEMP+ K1 PGND L1 PGND G2 SVOUT– H2 SVOUT– J2 TEMP– K2 PGND L2 PGND J3 – K3 PGND L3 PGND K4 – L4 VOUT– – G3 INTVCC G4 – VOUT – H3 H4 VOUT – SW J4 – VOUT – VOUT VOUT J5 VOUT – K5 VOUT L5 VOUT– G5 VOUT H5 VOUT G6 NC H6 NC J6 TEMP+ K6 NC L6 NC G7 NC H7 NC J7 TEMP– K7 NC L7 NC 32 4651f For more information www.linear.com/LTM4651 0.630 ±0.025 Ø 77x 2.540 SUGGESTED PCB LAYOUT TOP VIEW 1.270 PACKAGE TOP VIEW 0.3175 0.000 0.3175 4 1.270 PIN “A1” CORNER E 2.540 aaa Z 3.810 3.810 Y Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights. For more information www.linear.com/LTM4651 6.350 5.080 3.810 2.540 1.270 0.000 1.270 2.540 3.810 5.080 6.350 D X aaa Z // bbb Z NOM 5.01 0.60 4.41 0.75 0.63 15.00 9.00 1.27 12.70 7.62 0.41 4.00 MAX 5.21 0.70 4.51 0.90 0.66 DIMENSIONS BALL DIMENSION PAD DIMENSION BALL HT NOTES DETAIL B PACKAGE SIDE VIEW SUBSTRATE THK 0.46 MOLD CAP HT 4.05 0.15 0.10 0.20 0.30 0.15 TOTAL NUMBER OF BALLS: 77 0.36 3.95 MIN 4.81 0.50 4.31 0.60 0.60 H1 SUBSTRATE A1 Z ddd M Z X Y eee M Z DETAIL A Øb (77 PLACES) SYMBOL A A1 A2 b b1 D E e F G H1 H2 aaa bbb ccc ddd eee b1 DETAIL B H2 MOLD CAP ccc Z A A2 Z (Reference LTC DWG# 05-08-1826 Rev Ø) BGA Package 77-Lead (15.00mm × 9.00mm × 5.01mm) F e 7 5 4 3 2 1 DETAIL A PACKAGE BOTTOM VIEW 6 G L K J H G F E D C B A PIN 1 DETAILS OF PIN #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE PIN #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE 4 TRAY PIN 1 BEVEL COMPONENT PIN “A1” 6 ! BGA 77 0417 REV Ø PACKAGE IN TRAY LOADING ORIENTATION LTMXXXXXX µModule PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG µModule PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY 5. PRIMARY DATUM -Z- IS SEATING PLANE BALL DESIGNATION PER JESD MS-028 AND JEP95 3 2. ALL DIMENSIONS ARE IN MILLIMETERS 6 SEE NOTES NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994 b 3 SEE NOTES LTM4651 PACKAGE DESCRIPTION Please refer to http://www.linear.com/product/LTM4651#packaging for the most recent package drawings. 4651f 33 LTM4651 TYPICAL APPLICATION PULL-UP SUPPLY ≤ 5V VIN 22V TO 36V R4 51k C1 TO C3 10µF 50V ×3 R3 51k VD VIN PLLIN VOUT PGOOD RUN VFB COMP LTM4613 INTVCC FCB DRVCC MARG0 fSET MARG1 TRACK/SS C4 MPGM 0.1µF SGND PGND CIN1 10µF 50V CIN2 4.7μF CINOUT 4.7μF RFB 5.23k PGOOD GNDSNS GND CD 4.7μF PGND LOAD RUN INTVCC VOUT+ 12V UP TO 8A R1 392k 5% MARGIN SVIN CLKIN COUT1 47µF ×4 MARGIN CONTROL VIN VD CDGND 4.7μF C5 22pF COUT2 22µF VOUT– LTM4651 VINREG SVOUT– RPGDFB 95.3k PGDFB COMPa EXTVCC COMPb VOUT– –12 UP TO 3.15A REXTVCC 49.9Ω RTRACK 10k TEMP+ TEMP– fSET ISETa RfSET 124k ISETb 4651 F37 RISET 240k||10k CEXTVCC 1µF Figure 37. Concurrent ±12V Supply. See Figure 36 for Output Voltage Start-Up Waveforms RELATED PARTS PART NUMBER DESCRIPTION COMMENTS LTM8045 SEPIC or Inverting µModule DC/DC Converter 2.8V ≤ VIN ≤ 18V, ±2.5V ≤ VOUT ≤ ±15V. IOUT(DC) ≤ 700mA. 6.25mm × 11.25mm × 4.92mm BGA LTM8049 Dual, SEPIC and/or Inverting µModule DC/DC Converter 2.6V ≤ VIN ≤ 20V, ±2.5V ≤ VOUT ≤ ±24V. IOUT(DC) ≤ 1A/Channel. 9mm × 15mm × 2.42mm BGA LTM8073 60V, 3A Step-Down µModule Regulator 3.4V ≤ VIN ≤ 60V, 0.8V ≤ VOUT ≤ 15V. 6.25mm × 9mm × 3.32mm BGA LTM8064 58V, ±6A CVCC Step-Down µModule Regulator 6V ≤ VIN ≤ 58V, 1.2V ≤ VOUT ≤ 36V. 11.9mm x 16mm × 4.92mm BGA LTM4613 EN55022B Compliant, 36V, 8A µModule Regulator 5V ≤ VIN ≤ 36V, 3.3V ≤ VOUT ≤ 15V. 15mm × 15mm × 4.32mm LGA, and 15mm × 15mm × 4.92mm BGA 34 4651f LT 0817 • PRINTED IN USA For more information www.linear.com/LTM4651 www.linear.com/LTM4651 LINEAR TECHNOLOGY CORPORATION 2017