Ordering number : EN*A2269 LE25S81QE Advance Information CMOS LSI http://onsemi.com 8M-bit (1024K 8) Serial Flash Memory Overview The LE25S81QE is a SPI bus flash memory device with a 8M bit (1024K 8-bit) configuration. It uses a single 1.8V power supply. While making the most of the features inherent to a serial flash memory device, the LE25S81QE is housed in an 8-pin ultra-miniature package. All these features make this device ideally suited to storing program in applications such as portable information devices, which are required to have increasingly more compact dimensions. The LE25S81QE also has a small sector erase capability which makes the device ideal for storing parameters or data that have fewer rewrite cycles and conventional EEPROMs cannot handle due to insufficient capacity. Function Read/write operations enabled by single 1.8V power supply : 1.65 to 1.95V supply voltage range Operating frequency : 40MHz Temperature range : –40 to +90C Serial interface : SPI mode 0, mode 3 supported Sector size : 4K bytes/small sector, 64K bytes/sector Small sector erase, sector erase, chip erase functions Page program function (256 bytes / page) Block protect function Data retention period : 20 years Status functions : Ready/busy information, protect information Highly reliable read/write Number of rewrite times : 100,000 times Small sector erase time : 40ms (typ.), 150ms (max.) Sector erase time : 80ms (typ.), 250ms (max.) Chip erase time : 500ms (typ.), 6.0s (max.) Page program time : 0.3ms/256 bytes (typ.), 0.5ms/256 bytes (max.) Package : VDFN8 5x6, 1.27P / VSON8T (6x5) VDFN8 5x6, 1.27P / VSON8T (6x5) * This product is licensed from Silicon Storage Technology, Inc. (USA). This document contains information on a new product. Specifications and information herein are subject to change without notice. ORDERING INFORMATION See detailed ordering and shipping information on page 23 of this data sheet. Semiconductor Components Industries, LLC, 2013 December, 2013 D1813HKPC No.A2269-1/23 LE25S81QE Specifications Absolute Maximum Ratings Parameter Symbol Conditions Ratings unit Maximum supply voltage With respect to VSS -0.5 to +2.4 V DC voltage (all pins) With respect to VSS -0.5 to VDD+0.5 V -55 to +150 C Storage temperature Tstg Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. Operating Conditions Parameter Symbol Conditions Ratings Operating supply voltage unit 1.65 to 1.95 Operating ambient temperature Write operation -40 to +90 Read operation -40 to +90 V C Allowable DC Operating Conditions Ratings Parameter Symbol Conditions unit min Read mode operating current Write mode operating current ICCR SCK = 0.1VDD/0.9VDD, HOLD = WP = 0.9VDD, ICCW tSSE = tSE = tCHE = typ., tPP = max ISB CS = VDD, HOLD = WP = VDD, Single SO = open Dual *1 typ max 30MHz 6 mA 40MHz 8 mA 40MHz 10 mA 40 mA 50 A 15 A (erase+page program) CMOS standby current SI = VSS/VDD, SO = open Power-down standby current IDSB CS = VDD, HOLD = WP = VDD, SI = VSS/VDD, SO = open Input leakage current ILI 2 A Output leakage current ILO 2 A Input low voltage VIL -0.3 0.3VDD V 0.7VDD VDD+0.3 V Input high voltage VIH Output low voltage VOL Output high voltage VOH IOL = 100A, VDD = VDD min 0.2 IOL = 1.6mA, VDD = VDD min 0.4 IOH = -100A, VDD = VDD min VCC-0.2 V V *1: Dual Read is not supported on LE25S81QE. Data hold, Rewriting frequency Parameter Conditions Program/Erase Rewriting frequency Status resister write Data hold min max unit 100,000 times/ 1,000 Sector 20 year Pin Capacitance at Ta = 25C, f = 1MHz Ratings Parameter Symbol Conditions unit max Output pin capacitance CSO VSO = 0V 12 pF Input pin Capacitance CIN VIN = 0V 6 pF Note: These parameter values do not represent the results of measurements undertaken for all devices but rather values for some of the sampled devices. No.A2269-2/23 LE25S81QE AC Characteristics Ratings Parameter Symbol unit min typ max Read instruction (03h) Clock frequency All instructions except for read (03h) Input signal rising/falling time fCLK tRF 33MHz SCK logic high level pulse width tCLHI 40MHz 33MHz SCK logic low level pulse width tCLLO 40MHz 33 MHz 40 MHz 0.1 V/ns 14 ns 11.5 ns 14 ns 11.5 ns CS setup time tCSS 10 ns CS hold time tCSH 10 ns Data setup time tDS 5 ns Data hold time tDH 5 ns CS wait pulse width tCPH 25 ns Output high impedance time from CS tCHZ Output data time from SCK tV Output data hold time tHO 15 ns 9 ns 8 1 ns Output low impedance time from SCK tCLZ 0 ns WP setup time tWPS 20 ns WP hold time tWPH 20 ns HOLD setup time tHS 5 ns HOLD hold time tHH 5 ns Output low impedance time from HOLD tHLZ 12 ns Output high impedance time from HOLD tHHZ 12 ns Power-down time tDP 5 s Power-down recovery time tPRB Write status register time tSRW 256Byte Page programming cycle time nByte tPP 8 500 s 10 ms ms 0.3 0.5 0.15+ 0.20+ n*0.15/256 n*0.3/256 ms Small sector erase cycle time tSSE 0.04 0.15 s Sector erase cycle time tSE 0.08 0.25 s Chip erase cycle time tCHE 0.5 6.0 s AC Test Conditions Input pulse level ··········· 0.2VDD to 0.8VDD Input rising/falling time ·· 5ns Input timing level ········· 0.3VDD, 0.7VDD Output timing level ······· 1/2VDD Output load ················ 15pF Note: As the test conditions for "typ", the measurements are conducted using 1.8V for VDD at room temperature. 0.8VDD input level input/output timing level 0.7VDD 1/2VDD 0.2VDD 0.3VDD No.A2269-3/23 LE25S81QE Package Dimensions unit : mm VDFN8 5x6, 1.27P / VSON8T (6x5) CASE 509AG ISSUE O No.A2269-4/23 LE25S81QE Figure 1 Pin Assignments 8 VDD CS 1 7 HOLD SO/SIO1 2 6 SCK WP 3 5 SI/SIO0 VSS 4 Top view VSON8T (LE25S81QE) Table 1 Pin Description Symbol SCK Pin Name Description Serial clock This pin controls the data input/output timing. The input data and addresses are latched synchronized to the rising edge of the serial clock, and the data is output synchronized to the falling edge of the serial clock. SI/SIO0 Serial data input The data and addresses are input from this pin, and latched internally synchronized to the rising edge of the / Serial data input output serial clock. It changes into the output pin at Dual Output and it changes into the input output pin at Dual I/O. *1 SO/SIO1 Serial data input The data stored inside the device is output from this pin synchronized to the falling edge of the serial clock. It / Serial data input output changes into the output pin at Dual Output and it changes into the input output pin at Dual I/O. *1 CS Chip select The device becomes active when the logic level of this pin is low; it is deselected and placed in standby status when the logic level of the pin is high. WP Write protect The status register write protect (SRWP) takes effect when the logic level of this pin is low. HOLD Hold Serial communication is suspended when the logic level of this pin is low. VDD Power supply This pin supplies the 1.65 to 1.95V supply voltage. VSS Ground This pin supplies the 0V supply voltage. *1: Dual Output Read and Dual I/O Read are not supported on LE25S81QE. Figure 2 Block Diagram ADDRESS BUFFERS & LATCHES XDECODER 8M Bit Flash EEPROM Cell Array Y-DECODER CONTROL LOGIC I/O BUFFERS & DATA LATCHES SERIAL INTERFACE CS SCK SI/SIO0 SO/SIO1 WP HOLD No.A2269-5/23 LE25S81QE Device Operation The read, erase, program and other required functions of the device are executed through the command registers. The serial I/O corrugate is shown in Figure 3 and the command list is shown in Table 2. At the falling CS edge the device is selected, and serial input is enabled for the commands, addresses, etc. These inputs are normalized in 8 bit units and taken into the device interior in synchronization with the rising edge of SCK, which causes the device to execute operation according to the command that is input. The LE25S81QE supports both serial interface SPI mode 0 and SPI mode 3. At the falling CS edge, SPI mode 0 is automatically selected if the logic level of SCK is low, and SPI mode 3 is automatically selected if the logic level of SCK is high. Figure 3 I/O waveforms CS Mode3 SCK Mode0 8CLK 1st bus SI MSB (Bit7) 2nd bus LSB (Bit0) SO DATA DATA Table 2 Command Settings 1st bus cycle 2nd bus cycle 3rd bus cycle 4th bus cycle 5th bus cycle 6th bus cycle Nth bus cycle Read Command 03h A23-A16 A15-A8 A7-A0 RD *1 RD *1 RD *1 High Speed Read 0Bh A23-A16 A15-A8 A7-A0 X RD *1 RD *1 Dual Output Read *3 3Bh A23-A16 A15-A8 A7-A0 Z RD *1 RD *1 Dual I/O Read *3 BBh A23-A8 A7-A0, X, Z RD *1 RD *1 RD *1 RD *1 PD *2 PD *2 PD *2 Small sector erase Sector erase Chip erase 20h / D7h A23-A16 A15-A8 A7-A0 D8h A23-A16 A15-A8 A7-A0 A23-A16 A15-A8 A7-A0 X X 60h / C7h Page program 02h Write enable 06h Write disable 04h Power down B9h Status register read 05h Status register write 01h JEDEC ID read 9Fh ID read ABh power down B9h Exit power down mode ABh DATA X Explanatory notes for Table 2 "X" signifies "don't care" (that is to say, any value may be input). The "h" following each code indicates that the number given is in hexadecimal notation. Addresses A23 to A20 for all commands are "Don't care". *1: "RD" stands for read data. *2: "PD" stands for page program data. *3: Dual Output Read and Dual I/O Read are not supported on LE25S81QE. No.A2269-6/23 LE25S81QE Table 3 Memory Organization 8M Bit sector (64KB) small sector (4KB) 255 15 14 to 6 5 4 3 2 1 address space (A23 to A0) 0FF000h 0FFFFFh to 240 0F0000h 0F0FFFh 239 0EF000h 0EFFFFh To 96 060000h 060FFFh 95 05F000h 05FFFFh to 80 050000h 050FFFh 79 04F000h 04FFFFh to 64 040000h 040FFFh 63 03F000h 03FFFFh 48 030000h 030FFFh 47 02F000h 02FFFFh 32 020000h 020FFFh 31 01F000h 01FFFFh 16 010000h 010FFFh 15 00F000h 00FFFFh 2 002000h 002FFFh 1 001000h 001FFFh 0 000000h 000FFFh to to to to 0 No.A2269-7/23 LE25S81QE Description of Commands and Their Operations A detailed description of the functions and operations corresponding to each command is presented below. 1. Standard SPI read There are two read commands, the standard SPI read command and High-speed read command. 1-1. Read command Consisting of the first through fourth bus cycles, the 4 bus cycle read command inputs the 24-bit addresses following (03h). The data is output from SO on the falling clock edge of fourth bus cycle bit 0 as a reference. "Figure 4-a Read" shows the timing waveforms. Figure 4-a Read CS Mode3 SCK 0 1 2 3 4 5 6 7 8 15 16 23 24 31 32 39 40 47 Mode0 8CLK Add. 03h SI Add. Add. N High Impedance SO DATA MSB N+1 N+2 DATA DATA MSB MSB 1-2. High-speed read command Consisting of the first through fifth bus cycles, the High-speed read command inputs the 24-bit addresses and 8 dummy bits following (0Bh). The data is output from SO using the falling clock edge of fifth bus cycle bit 0 as a reference. "Figure 4-b High-speed Read" shows the timing waveforms. Figure 4-b High-speed Read CS Mode3 SCK 0 1 2 3 4 5 6 7 8 15 16 23 24 31 32 39 40 47 48 55 Mode0 8CLK SI 0Bh Add. Add. Add. X MSB SO High Impedance N N+1 N+2 DATA DATA DATA MSB MSB MSB No.A2269-8/23 LE25S81QE 2. Dual read (Dual Read is not supported on LE25S81QE.) There are two Dual read commands, the Dual Output read command and the Dual I/O read command. They achieve the twice speed-up from a High-speed read command. 2-1. Dual Output read command The Dual Output read command changes SI/SIO0 into the output pin function in addition to SO/SIO1, makes the data output x2 bit and has achieved a high-speed output. Consisting of the first through fifth bus cycles, the Dual Output read command inputs the 24-bit addresses and 8 dummy bits following (3Bh). DATA1 (Bit7, BIt5, Bit3 and Bit1) is output from SI/SIO0 and DATA0 (Bit6, Bit4, Bit2 and Bit0) is output from SO/SIO1 on the falling clock edge of fifth bus cycle bit 0 as a reference. "Figure 5-a Dual Output read" shows the timing waveforms. Figure 5-a Dual Output read CS 0 1 2 3 4 5 6 7 8 Mode3 SCK 15 16 23 24 31 32 39 40 43 44 47 Mode0 8CLK 3Bh SI/SIO0 Add. Add. Add. N+1 N dummy bit DATA0 DATA0 b6,b4,b2,b0 DATA1 DATA1 DATA1 DATA1 b7,b5,b3,b1 DATA0 DATA0 MSB 4CLK High Impedance SO/SIO1 N+2 MSB 4CLK MSB MSB 2-2. Dual I/O read command The Dual I/O read command changes SI/SIO0 and SO/SIO1 into the input output pin function, makes the data input and output x2 bit and has achieved a high-speed output. Consisting of the first through third bus cycles, the Dual I/O read command inputs the 24-bit addresses and 4 dummy clocks following (BBh). The format of the address input and the dummy bit input is the x2 bit input. Add1 (A23, A21, -, A3 and A1) is input from S0/SIO1 and Add0 (A22, A20, -, A2 and A0) is input from SI/SIO0. 2CLK of the latter half of the dummy clock is in the state of high impedance, the controller can switch I/O for this period. DATA1 (Bit7, BIt5, Bit3 and Bit1) is output from SI/SIO0 and DATA0 (Bit6, Bit4, Bit2 and Bit0) is output from SO/SIO1 on the falling clock edge of third bus cycle bit 0 as a reference. "Figure 5-b Dual I/O Read" shows the timing waveforms. Figure 5-b Dual I/O Read CS Mode3 SCK 0 1 2 3 4 5 6 7 8 19 20 21 22 23 24 31 Mode0 dummy bit 8CLK BBh SI/SIO0 MSB SO/SIO1 27 28 High Impedance Add1:A22,A20-A2,A0 12CLK Add2:A23,A21-A3,A1 X N N+2 DATA0 DATA0 b6,b4,b2,b0 DATA1 DATA1 DATA1 DATA1 b7,b5,b3,b1 DATA0 DATA0 4CLK 2CLK 2CLK X N+1 MSB MSB MSB When SCK is input continuously after the read command has been input and the data in the designated addresses has been output, the address is automatically incremented inside the device while SCK is being input, and the corresponding data is output in sequence. If the SCK input is continued after the internal address arrives at the highest address (FFFFFh), the internal address returns to the lowest address (00000h), and data output is continued. By setting the logic level of CS to high, the device is deselected, and the read cycle ends. While the device is deselected, the output pin SO is in a high-impedance state. No.A2269-9/23 LE25S81QE 3. Status Registers The status registers hold the operating and setting statuses inside the device, and this information can be read (Status Register read) and the protect information can be rewritten (Status Register write). There are 8 bits in total, and "Table 4 Status registers" gives the significance of each bit. Table 4 Status Registers Bit Name Bit0 RDY Bit1 Logic Function Power-on Time Information 0 Ready 1 Erase/Program 0 Write disabled 1 Write enabled 0 WEN 0 0 Bit2 Nonvolatile information BP0 1 Bit3 0 Block protect information 1 Protecting area switch BP1 Nonvolatile information 0 Bit4 BP2 Nonvolatile information 1 Bit5 Bit6 Bit7 0 Block protect 1 Upper side/Lower side switch TB 0 Block protect 1 Reverse switch CMP 0 Status register write enabled 1 Status register write disabled SRWP Nonvolatile information Nonvolatile information Nonvolatile information 3-1. Status register read The contents of the status registers can be read using the status register read command. This command can be executed even during the following operations. Small sector erase, sector erase, chip erase Page program Status register write "Figure 6 Status Register Read" shows the timing waveforms of status register read. Consisting only of the first bus cycle, the status register command outputs the contents of the status registers synchronized to the falling edge of the clock (SCK) with which the eighth bit of (05h) has been input. In terms of the output sequence, SRWP (bit 7) is the first to be output, and each time one clock is input, all the other bits up to RDY (bit 0) are output in sequence, synchronized to the falling clock edge. If the clock input is continued after RDY (bit 0) has been output, the data is output by returning to the bit (SRWP) that was first output, after which the output is repeated for as long as the clock input is continued. The data can be read by the status register read command at any time (even during a program or erase cycle). Figure 6 Status Register Read CS Mode 3 SCK 0 1 2 3 4 5 6 7 8 15 16 23 Mode 0 8CLK 05h SI MSB SO High Impedance DATA MSB DATA MSB DATA MSB No.A2269-10/23 LE25S81QE 3-2. Status register write The information in status registers BP0, BP1, BP2, TB, CMP and SRWP can be rewritten using the status register write command. RDY and WEN are read-only bits and cannot be rewritten. The information in bits BP0, BP1, BP2, TB, CMP and SRWP is stored in the non-volatile memory, and when it is written in these bits, the contents are retained even at power-down. "Figure 7 Status Register Write" shows the timing waveforms of status register write, and Figure 20 shows a status register write flowchart. Consisting of the first and second bus cycles, the status register write command initiates the internal write operation at the rising CS edge after the data has been input following (01h). Erase and program are performed automatically inside the device by status register write so that erasing or other processing is unnecessary before executing the command. By the operation of this command, the information in bits BP0, BP1, BP2, TB, CMP and SRWP can be rewritten. Since bits RDY (bit 0) and WEN (bit 1) of the status register cannot be written, no problem will arise if an attempt is made to set them to any value when rewriting the status register. Status register write ends can be detected by RDY of status register read. To initiate status register write, the logic level of the WP pin must be set high and status register WEN must be set to "1". Figure 7 Status Register Write Self-timed Write Cycle tSRW CS tWPH tWPS WP Mode3 SCK 0 1 2 3 4 5 6 7 8 15 Mode0 8CLK SI 01h DATA MSB SO High Impedance 3-3. Contents of each status register RDY (Bit0) The RDY register is for detecting the write (program, erase and status register write) end. When it is "1", the device is in a busy state, and when it is "0", it means that write is completed. WEN (Bit1) The WEN register is for detecting whether the device can perform write operations. If it is set to "0", the device will not perform the write operation even if the write command is input. If it is set to "1", the device can perform write operations in any area that is not block-protected. WEN can be controlled using the write enable and write disable commands. By inputting the write enable command (06h), WEN can be set to "1"; by inputting the write disable command (04h), it can be set to "0." In the following states, WEN is automatically set to "0" in order to protect against unintentional writing. At power-on Upon completion of small sector erase, sector erase or chip erase Upon completion of page program Upon completion of status register write * If a write operation has not been performed inside the LE25S81QE because, for instance, the command input for any of the write operations (small sector erase, sector erase, chip erase, page program, or status register write) has failed or a write operation has been performed for a protected address, WEN will retain the status established prior to the issue of the command concerned. Furthermore, its state will not be changed by a read operation. No.A2269-11/23 LE25S81QE BP0, BP1, BP2, TB, CMP (Bits 2, 3, 4, 5, 6) Block protect BP0, BP1, BP2, TB and CMP are status register bits that can be rewritten, and the memory space to be protected can be set depending on these bits. For the setting conditions, refer to "Table 5 Protect level setting conditions". BP0, BP1, and BP2 are used to select the protected area and TB to allocate the protected area to the higher-order address area or lower-order address area and CMP to reverse the protected area. Table 5 Protect Level Setting Conditions Status Register Bits Protect Level Protected Area CMP TB BP2 BP1 BP0 0 (Whole area unprotected) X X 0 0 0 None T1 (Upper side 1/16 protected) 0 0 0 0 1 0FFFFFh to 0F0000h T2 (Upper side 1/8 protected) 0 0 0 1 0 0FFFFFh to 0E0000h T3 (Upper side 1/4 protected) 0 0 0 1 1 0FFFFFh to 0C0000h T4 (Upper side 1/2 protected) 0 0 1 0 0 0FFFFFh to 080000h B1 (Lower side 1/16 protected) 0 1 0 0 1 00FFFFh to 000000h B2 (Lower side 1/8 protected) 0 1 0 1 0 01FFFFh to 000000h B3 (Lower side 1/4 protected) 0 1 0 1 1 03FFFFh to 000000h B4 (Lower side 1/2 protected) 0 1 1 0 0 07FFFFh to 000000h B7 (Lower side 15/16 protected) 1 0 0 0 1 0EFFFFh to 000000h B6 (Lower side 7/8 protected) 1 0 0 1 0 0DFFFFh to 000000h B5 (Lower side 3/4 protected) 1 0 0 1 1 0BFFFFh to 000000h B4 (Lower side 1/2 protected) 1 0 1 0 0 07FFFFh to 000000h T7 (Upper side 15/16 protected) 1 1 0 0 1 0FFFFFh to 010000h T6 (Upper side 7/8 protected) 1 1 0 1 0 0FFFFFh to 020000h T5 (Upper side 3/4 protected) 1 1 0 1 1 0FFFFFh to 040000h T4 (Upper side 1/2 protected) 1 1 1 0 0 0FFFFFh to 080000h 5 (Whole area protected) X X 1 0 1 0FFFFFh to 000000h 5 (Whole area protected) X X 1 1 X 0FFFFFh to 000000h * Chip erase is enabled only when the protect level is 0. SRWP (bit 7) Status register write protect SRWP is the bit for protecting the status registers, and its information can be rewritten. When SRWP is "1" and the logic level of the WP pin is low, the status register write command is ignored, and status registers BP0, BP1, BP2, TB, SRWP and CMP are protected. When the logic level of the WP pin is high, the status registers are not protected regardless of the SRWP state. The SRWP setting conditions are shown in "Table 6 SRWP setting conditions". Table 6 SRWP Setting Conditions WP Pin SRWP Status Register Protect State 0 Unprotected 0 1 Protected 0 Unprotected 1 Unprotected 1 No.A2269-12/23 LE25S81QE 4. Write Enable Before performing any of the operations listed below, the device must be placed in the write enable state. Operation is the same as for setting status register WEN to "1", and the state is enabled by inputting the write enable command. "Figure 8 Write Enable" shows the timing waveforms when the write enable operation is performed. The write enable command consists only of the first bus cycle, and it is initiated by inputting (06h). Small sector erase, sector erase, chip erase Page program Status register write 5. Write Disable The write disable command sets status register WEN to "0" to prohibit unintentional writing. "Figure 9 Write Disable" shows the timing waveforms. The write disable command consists only of the first bus cycle, and it is initiated by inputting (04h). The write disable state (WEN "0") is exited by setting WEN to "1" using the write enable command (06h). Figure 8 Write Enable Figure 9 Write Disable CS CS Mode3 SCK Mode3 0 1 2 3 4 5 6 7 SCK Mode0 0 1 2 3 4 5 6 7 Mode0 8CLK 8CLK 06h SI 04h SI MSB MSB High Impedance SO High Impedance SO 6. Power-down The power-down command sets all the commands, with the exception of the silicon ID read command and the command to exit from power-down, to the acceptance prohibited state (power-down). "Figure 10 Power-down" shows the timing waveforms. The power-down command consists only of the first bus cycle, and it is initiated by inputting (B9h). However, a power-down command issued during an internal write operation will be ignored. The power-down state is exited using the power-down exit command (power-down is exited also when one bus cycle or more of the silicon ID read command (ABh) has been input). "Figure 11 Exiting from Power-down" shows the timing waveforms of the power-down exit command. Figure 10 Power-down Figure 11 Exiting from Power-down Power down mode Power down mode CS CS tPRB tDP Mode3 SCK Mode3 0 1 2 3 4 5 6 7 SCK Mode0 0 1 2 3 4 5 6 7 Mode0 8CLK B9h SI 8CLK MSB MSB SO High Impedance ABh SI SO High Impedance No.A2269-13/23 LE25S81QE 7. Small Sector Erase Small sector erase is an operation that sets the memory cell data in any small sector to "1". A small sector consists of 4Kbytes. "Figure 12 Small Sector Erase" shows the timing waveforms, and Figure 21 shows a small sector erase flowchart. The small sector erase command consists of the first through fourth bus cycles, and it is initiated by inputting the 24-bit addresses following (20h) or (D7h). Addresses A19 to A12 are valid, and Addresses A23 to A20 are "don't care". After the command has been input, the internal erase operation starts from the rising CS edge, and it ends automatically by the control exercised by the internal timer. Erase end can also be detected using status register RDY. Figure 12 Small Sector Erase Self-timed Erase Cycle tSSE CS Mode3 SCK 0 1 2 3 4 5 6 7 8 15 16 23 24 31 Mode0 8CLK SI 20h / D7h Add. Add. Add. MSB High Impedance SO 8. Sector Erase Sector erase is an operation that sets the memory cell data in any sector to "1". A sector consists of 64Kbytes. "Figure 13 Sector Erase" shows the timing waveforms, and Figure 21 shows a sector erase flowchart. The sector erase command consists of the first through fourth bus cycles, and it is initiated by inputting the 24-bit addresses following (D8h). Addresses A19 to A16 are valid, and Addresses A23 to A20 are "don't care". After the command has been input, the internal erase operation starts from the rising CS edge, and it ends automatically by the control exercised by the internal timer. Erase end can also be detected using status register RDY. Figure 13 Sector Erase Self-timed Erase Cycle tSE CS Mode3 SCK 0 1 2 3 4 5 6 7 8 15 16 23 24 31 Mode0 8CLK D8h SI Add. Add. Add. MSB SO High Impedance No.A2269-14/23 LE25S81QE 9. Chip Erase Chip erase is an operation that sets the memory cell data in all the sectors to "1". "Figure 14 Chip Erase" shows the timing waveforms, and Figure 21 shows a chip erase flowchart. The chip erase command consists only of the first bus cycle, and it is initiated by inputting (60h) or (C7h). After the command has been input, the internal erase operation starts from the rising CS edge, and it ends automatically by the control exercised by the internal timer. Erase end can also be detected using status register RDY. Figure 14 Chip Erase Self-timed Erase Cycle tCHE CS Mode3 SCK 0 1 2 3 4 5 6 7 Mode0 8CLK 60h / C7h SI MSB High Impedance SO 10. Page Program Page program is an operation that programs any number of bytes from 1 to 256 bytes within the same sector page (page addresses: A19 to A8). Before initiating page program, the data on the page concerned must be erased using small sector erase, sector erase, or chip erase. "Figure 15 Page Program" shows the page program timing waveforms, and Figure 22 shows a page program flowchart. After the falling CS, edge, the command (02H) is input followed by the 24-bit addresses. Addresses A19 to A0 are valid. The program data is then loaded at each rising clock edge until the rising CS edge, and data loading is continued until the rising CS edge. If the data loaded has exceeded 256 bytes, the 256 bytes loaded last are programmed. The program data must be loaded in 1-byte increments, and the program operation is not performed at the rising CS edge occurring at any other timing. Figure 15 Page Program Self-timed Program Cycle tPP CS Mode3 SCK 0 1 2 3 4 5 6 7 8 15 16 23 24 31 32 39 40 47 2079 Mode0 8CLK 02h SI Add. Add. Add. PD PD PD MSB SO High Impedance No.A2269-15/23 LE25S81QE 11. ID Read ID read is an operation that reads the manufacturer code and device ID information. The silicon ID read command is not accepted during writing. There are two methods of reading the silicon ID, each of which is assigned a device ID. In the first method, the read command sequence consists only of the first bus cycle in which (9Fh) is input. In the subsequent bus cycles, the manufacturer code 62h which is assigned by JEDEC, 2-byte device ID code (memory type, memory capacity), and reserved code are output sequentially. The 4-byte code is output repeatedly as long as clock inputs are present, "Table 7-1 JEDEC ID codes table" lists the silicon ID codes and "Figure 16-a JEDEC ID read" shows the JEDEC ID read timing waveforms. The second method involves inputting the ID read command. This command consists of the first through fourth bus cycles, and the one bite silicon ID can be read when 24 dummy bits are input after (ABh). "Table 7-2 ID codes table" lists the silicon ID codes and "Figure 16-b ID read" shows the ID read timing waveforms. If the SCK input persists after a device code is read, that device code continues to be output. The data output is transmitted starting at the falling edge of the clock for bit 0 in the fourth bus cycle and the silicon ID read sequence is finished by setting CS high. Table 7-1 JEDEC ID read Table 7-2 ID read Output code Manufacturer code 2 byte device ID 62h 86h 1 byte device ID Memory type 16h Memory capacity code 14h (8M Bit) 1 00h Device code Output Code (LE25S81QE) Figure 16-a Silicon ID Read 1 CS Mode3 SCK 0 1 2 3 4 5 6 7 8 15 16 31 32 23 24 39 Mode0 8CL 9Fh SI SO High Impedance 62h MSB 16h MSB 00h 14h MSB MSB 62h MSB Figure 16-b Silicon ID Read 2 CS Mode3 SCK 0 1 2 3 4 5 6 7 8 15 16 31 32 23 24 39 Mode0 8CL SI SO ABh X High Impedance X X 86h MSB 86h MSB No.A2269-16/23 LE25S81QE 12. Hold Function Using the HOLD pin, the hold function suspends serial communication (it places it in the hold status). "Figure 17 HOLD" shows the timing waveforms. The device is placed in the hold status at the falling HOLD edge while the logic level of SCK is low, and it exits from the hold status at the rising HOLD edge. When the logic level of SCK is high, HOLD must not rise or fall. The hold function takes effect when the logic level of CS is low, the hold status is exited and serial communication is reset at the rising CS edge. In the hold status, the SO output is in the high-impedance state, and SI and SCK are "don't care". Figure 17 HOLD Active Active HOLD CS tHS tHS SCK tHH tHH HOLD tHHZ tHLZ High Impedance SO 13. Power-on In order to protect against unintentional writing, CS must be within at VDD-0.3 to VDD+0.3 on power-on. After power-on, the supply voltage has stabilized at VDD min. or higher, waits for tPU before inputting the command to start a device operation. The device is in the standby state and not in the power-down state after power is turned on. To put the device into the power-down state, it is necessary to enter a power-down command. Figure 18 Power-on Timing CS = VDD level VDD Full Access Allowed VDD(Max) VDD(Min) tPU 0V No.A2269-17/23 LE25S81QE 14. Hardware Data Protection LE25S81QE incorporates a power-on reset function. The following conditions must be met in order to ensure that the power reset circuit will operate stably. No guarantees are given for data in the event of an instantaneous power failure occurring during the writing period. Figure 19 Power-down Timing VDD VDD(Max) VDD(Min) tPD 0V vBOT Power-on timing spec Parameter Symbol min max unit power-on to operation time tPU 500 s power-down time tPD 10 ms power-down voltage VBOT 0.2 V 15. Software Data Protection The LE25S81QE eliminates the possibility of unintentional operations by not recognizing commands under the following conditions. When a write command is input and the rising CS edge timing is not in a bus cycle (8 CLK units of SCK) When the page program data is not in 1-byte increments When the status register write command is input for 2 bus cycles or more 16. Decoupling Capacitor A 0.1F ceramic capacitor must be provided to each device and connected between VDD and VSS in order to ensure that the device will operate stably. No.A2269-18/23 LE25S81QE Timing waveforms Serial Input Timing tCPH CS tCLS tCSS tCLHI tCLLO tCSH tCLH SCK tDS SI tDH DATA VALID High Impedance SO High Impedance Serial Output Timing CS SCK tCLZ SO tHO tCHZ DATA VALID tV SI Hold Timing CS tHH tHS tHH tHS SCK HOLD tHHZ tHLZ High Impedance SO Status register write Timing CS tWPS tWPH WP No.A2269-19/23 LE25S81QE Figure 20 Status Register Write Flowchart Status register write Start 06h 01h Write enable Set status register write command Data Program start on rising edge of CS 05h NO Set status register read command Bit 0= “0” ? YES End of status register write * Automatically placed in write disabled state at the end of the status register write No.A2269-20/23 LE25S81QE Figure 21 Erase Flowcharts Small sector erase Sector erase Start Start 06h Write enable 06h D8h 20h / D7h Address 1 NO Address 1 Set small sector erase command Address 2 Address 2 Address 3 Address 3 Start erase on rising edge of CS Start erase on rising edge of CS Set status register read command 05h Write enable 05h NO Bit 0 = “0” ? YES End of erase * Automatically placed in write disabled state at the end of the erase Set sector erase command Set status register read command Bit 0 = “0” ? YES End of erase * Automatically placed in write disabled state at the end of the erase No.A2269-21/23 LE25S81QE Figure 22 Page Program Flowchart Page program Chip erase Start Start 06h 06h Write enable 60h / C7h Set chip erase command Write enable 02h Address 1 Start erase on rising edge of CS 05h Set page program command Address 2 Address 3 Set status register read command Data 0 Bit 0 = “0” ? Data n YES NO Start program on rising edge of CS End of erase * Automatically placed in write disabled state at the end of the erase Set status register read command 05h NO Bit 0= “0” ? YES End of programming * Automatically placed in write disabled state at the end of the programming operation. No.A2269-22/23 LE25S81QE Figure 23 Making Diagrams 25S81 00 A WL YWW 25S81 00 AWLYWW = 1Pin Index Mark = Specific Device Code = Blank Data (entire memory cell data are FFh) = Assembly Location = Two difits Wafer Lot Traceability = One digit Year and Two Digits Work Week Date coding =Pb Free marking VDFN8 5x6, 1.27P / VSON8T (6x5) (LE25S81QE) ORDERING INFORMATION Device LE25S81QETXG Package VDFN8 5x6, 1.27P / VSON8T (6x5) (Pb-Free / Halogen Free) Shipping (Qty / Packing) 2000 / Tape &Reel ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PS No.A2269-23/23