LTM4623 Ultrathin 20VIN, 3A Step-Down DC/DC µModule Regulator Features Description <2mm Height, Complete Solution in <1cm2 (Single-Sided PCB) or 0.5cm2 (Dual-Sided PCB) nn Wide Input Voltage Range: 4V to 20V nn Input Voltage Down to 2.375V with External Bias nn 0.6V to 5.5V Output Voltage nn 3A DC Output Current nn ±1.5% Maximum Total DC Output Voltage Error nn Current Mode Control, Fast Transient Response nn Low EMI EN55022 Class B Compliant nn External Frequency Synchronization nn Multiphase Operation with Current Sharing nn Output Voltage Tracking nn Selectable Discontinuous Mode nn Power Good Indicator nn Overvoltage, Overcurrent and Overtemperature Protection nn Ultrathin (6.25mm × 6.25mm × 1.82mm) LGA Package and (6.25mm × 6.25mm × 2.42mm) BGA Package The LTM®4623 is a complete 3A step-down switching mode µModule (micromodule) regulator in a tiny ultrathin 6.25mm × 6.25mm × 1.82mm LGA and 6.25mm × 6.25mm × 2.42mm BGA packages. Included in the package are the switching controller, power FETs, inductor and support components. Operating over an input voltage range of 4V to 20V or 2.375V to 20V with an external bias supply, the LTM4623 supports an output voltage range of 0.6V to 5.5V, set by a single external resistor. Its high efficiency design delivers 3A continuous output current. Only ceramic input and output capacitors are needed. nn Applications PCIe and Backside PCB Mounting Telecom, Datacom, Networking and Industrial Equipment nn Data Storage Rack Units and Cards nn nn The LTM4623 supports selectable discontinuous mode operation and output voltage tracking for supply rail sequencing. Its high switching frequency and current mode control enable a very fast transient response to line and load changes without sacrificing stability. Fault protection features include overvoltage, overcurrent and overtemperature protection. The LTM4623 is available with SnPb (BGA) or RoHS compliant terminal finish. L, LT, LTC, LTM, µModule, Linear Technology and the Linear logo are registered trademarks and LTpowerCAD is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Typical Application 1.5V Output Efficiency vs Load Current 3A, 1.5V Output DC/DC µModule® Step-Down Regulator 95 90 10µF 25V 0.1µF VOUT 1.5V 47µF 3A 6.3V CLKIN CLKOUT VIN VOUT SVIN RUN LTM4623 PGOOD INTVCC MODE COMP FB PHMODE TRACK/SS FREQ GND SGND 85 EFFICIENCY (%) VIN 4V TO 20V 80 75 70 40.2k 65 60 4623 TA01a VIN = 5V VIN = 12V 0 0.5 1 2 1.5 LOAD CURRENT (A) 2.5 3 4623 TA01b 4623fc For more information www.linear.com/LTM4623 1 LTM4623 Absolute Maximum Ratings Pin Configuration (Note 1) (See Pin Functions, Pin Configuration Table) VIN, SVIN..................................................... –0.3V to 22V VOUT..................................................–0.3V to SVIN or 6V RUN............................................................ –0.3V to 22V INTVCC....................................................... –0.3V to 3.6V PGOOD, MODE, TRACK/SS, FREQ, PHMODE, CLKIN................................... –0.3V to INTVCC Internal Operating Junction Temperature Range (Notes 2, 5)............................................. –40°C to 125°C Storage Temperature Range................... –55°C to 125°C Peak Solder Reflow Body Temperature.................. 260°C TOP VIEW CLKOUT CLKIN SVIN SGND FREQ VIN MODE INTVCC 5 4 RUN 3 PHMODE TRACK/SS 2 FB COMP 1 GND PGOOD VOUT A B C D E LGA PACKAGE 25-LEAD (6.25mm × 6.25mm × 1.82mm) BGA PACKAGE 25-LEAD (6.25mm × 6.25mm × 2.42mm) TJMAX = 125°C, θJCtop = 17°C/W, θJCbottom = 11°C/W, θJB + θBA = 22°C/W, θJA = 22°C/W, θJA DERIVED FROM 95mm × 76mm PCB WITH 4 LAYERS θ VALUES DETERMINED PER JESD51-12, WEIGHT = 0.5g Order Information http://www.linear.com/product/LTM4623#orderinfo PART MARKING* PART NUMBER PAD OR BALL FINISH DEVICE FINISH CODE PACKAGE TYPE MSL RATING TEMPERATURE RANGE (Note 2) LTM4623EV#PBF Au (RoHS) LTM4623V e4 LGA 3 –40°C to 125°C LTM4623IV#PBF Au (RoHS) LTM4623V e4 LGA 3 –40°C to 125°C LTM4623EY#PBF SAC305 (RoHS) LTM4623Y e1 BGA 3 –40°C to 125°C LTM4623IY#PBF SAC305 (RoHS) LTM4623Y e1 BGA 3 –40°C to 125°C LTM4623IY SnPb (63/37) LTM4623Y e0 BGA 3 –40°C to 125°C Consult Marketing for parts specified with wider operating temperature ranges. *Device temperature grade is indicated by a label on the shipping container. Pad or ball finish code is per IPC/JEDEC J-STD-609. • Recommended LGA and BGA PCB Assembly and Manufacturing Procedures: www.linear.com/umodule/pcbassembly • Pb-free and Non-Pb-free Part Markings: www.linear.com/leadfree • LGA and BGA Package and Tray Drawings: www.linear.com/packaging 2 4623fc For more information www.linear.com/LTM4623 LTM4623 Electrical Characteristics The l denotes the specifications which apply over the full internal operating temperature range (Note 2), otherwise specifications are at TA = 25°C. VIN = SVIN = 12V per the typical application shown on the front page. SYMBOL PARAMETER CONDITIONS VIN Input DC Voltage SVIN = VIN VOUT(RANGE) Output Voltage Range VOUT(DC) Output Voltage, Total Variation with Line and Load CIN = 22µF, COUT = 100µF Ceramic, RFB = 40.2k, MODE = INTVCC, IOUT = 0A to 3A (Note 3) –40°C to 125°C MIN TYP MAX UNITS l 4 20 V l 0.6 5.5 V l 1.477 1.50 1.523 V 1.1 1.2 1.3 VRUN RUN Pin On Threshold VRUN Rising IQ(SVIN) Input Supply Bias Current VIN = 12V, VOUT = 1.5V, MODE = INTVCC VIN = 12V, VOUT = 1.5V, MODE = GND Shutdown, RUN = 0, VIN = 12V 6 2 11 mA mA µA IS(VIN) Input Supply Current VIN = 12V, VOUT = 1.5V, IOUT = 3A 0.5 A IOUT(DC) Output Continuous Current Range VIN = 12V, VOUT = 1.5V ΔVOUT (Line)/VOUT Line Regulation Accuracy VOUT = 1.5V, VIN = 4V to 20V, IOUT = 0A l 0.04 0.15 %/V VOUT = 1.5V, IOUT = 0A to 3A l 0.5 1.5 % ΔVOUT (Load)/VOUT Load Regulation Accuracy 0 3 V A VOUT(AC) Output Ripple Voltage IOUT = 0A, COUT = 100µF Ceramic, VIN = 12V, VOUT = 1.5V 5 mV ΔVOUT(START) Turn-On Overshoot IOUT = 0A, COUT = 100µF Ceramic, TRACK/SS = 0.01µF, VIN = 12V, VOUT = 1.5V 30 mV tSTART Turn-On Time COUT = 100µF Ceramic, No Load, TRACK/SS = 0.01µF, VIN = 12V, VOUT = 1.5V 2.5 ms ΔVOUTLS Peak Deviation for Dynamic Load Load: 0% to 50% to 0% of Full Load, COUT = 47µF Ceramic, VIN = 12V, VOUT = 1.5V 80 mV tSETTLE Settling Time for Dynamic Load Step Load: 0% to 50% to 0% of Full Load, COUT = 47µF Ceramic, VIN = 12V, VOUT = 1.5V 40 µs IOUTPK Output Current Limit VIN = 12V, VOUT = 1.5V 3.5 5 A VFB Voltage at FB Pin IOUT = 0A, VOUT = 1.5V, –40°C to 125°C 0.592 0.60 0.606 (Note 4) ±30 nA 60.05 60.40 60.75 kΩ 2 4 µA 2.6 350 2.8 V mV IFB Current at FB Pin RFBHI Resistor Between VOUT and FB Pins ITRACK/SS Track Pin Soft-Start Pull-Up Current TRACK/SS = 0V VIN(UVLO) VIN Undervoltage Lockout VIN Falling, SVIN = VIN VIN Hysteresis, SVIN = VIN l 2.4 V tON(MIN) Minimum On-Time (Note 4) 40 ns tOFF(MIN) Minimum Off-Time (Note 4) 70 ns VPGOOD PGOOD Trip Level VFB With Respect to Set Output VFB Ramping Negative VFB Ramping Positive –15 7 –10 10 –7 15 % % 4623fc For more information www.linear.com/LTM4623 3 LTM4623 Electrical Characteristics The l denotes the specifications which apply over the full internal operating temperature range (Note 2), otherwise specifications are at TA = 25°C. VIN = SVIN = 12V per the typical application shown on the front page. SYMBOL PARAMETER CONDITIONS IPGOOD PGOOD Leakage VPGL PGOOD Voltage Low IPGOOD = 1mA VINTVCC Internal VCC Voltage SVIN = 4V to 20V VINTVCC Load Reg INTVCC Load Regulation ICC = 0mA to 20mA fOSC Oscillator Frequency FREQ = OPEN Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: The LTM4623 is tested under pulsed load conditions such that TJ ≈ TA. The LTM4623E is guaranteed to meet performance specifications over the 0°C to 125°C internal operating temperature range. Specifications over the –40°C to 125°C internal operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTM4623I is guaranteed to meet specifications over the full –40°C to 125°C internal operating temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors. 4 MIN 3.1 TYP MAX UNITS 2 µA 0.02 0.1 V 3.3 3.4 V 0.5 1 % MHz Note 3: See output current derating curves for different VIN, VOUT and TA. Note 4: 100% tested at wafer level. Note 5: This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability. 4623fc For more information www.linear.com/LTM4623 LTM4623 Typical Performance Characteristics Efficiency vs Load Current with 5VIN Efficiency vs Load Current with 12VIN 95 95 95 90 90 85 85 EFFICIENCY (%) EFFICIENCY (%) 90 85 80 75 VOUT = 3.3V, 2MHz VOUT = 2.5V VOUT = 1.5V VOUT = 1.2V VOUT = 1.0V 70 65 60 0 80 75 VOUT = 5V, 2MHz VOUT = 3.3V, 2MHz VOUT = 2.5V VOUT = 1.5V VOUT = 1.2V VOUT = 1.0V 70 65 60 3 1 2 LOAD CURRENT (A) EFFICIENCY (%) 100 1 0 80 75 VOUT = 5V, 2MHz VOUT = 3.3V, 2MHz VOUT = 2.5V VOUT = 1.5V VOUT = 1.2V VOUT = 1.0V 70 65 3 2 LOAD CURRENT (A) Efficiency vs Load Current with 16VIN 60 0 1 2 LOAD CURRENT (A) 3 4623 G03 4623 G02 4623 G01 DCM Mode Efficiency with 12VIN, 1.5VOUT 1.2V Output Transient Response 1.0V Output Transient Response 100 90 EFFICIENCY (%) 80 70 60 50 CCM LOAD STEP 1A/DIV 40 LOAD STEP 1A/DIV 4623 G06 VIN = 12V 20µs/DIV VOUT = 1.2V FREQ = 1MHz OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP LOAD STEP = 2A TO 3A WITH 1A/µS SLEW RATE FEED FORWARD CAP = 100pF 4623 G05 VIN = 12V 20µs/DIV VOUT = 1.0V FREQ = 1MHz OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP LOAD STEP = 2A TO 3A WITH 1A/µS SLEW RATE FEED FORWARD CAP = 100pF 30 20 10 0 0.01 VOUT 50mV/DIV AC-COUPLED VOUT 50mV/DIV AC-COUPLED DCM 0.1 LOAD CURRENT (A) 1 4623 G03 1.5V Output Transient Response VOUT 50mV/DIV AC-COUPLED VOUT 50mV/DIV AC-COUPLED VOUT 50mV/DIV AC-COUPLED LOAD STEP 1A/DIV LOAD STEP 1A/DIV LOAD STEP 1A/DIV 4623 G07 VIN = 12V 20µs/DIV VOUT = 1.5V FREQ = 1MHz OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP LOAD STEP = 2A TO 3A WITH 1A/µS SLEW RATE FEED FORWARD CAP = 100pF 2.5V Output Transient Response 1.8V Output Transient Response 4623 G08 VIN = 12V 20µs/DIV VOUT = 1.8V FREQ = 1MHz OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP LOAD STEP = 2A TO 3A WITH 1A/µS SLEW RATE FEED FORWARD CAP = 100pF 4623 G09 VIN = 12V 20µs/DIV VOUT = 2.5V FREQ = 1MHz OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP LOAD STEP = 2A TO 3A WITH 1A/µS SLEW RATE FEED FORWARD CAP = 100pF 4623fc For more information www.linear.com/LTM4623 5 LTM4623 Typical Performance Characteristics 3.3V Output Transient Response 5V Output Transient Response Start-Up with No Load Applied VOUT 50mV/DIV AC-COUPLED VOUT 50mV/DIV AC-COUPLED IIN 0.5A/DIV LOAD STEP 1A/DIV LOAD STEP 1A/DIV VOUT 0.5V/DIV 4623 G10 VIN = 12V 20µs/DIV VOUT = 3.3V FREQ = 1MHz OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP LOAD STEP = 2A TO 3A WITH 1A/µS SLEW RATE FEED FORWARD CAP = 100pF 4623 G11 VIN = 12V 20µs/DIV VOUT = 5V FREQ = 1MHz OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP LOAD STEP = 2A TO 3A WITH 1A/µS SLEW RATE FEED FORWARD CAP = 100pF 4623 G12 VIN = 12V 5ms/DIV VOUT = 1.5V FREQ = 1MHz INPUT CAPACITOR = 1 × 22µF CERAMIC CAP OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP SOFT START = 0.1µF Start-Up with 3A Load Applied Short Circuit with No Load Applied Short Circuit with 3A Load Applied IIN 0.5A/DIV IIN 0.5A/DIV VOUT 0.5V/DIV IIN 0.5A/DIV VOUT 0.5V/DIV VOUT 0.5V/DIV 4623 G13 VIN = 12V 5ms/DIV VOUT = 1.5V FREQ = 1MHz INPUT CAPACITOR = 1 × 22µF CERAMIC CAP OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP SOFT START = 0.1µF Short Circuit with 3A Load Applied 4623 G14 VIN = 12V 5ms/DIV VOUT = 1.5V FREQ = 1MHz INPUT CAPACITOR = 1 × 22µF CERAMIC CAP OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP 4623 G15 VIN = 12V 20µs/DIV VOUT = 1.5V FREQ = 1MHz INPUT CAPACITOR = 1 × 22µF CERAMIC CAP OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP Output Ripple Start into Pre-Biased Output VIN 2V/DIV IIN 0.5A/DIV VOUT 5mV/DIV AC-COUPLED VOUT 0.5V/DIV VOUT 1V/DIV PRE-BIASED VOUT = 2.5V 4623 G16 VIN = 12V 20µs/DIV VOUT = 1.5V FREQ = 1MHz INPUT CAPACITOR = 1 × 22µF CERAMIC CAP OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP 6 4623 G17 VIN = 12V 500ns/DIV VOUT = 5V FREQ = 1MHz INPUT CAPACITOR = 1 × 22µF CERAMIC CAP OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP 4623 G18 VIN = 12V 500ns/DIV VOUT = 5V FREQ = 1MHz PRE-BIASED VOUT = 2.5V INPUT CAPACITOR = 1 × 22µF CERAMIC CAP OUTPUT CAPACITOR = 1 × 47µF CERAMIC CAP 4623fc For more information www.linear.com/LTM4623 LTM4623 Pin Functions PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG µModule PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY. COMP (A1): Current Control Threshold and Error Amplifier Compensation Point. The current comparator’s trip threshold is linearly proportional to this voltage, whose normal range is from 0.3V to 1.8V. Tie the COMP pins together for parallel operation. The device is internally compensated. This is an output pin. Do not force a voltage on this pin. TRACK/SS (A2): Output Tracking and Soft-Start Input. Allows the user to control the rise time of the output voltage. Putting a voltage below 0.6V on this pin bypasses the internal reference input to the error amplifier, and servos the FB pin to match the TRACK/SS voltage. Above 0.6V, the tracking function stops and the internal reference resumes control of the error amplifier. There’s an internal 2µA pull-up current from INTVCC on this pin, so putting a capacitor here provides a soft-start function. RUN (A3): Run Control Input of the Switching Mode Regulator. Enables chip operation by tying RUN above 1.2V. Pulling it below 1.1V shuts down the part. Do not leave floating. FREQ (A4): Frequency is set internally to 1MHz. An external resistor can be placed from this pin to SGND to increase frequency, or from this pin to INTVCC to reduce frequency. See the Applications Information section for frequency adjustment. FB (B1): The Negative Input of the Error Amplifier. Internally, this pin is connected to VOUT with a 60.4k precision resistor. Different output voltages can be programmed with an additional resistor between the FB and SGND pins. Tying the FB pins together allows for parallel operation. See the Applications Information section for details. PHMODE (B2): Control Input to Phase Selector of the Switching Mode Regulator Channel. This pin determines the phase relationship between internal oscillator and CLKOUT signal. Tie it to INTVCC for 2-phase operation, tie it to SGND for 3-phase operation, and tie it to INTVCC/2 for 4-phase operation. SGND (B4): Signal Ground Connection. Tie to GND with minimum distance. Connect FREQ resistor, COMP component, MODE, TRACK/SS component, FB resistor to this pin as needed. VOUT (C1, D1-D2, E1-E2): Power Output Pins. Apply output load between these pins and GND pins. Recommend placing output decoupling capacitance directly between these pins and GND pins. PGOOD (C2): Output Power Good with Open-Drain Logic. PGOOD is pulled to ground when the voltage on the FB pin is not within ±10% of the internal 0.6V reference. MODE (C4): Operation Mode Select. Tie this pin to INTVCC to force continuous synchronous operation at all output loads. Tying it to SGND enables discontinuous mode operation at light loads. Do not leave floating. SVIN (C5): Signal VIN. Input voltage to the on-chip 3.3V regulator. Tie this pin to the VIN pin in most applications. Otherwise connect SVIN to an external voltage supply of at least 4V which must also be greater than VOUT. VIN (D5, E5): Power Input Pins. Apply input voltage between these pins and GND pins. Recommend placing input decoupling capacitance directly between VIN pins and GND pins. INTVCC (E4): Internal 3.3V Regulator Output. The internal power drivers and control circuits are powered from this voltage. This pin is internally decoupled to GND with a 1µF low ESR ceramic capacitor. CLKIN (A5): External Synchronization Input to Phase Detector of the Switching Mode Regulator. This pin is internally terminated to SGND with 20k. The phase-locked loop will force the top power NMOS’s turn-on signal to be synchronized with the rising edge of the CLKIN signal. CLKOUT (B5): Output Clock Signal for PolyPhase Operation of the Switching Mode Regulator. The phase of CLKOUT with respect to CLKIN is determined by the state of the PHMODE pin. CLKOUT’s peak-to-peak amplitude is INTVCC to GND. This is an output pin. Do not force a voltage on this pin. GND (B3, C3, D3-D4, E3): Power Ground Pins for Both Input and Output Returns. 4623fc For more information www.linear.com/LTM4623 7 LTM4623 Block Diagram VOUT 60.4k FB RFB 40.2k 10k PGOOD INTVCC SVIN INTVCC VIN 1µF VIN CIN 4V TO 20V 10µF 0.1µF CLKIN CLKOUT 1µH POWER CONTROL PHMODE VOUT COUT 47µF 1µF MODE GND VOUT 1.5V 3A TRACK/SS 0.1µF RUN COMP INTERNAL COMP INTERNAL FILTER 162k FREQ SGND 4623 BD Figure 1. Simplified LTM4623 Block Diagram Decoupling Requirements SYMBOL PARAMETER CONDITIONS MIN TYP CIN External Input Capacitor Requirement (VIN = 4V to 20V, VOUT = 1.5V) IOUT = 3A 4.7 10 µF COUT External Output Capacitor Requirement (VIN = 4V to 20V, VOUT = 1.5V) IOUT = 3A 22 47 µF 8 MAX UNITS 4623fc For more information www.linear.com/LTM4623 LTM4623 Operation The LTM4623 is a standalone nonisolated switch mode DC/ DC power supply. It can deliver up to 3A DC output current with few external input and output capacitors. This module provides precisely regulated output voltage adjustable between 0.6V to 5.5V via one external resistor over a 4V to 20V input voltage range. With an external bias supply above 4V connected to SVIN, this module operates with an input voltage down to 2.375V. The typical application schematic is shown in Figure 24. The LTM4623 contains an integrated constant on-time valley current mode regulator, power MOSFETs, inductor, and other supporting discrete components. The default switching frequency is 1MHz. For output voltages between 3.3V and 5.5V, an external 162k resistor is required between FREQ and SGND pins to set the operating frequency to 2MHz to optimize inductor current ripple. For switching noise-sensitive applications, the switching frequency can be adjusted by external resistors and the μModule regulator can be externally synchronized to a clock within ±30% of the set frequency. See the Applications Information section. With current mode control and internal feedback loop compensation, the LTM4623 module has sufficient stability margins and good transient performance with a wide range of output capacitors, even with all ceramic output capacitors. Current mode control provides cycle-by-cycle fast current limiting. Foldback current limiting is provided in an overcurrent condition indicated by a drop in VFB reducing inductor valley current to approximately 40% of the original value. Internal output overvoltage and undervoltage comparators pull the open-drain PGOOD output low if the output feedback voltage exits a ±10% window around the regulation point. Continuous operation is forced during OV and UV condition except during start-up when the TRACK pin is ramping up to 0.6V. Furthermore, in order to protect the internal power MOSFET devices against transient voltage spikes, the LTM4623 constantly monitors the VIN pin for an overvoltage condition. When VIN rises above 23.5V, the regulator suspends operation by shutting off both power MOSFETs. Once VIN drops below 21.5V, the regulator immediately resumes normal operation. The regulator does not execute its soft-start function when exiting an overvoltage condition. Multiphase operation can be easily employed with the synchronization and phase mode controls. Up to 12 phases can be cascaded to run simultaneously with respect to each other by programming the PHMODE pin to different levels. The LTM4623 has CLKIN and CLKOUT pins for PolyPhase operation of multiple devices or frequency synchronization. Pulling the RUN pin below 1.1V forces the controller into its shutdown state, turning off both power MOSFETs and most of the internal control circuitry. At light load currents, discontinuous mode (DCM) operation can be enabled to achieve higher efficiency compared to continuous mode (CCM) by pulling the MODE pin to SGND. The TRACK/SS pin is used for power supply tracking and soft-start programming. See the Applications Information section. 4623fc For more information www.linear.com/LTM4623 9 LTM4623 Applications Information The typical LTM4623 application circuit is shown in Figure 24. External component selection is primarily determined by the input voltage, the output voltage and the maximum load current. Refer to Table 7 for specific external capacitor requirements for a particular application. VIN to VOUT Step-Down Ratios There are restrictions in the maximum VIN and VOUT stepdown ratios that can be achieved for a given input voltage due to the minimum off-time and minimum on-time limits of the regulator. The minimum off-time limit imposes a maximum duty cycle which can be calculated as: DMAX = 1 – (tOFF(MIN) • fSW) where tOFF(MIN) is the minimum off-time, typically 70ns for LTM4623, and fSW (Hz) is the switching frequency. Conversely the minimum on-time limit imposes a minimum duty cycle of the converter which can be calculated as: DMIN = tON(MIN) • fSW where tON(MIN) is the minimum on-time, typically 40ns for LTM4623. In the rare cases where the minimum duty cycle is surpassed, the output voltage will still remain in regulation, but the switching frequency will decrease from its programmed value. Note that additional thermal derating may be applied. See the Thermal Considerations and Output Current Derating section in this data sheet. Output Voltage Programming The PWM controller has an internal 0.6V reference voltage. As shown in the Block Diagram, a 60.4k internal feedback resistor connects the VOUT and FB pins together. Adding a resistor, RFB, from FB pin to SGND programs the output voltage: RFB = 0.6V • 60.4k VOUT − 0.6V Table 1. RFB Resistor Table vs Various Output Voltages VOUT (V) 0.6 RFB (kΩ) OPEN 1.0 1.2 1.5 1.8 2.5 3.3 5.0 90.9 60.4 40.2 30.1 19.1 13.3 8.25 Pease note that for 3.3V and 5V output, a higher operating frequency (2MHz) is required to optimize inductor current ripple. See Operating Frequency section. 10 For parallel operation of N-channels LTM4623, tie all the FB pins together and use the following equation to solve for RFB: RFB = 0.6V 60.4k • VOUT – 0.6V N Input Decoupling Capacitors The LTM4623 module should be connected to a low AC impedance DC source. For the regulator, a 10µF input ceramic capacitor is required for RMS ripple current decoupling. Bulk input capacitance is only needed when the input source impedance is compromised by long inductive leads, traces or not enough source capacitance. The bulk capacitor can be an aluminum electrolytic capacitor or polymer capacitor. Without considering the inductor ripple current, the RMS current of the input capacitor can be estimated as: ICIN(RMS) = IOUT(MAX) η% • D • (1−D) where η% is the estimated efficiency of the power module. Output Decoupling Capacitors With an optimized high frequency, high bandwidth design, only a single low ESR output ceramic capacitor is required for the LTM4623 to achieve low output ripple voltage and very good transient response. Additional output filtering may be required by the system designer if further reduction of output ripple or dynamic transient spikes is required. Table 7 shows a matrix of different output voltages and output capacitors to minimize the voltage droop and overshoot during a 1A load-step transient. The Linear Technology LTpowerCAD™ design tool is available to download online for output ripple, stability and transient response analysis for further optimization. Discontinuous Current Mode (DCM) In applications where low output ripple and high efficiency at intermediate current are desired, discontinuous current mode (DCM) should be used by connecting the MODE pin 4623fc For more information www.linear.com/LTM4623 LTM4623 Applications Information to SGND. At light loads the internal current comparator may remain tripped for several cycles and force the top MOSFET to stay off for several cycles, thus skipping cycles. The inductor current does not reverse in this mode. Forced Continuous Current Mode (CCM) In applications where fixed frequency operation is more critical than low current efficiency, and where the lowest output ripple is desired, forced continuous operation should be used. Forced continuous operation can be enabled by tying the MODE pin to INTVCC. In this mode, inductor current is allowed to reverse during low output loads, the COMP voltage is in control of the current comparator threshold throughout, and the top MOSFET always turns on with each oscillator pulse. During start-up, forced continuous mode is disabled and inductor current is prevented from reversing until the LTM4623’s output voltage is in regulation. Operating Frequency The operating frequency of the LTM4623 is optimized to achieve the compact package size and the minimum output ripple voltage while still keeping high efficiency. The default operating frequency is internally set to 1MHz. In most applications, no additional frequency adjusting is required. If any operating frequency other than 1MHz is required by application, the operating frequency can be increased by adding a resistor, RFSET, between the FREQ pin and SGND, as shown in Figure 28. The operating frequency can be calculated as: f(Hz) = 1.6e11 162k || RFSET (Ω) To reduce switching current ripple, 2MHz operating frequency is required for 3.3V to 5.5V output with RFSET = 162k to SGND. The operating frequency can also be decreased by adding a resistor between the FREQ pin and INTVCC, calculated as: f(Hz) = 1MHz − 2.8e11 RFSET (Ω) The programmable operating frequency range is from 800kHz to 4MHz. Please note a minimum switching frequency is required for given VIN, VOUT operating conditions to keep a maximum peak-to-peak inductor ripple current below 2A for the LTM4623. The peak-to-peak inductor ripple current can be calculated as: ⎛ V ⎞ 1 ΔIP-P = VOUT ⎜1− OUT ⎟ • VIN ⎠ fSW (MHz) ⎝ The maximum 2A peak-to-peak inductor ripple current is enforced due to the nature of the valley current mode control to maintain output voltage regulation at no load. Frequency Synchronization and Clock In The power module has a phase-locked loop comprised of an internal voltage controlled oscillator and a phase detector. This allows the internal top MOSFET turn-on to be locked to the rising edge of the external clock. The external clock frequency range must be within ±30% around the set operating frequency. A pulse detection circuit is used to detect a clock on the CLKIN pin to turn on the phaselocked loop. The pulse width of the clock has to be at least 100ns. The clock high level must be above 2V and clock low level below 0.3V. During the start-up of the regulator, the phase-locked loop function is disabled. Multiphase Operation For output loads that demand more than 3A of current, multiple LTM4623s can be paralleled to run out of phase to provide more output current without increasing input and output voltage ripples. The CLKOUT signal can be connected to the CLKIN pin of the following LTM4623 stage to line up both the frequency and the phase of the entire system. Tying the PHMODE pin to INTVCC, SGND or INTVCC/2 generates a phase difference (between CLKIN and CLKOUT) of 180°, 120°, or 90° respectively, which corresponds to 2-phase, 3-phase or 4-phase operation. A total of 12 phases can be cascaded 4623fc For more information www.linear.com/LTM4623 11 LTM4623 Applications Information 0 INTVCC/2 90 +90 CLKIN CLKOUT INTVCC/2 PHMODE PHMODE PHASE 1 0 CLKIN CLKOUT CLKIN CLKOUT PHMODE PHMODE +120 INTVCC 240 CLKIN CLKOUT 180 270 +90 CLKIN CLKOUT CLKIN CLKOUT INTVCC/2 PHMODE PHMODE PHASE 3 +180 PHMODE PHASE 3 PHASE 1 INTVCC/2 PHASE 2 120 +120 +90 CLKIN CLKOUT PHASE 5 (420) 60 CLKIN CLKOUT PHASE 4 +120 PHMODE PHASE 2 180 CLKIN CLKOUT PHMODE +120 INTVCC PHASE 4 300 CLKIN CLKOUT PHMODE 4623 F02 PHASE 6 Figure 2. 4-Phase, 6-Phase Operation 0.60 1 PHASE 2 PHASE 3 PHASE 4 PHASE 6 PHASE 0.55 0.50 RMS INPUT RIPPLE CURRENT DC LOAD CURRENT 0.45 0.40 0.35 0.30 0.25 0.20 0.15 0.10 0.05 0 0.1 0.15 0.2 0.25 0.3 0.35 0.4 0.45 0.5 0.55 0.6 0.65 0.7 0.75 0.8 0.85 0.9 DUTY FACTOR (VOUT/VIN) 4623 F03 Figure 3. RMS Input Ripple Current to DC Load Current Ratio as a Function of Duty Cycle to run simultaneously out-of-phase with respect to each other by programming the PHMODE pin of each LTM4623 to different levels. Figure 2 shows a 4-phase design and a 6-phase design example for clock phasing. Table 2. PHMODE Pin Status and Corresponding Phase Relationship (Relate to CLKIN) PHASMD INTVCC SGND INTVCC/2 CLKOUT 180° 120° 90° 12 A multiphase power supply significantly reduces the amount of ripple current in both the input and output capacitors. The RMS input ripple current is reduced by, and the effective ripple frequency is multiplied by, the number of phases used (assuming that the input voltage is greater than the number of phases used times the output voltage). The output ripple amplitude is also reduced by the number of phases used when all of the outputs are tied together to achieve a single high output current design. 4623fc For more information www.linear.com/LTM4623 LTM4623 Applications Information The LTM4623 device is an inherently current mode controlled device, so parallel modules will have very good current sharing. This will balance the thermals on the design. Please tie the RUN, TRACK/SS, FB and COMP pins of each paralleling module together. Figure 26 shows an example of parallel operation and pin connection. rate of the output voltage. An internal 2µA current source will charge up the external soft-start capacitor towards INTVCC voltage. When the TRACK/SS voltage is below 0.6V, it will take over the internal 0.6V reference voltage to control the output voltage. The total soft-start time can be calculated as: Input RMS Ripple Current Cancellation Application Note 77 provides a detailed explanation of multiphase operation. The input RMS ripple current cancellation mathematical derivations are presented, and a graph is displayed representing the RMS ripple current reduction as a function of the number of interleaved phases. Figure 3 shows this graph. Soft-Start And Output Voltage Tracking The TRACK/SS pin provides a means to either soft start the regulator or track it to a different power supply. A capacitor on the TRACK/SS pin will program the ramp tSS = 0.6 • CSS 2µA where CSS is the capacitance on the TRACK/SS pin. Current foldback and forced continuous mode are disabled during the soft-start process. Output voltage tracking can also be programmed externally using the TRACK/SS pin. The output can be tracked up and down with another regulator. Figure 4 and Figure 5 show an example waveform and schematic of ratiometric tracking where the slave regulator’s output slew rate is proportional to the master’s. OUTPUT VOLTAGE MASTER OUTPUT SLAVE OUTPUT TIME 4623 F04 Figure 4. Output Ratiometric Tracking Waveform VIN 4V TO 15V 10µF 16V CSS CLKIN FREQ CLKOUT VIN VOUT SVIN RUN LTM4623 INTVCC MODE FB TRACK/SS COMP PGOOD GND SGND 47µF 6.3V VOUT(MA) 1.5V 3A 10µF 16V RTR(TOP) 60.4k RFB(MA) 40.2k RTR(BOT) 40.2k CLKIN FREQ CLKOUT VIN VOUT SVIN RUN LTM4623 INTVCC MODE FB TRACK/SS COMP PGOOD GND VOUT(SL) 1.2V 47µF 3A 6.3V RFB(SL) 60.4k SGND 4623 F05 Figure 5. Example Schematic of Ratiometric Output Voltage Tracking 4623fc For more information www.linear.com/LTM4623 13 LTM4623 Applications Information Since the slave regulator’s TRACK/SS is connected to the master’s output through a RTR(TOP)/RTR(BOT) resistor divider and its voltage used to regulate the slave output voltage when TRACK/SS voltage is below 0.6V, the slave output voltage and the master output voltage should satisfy the following equation during start-up: VOUT(SL) • RFB(SL) RFB(SL) + 60.4k VOUT(MA) • = The coincident output tracking can be recognized as a special ratiometric output tracking in which the master’s output slew rate (MR) is the same as the slave’s output slew rate (SR), waveform as shown in Figure 6. RTR(BOT) RTR(TOP) +RTR(BOT) The RFB(SL) is the feedback resistor and the RTR(TOP)/ RTR(BOT) is the resistor divider on the TRACK/SS pin of the slave regulator, as shown in Figure 5. Following the previous equation, the ratio of the master’s output slew rate (MR) to the slave’s output slew rate (SR) is determined by: From the equation, we could easily find that, in coincident tracking, the slave regulator’s TRACK/SS pin resistor divider is always the same as its feedback divider: RFB(SL) RFB(SL) + 60.4k = RTR(BOT) RTR(TOP) +RTR(BOT) For example, RTR(TOP) = 60.4k and RTR(BOT) = 60.4k is a good combination for coincident tracking for a VOUT(MA) = 1.5V and VOUT(SL) = 1.2V application. RFB(SL) MR = SR The TRACK/SS pin will have the 2µA current source on when a resistive divider is used to implement tracking on the slave regulator. This will impose an offset on the TRACK/SS pin input. Smaller value resistors with the same ratios as the resistor values calculated from the above equation can be used. For example, where the 60.4k is used then a 6.04k can be used to reduce the TRACK/SS pin offset to a negligible value. RFB(SL) + 60.4k RTR(BOT) Power Good RTR(TOP) +RTR(BOT) For example, VOUT(MA)=1.5V, MR = 1.5V/1ms and VOUT(SL) = 1.2V, SR = 1.2V/1ms. From the equation, we could solve that RTR(TOP) = 60.4k and RTR(BOT) = 40.2k are a good combination for the ratiometric tracking. OUTPUT VOLTAGE MASTER OUTPUT SLAVE OUTPUT TIME The PGOOD pin is an open-drain pin that can be used to monitor valid output voltage regulation. This pin is pulled low when the output voltage exceeds a ±10% window around the regulation point. To prevent unwanted PGOOD glitches during transients or dynamic VOUT changes, the LTM4623’s PGOOD falling edge includes a blanking delay of approximately 52 switching cycles. Stability Compensation The LTM4623’s internal compensation loop is designed and optimized for use with low ESR ceramic output capacitors. Table 7 is provided for most application requirements. In case more phase margin is required for the application, an additional 100pF feedforward capacitor (CFF) can be placed between the VOUT and FB pins. The LTpowerCAD design tool is available for control loop optimization. 4623 F06 Figure 6. Output Coincident Tracking Waveform 14 4623fc For more information www.linear.com/LTM4623 LTM4623 Applications Information RUN Enable Overtemperature Protection Pulling the RUN pin to ground forces the LTM4623 into its shutdown state, turning off both power MOSFETs and most of its internal control circuitry. Bringing the RUN pin above 0.7V turns on the internal reference only, while still keeping the power MOSFETs off. Increasing the RUN pin voltage above 1.2V will turn on the entire chip. The internal overtemperature protection monitors the junction temperature of the module. If the junction temperature reaches approximately 160°C, both power switches will be turned off until the temperature drops about 15°C cooler. Low Input Application High radiated EMI noise is a disadvantage for switching regulators by nature. Fast switching turn-on and turn-off make the large di/dt change in the converters, which act as the radiation sources in most systems. LTM4623 integrates the feature to minimize the radiated EMI noise to meet the most applications with low noise requirements. It is fully compliant with the EN55022 Class B Standard. The LTM4623 module has a separate SVIN pin which makes it suitable for low input voltage applications down to 2.375V. The SVIN pin is the single input of the whole control circuitry while the VIN pin is the power input which directly connects to the drain of the top MOSFET. In most applications where VIN is greater than 4V, connect SVIN directly to VIN with a short trace. An optional filter, consisting of a resistor (1Ω to 10Ω) between SVIN and VIN along with a 0.1µF bypass capacitor between SVIN and ground, can be placed for additional noise immunity. This filter is not necessary in most cases if good PCB layout practices are followed (see Figure 23). In a low input voltage application (2.375V to 4V), connect SVIN to an external voltage higher than 4V with 1µF local bypass capacitor. See Operating Frequency section. Figure 25 shows an example of a low input voltage application. Please note the SVIN voltage cannot go below the VOUT voltage. Pre-Biased Output Start-Up There may be situations that require the power supply to start up with a pre-bias on the output capacitors. In this case, it is desirable to start up without discharging that output pre-bias. The LTM4623 can safely power up into a pre-biased output without discharging it. The LTM4623 accomplishes this by forcing discontinuous mode (DCM) operation until the TRACK/SS pin voltage reaches 0.6V reference voltage. This will prevent the BG from turning on during the pre-biased output start-up which would discharge the output. Please do not pre-bias LTM4623 with a voltage higher than INTVCC (3.3V) voltage or a voltage higher than the output voltage set by the feedback resistor (RFB). Radiated EMI Noise Thermal Considerations and Output Current Derating The thermal resistances reported in the Pin Configuration section of the data sheet are consistent with those parameters defined by JESD 51-12 and are intended for use with finite element analysis (FEA) software modeling tools that leverage the outcome of thermal modeling, simulation, and correlation to hardware evaluation performed on a µModule package mounted to a hardware test board. The motivation for providing these thermal coefficients is found in JESD 51-12 (Guidelines for Reporting and Using Electronic Package Thermal Information). Many designers may opt to use laboratory equipment and a test vehicle such as the demo board to anticipate the µModule regulator’s thermal performance in their application at various electrical and environmental operating conditions to compliment any FEA activities. Without FEA software, the thermal resistances reported in the Pin Configuration section are, in and of themselves, not relevant to providing guidance of thermal performance; instead, the derating curves provided in this data sheet can be used in a manner that yields insight and guidance pertaining to one’s application usage, and can be adapted to correlate thermal performance to one’s own application. 4623fc For more information www.linear.com/LTM4623 15 LTM4623 Applications Information The Pin Configuration section gives four thermal coefficients explicitly defined in JESD 51-12; these coefficients are quoted or paraphrased next: 1. θJA, the thermal resistance from junction to ambient, is the natural convection junction-to-ambient air thermal resistance measured in a one cubic foot sealed enclosure. This environment is sometimes referred to as “still air” although natural convection causes the air to move. This value is determined with the part mounted to a 95mm × 76mm PCB with four layers. 2. θJCbottom, the thermal resistance from junction to the bottom of the product case, is determined with all of the component power dissipation flowing through the bottom of the package. In the typical µModule regulator, the bulk of the heat flows out the bottom of the package, but there is always heat flow out into the ambient environment. As a result, this thermal resistance value may be useful for comparing packages, but the test conditions don’t generally match the user’s application. 3. θJCtop, the thermal resistance from junction to top of the product case, is determined with nearly all of the component power dissipation flowing through the top of the package. As the electrical connections of the typical µModule regulator are on the bottom of the package, it is rare for an application to operate such that most of the heat flows from the junction to the top of the part. As in the case of θJCbottom, this value may be useful for comparing packages but the test conditions don’t generally match the user’s application. 4. θJB, the thermal resistance from junction to the printed circuit board, is the junction-to-board thermal resistance where almost all of the heat flows through the bottom of the µModule package and into the board, and is really the sum of the θJCbottom and the thermal resistance of the bottom of the part through the solder joints and through a portion of the board. The board temperature is measured a specified distance from the package. A graphical representation of the aforementioned thermal resistances is given in Figure 7; blue resistances are contained within the μModule regulator, whereas green resistances are external to the µModule package. As a practical matter, it should be clear to the reader that no individual or sub-group of the four thermal resistance parameters defined by JESD 51-12 or provided in the Pin Configuration section replicates or conveys normal operating conditions of a μModule regulator. For example, in normal board-mounted applications, never does 100% of the device’s total power loss (heat) thermally conduct exclusively through the top or exclusively through bottom of the µModule package—as the standard defines for θJCtop and θJCbottom, respectively. In practice, power loss is thermally dissipated in both directions away from the package—granted, in the absence of a heat sink and airflow, a majority of the heat flow is into the board. Within the LTM4623 be aware there are multiple power devices and components dissipating power, with a consequence that the thermal resistances relative to different junctions of components or die are not exactly linear with JUNCTION-TO-AMBIENT THERMAL RESISTANCE COMPONENTS JUNCTION-TO-CASE (TOP) RESISTANCE CASE (TOP)-TO-AMBIENT RESISTANCE JUNCTION-TO-BOARD RESISTANCE JUNCTION JUNCTION-TO-CASE CASE (BOTTOM)-TO-BOARD (BOTTOM) RESISTANCE RESISTANCE AMBIENT BOARD-TO-AMBIENT RESISTANCE 4623 F07 µMODULE DEVICE Figure 7. Graphical Representation of JESD 51-12 Thermal Coefficients 16 4623fc For more information www.linear.com/LTM4623 LTM4623 Applications Information respect to total package power loss. To reconcile this complication without sacrificing modeling simplicity—but also, not ignoring practical realities—an approach has been taken using FEA software modeling along with laboratory testing in a controlled environment chamber to reasonably define and correlate the thermal resistance values supplied in this data sheet: (1) Initially, FEA software is used to accurately build the mechanical geometry of the LTM4623 and the specified PCB with all of the correct material coefficients along with accurate power loss source definitions; (2) this model simulates a software-defined JEDEC environment consistent with JESD 51-12 to predict power loss heat flow and temperature readings at different interfaces that enable the calculation of the JEDEC-defined thermal resistance values; (3) the model and FEA software is used to evaluate the LTM4623 with heat sink and airflow; (4) having solved for and analyzed these thermal resistance values and simulated various operating conditions in the software model, a thorough laboratory evaluation replicates the simulated conditions with thermocouples within a controlled environment chamber while operating the device at the same power loss as that which was simulated. An outcome of this process and due diligence yields the set of derating curves shown in this data sheet. After these laboratory tests have been performed and correlated to the LTM4623 model, then the θJB and θBA are summed together to provide a value that should closely equal the θJA value because approximately 100% of power loss flows from the junction through the board into ambient with no airflow or top mounted heat sink. The 1.0V, 1.5V, 3.3V and 5V loss curves in Figures 8 to 11 can be used in coordination with the load current derating curves in Figures 12 to 22 for calculating an approximate θJA thermal resistance for the LTM4623 with various airflow conditions. The power loss curves are taken at room temperature, and are increased with a multiplicative factor according to the ambient temperature. This approximate factor is: 1.3 for 120°C at junction temperature. Maximum load current is achievable while increasing ambient temperature as long as the junction temperature is less than 120°C, which is a 5°C guard band from maximum junction temperature of 125°C. When the ambient temperature reaches a point where the junction temperature is 120°C, then the load current is lowered to maintain the junction at 120°C while increasing ambient temperature up to 120°C. The derating curves are plotted with the output current starting at 3A and the ambient temperature at 30°C. The output voltages are 1.0V, 1.5V, 3.3V and 5V. These are chosen to include the lower and higher output voltage ranges for correlating the thermal resistance. Thermal models are derived from several temperature measurements in a controlled temperature chamber along with thermal modeling analysis. The junction temperatures are monitored while ambient temperature is increased with and without airflow. The power loss increase with ambient temperature change is factored into the derating curves. The junctions are maintained at 120°C maximum while lowering output current or power with increasing ambient temperature. The decreased output current will decrease the internal module loss as ambient temperature is increased. The monitored junction temperature of 120°C minus the ambient operating temperature specifies how much module temperature rise can be allowed. As an example, in Figure 16 the load current is derated to 2.5A at ~95°C with no air flow or heat sink and the power loss for the 12V to 1.5V at 2.5A output is about 1.0W. The 1.0W loss is calculated with the ~0.8W room temperature loss from the 12V to 1.5V power loss curve at 2.5A in Figure 9, and the 1.3 multiplying factor at 120°C junction temperature. If the 95°C ambient temperature is subtracted from the 120°C junction temperature, then the difference of 25°C divided by 1.0W equals a 25°C/W θJA thermal resistance. Table 4 specifies a 25°C/W value which is very close. Table 3 to Table 6 provide equivalent thermal resistances for 1.0V to 5V outputs with and without airflow. The derived thermal resistances in Table 3 to Table 6 for the various conditions can be multiplied by the calculated power loss as a function of ambient temperature to derive temperature rise above ambient, thus maximum junction temperature. Room temperature power loss can be derived from the efficiency curves in the Typical Performance Characteristics section and adjusted with the above ambient temperature multiplicative factors. The printed circuit board is a 1.6mm thick 4-layer board with two ounce copper for the two outer layers and one ounce copper for the two inner layers. The PCB dimensions are 95mm × 76mm. 4623fc For more information www.linear.com/LTM4623 17 LTM4623 Applications Information 1.4 1.2 1.0 0.8 0.6 1.0 0.8 0.6 1.0 0.8 0.6 0.4 0.2 0.2 0.2 0 3 0 2 1 LOAD CURRENT (A) DERATED LOAD CURRENT (A) 1.2 1.0 0.8 0.6 0.4 3.5 3 3 2.5 2 1.5 1 0 2 1 LOAD CURRENT (A) 0 3 0LFM 200LFM 400LFM 2.5 2 1.5 1 0.5 0 30 40 50 60 70 80 90 100 110 120 130 AMBIENT TEMPERATURE (°C) 4623 F11 Figure 13. 12V to 1V Derating Curve, No Heat Sink 3 3 3 1.5 1 0LFM 200LFM 400LFM 0.5 0 4623 F14 Figure 14. 16V to 1V Derating Curve, No Heat Sink 18 2.5 2 1.5 1 0.5 30 40 50 60 70 80 90 100 110 120 130 AMBIENT TEMPERATURE (°C) DERATED LOAD CURRENT (A) 3.5 DERATED LOAD CURRENT (A) 3.5 2 30 40 50 60 70 80 90 100 110 120 130 AMBIENT TEMPERATURE (°C) 4623 F13 Figure 12. 5V to 1V Derating Curve, No Heat Sink 3.5 2.5 0LFM 200LFM 400LFM 4623 F12 Figure 11. 5V Output Power Loss 0 0LFM 200LFM 400LFM 2.5 2 1.5 1 0.5 30 40 50 60 70 80 90 100 110 120 130 AMBIENT TEMPERATURE (°C) 4623 F15 Figure 15. 5V to 1.5V Derating Curve, No Heat Sink 3 Figure 10. 3.3V Output Power Loss 3.5 0.5 0.2 0 2 1 LOAD CURRENT (A) 4623 F10 Figure 9. 1.5V Output Power Loss VIN = 16V VIN = 12V 1.4 0 4623 F09 Figure 8. 1.0V Output Power Loss 1.6 0 3 DERATED LOAD CURRENT (A) 2 1 LOAD CURRENT (A) 4623 F08 POWER LOSS (W) 1.2 0.4 0 VIN = 16V VIN = 12V VIN = 5V 1.4 0.4 0 DERATED LOAD CURRENT (A) 1.6 VIN = 16V VIN = 12V VIN = 5V 1.4 POWER LOSS (W) 1.2 POWER LOSS (W) 1.6 VIN = 16V VIN = 12V VIN = 5V POWER LOSS (W) 1.6 0 0LFM 200LFM 400LFM 30 40 50 60 70 80 90 100 110 120 130 AMBIENT TEMPERATURE (°C) 4623 F16 Figure 16. 12V to 1.5V Derating Curve, No Heat Sink 4623fc For more information www.linear.com/LTM4623 LTM4623 3.5 3.5 3 3 3 2.5 2 1.5 1 0LFM 200LFM 400LFM 0.5 0 2.5 2 1.5 1 0LFM 200LFM 400LFM 0.5 0 30 40 50 60 70 80 90 100 110 120 130 AMBIENT TEMPERATURE (°C) DERATED LOAD CURRENT (A) 3.5 DERATED LOAD CURRENT (A) DERATED LOAD CURRENT (A) Applications Information 2 1.5 1 0 30 40 50 60 70 80 90 100 110 120 130 AMBIENT TEMPERATURE (°C) 3 3 0LFM 200LFM 400LFM 0.5 0 30 40 2.5 2 1.5 1 0LFM 200LFM 400LFM 0.5 50 60 70 80 90 100 110 120 AMBIENT TEMPERATURE (°C) DERATED LOAD CURRENT (A) 3 DERATED LOAD CURRENT (A) 3.5 1 0 30 40 2.5 2 1.5 1 0LFM 200LFM 400LFM 0.5 50 60 70 80 90 100 110 120 AMBIENT TEMPERATURE (°C) 4623 F26 Figure 20. 16V to 3.3V Derating Curve, No Heat Sink 50 60 70 80 90 100 110 120 AMBIENT TEMPERATURE (°C) Figure 19. 12V to 3.3V Derating Curve, No Heat Sink 3.5 1.5 40 4623 F25 Figure 18. 5V to 3.3V Derating Curve, No Heat Sink 3.5 2 30 4623 F18 Figure 17. 16V to 1.5V Derating Curve, No Heat Sink 2.5 0LFM 200LFM 400LFM 0.5 4623 F17 DERATED LOAD CURRENT (A) 2.5 0 30 40 50 60 70 80 90 100 110 120 AMBIENT TEMPERATURE (°C) 4623 F27 Figure 21. 12V to 5V Derating Curve, No Heat Sink 4623 F28 Figure 22. 16V to 5V Derating Curve, No Heat Sink Table 3. 1.0V Output, No Heat Sink DERATING CURVE VIN (V) POWER LOSS CURVE AIR FLOW (LFM) HEAT SINK θJA(°C/W) Figures 12, 13, 14 5, 12, 16 Figure 8 0 None 25 Figures 12, 13, 14 5, 12, 16 Figure 8 200 None 22 Figures 12, 13, 14 5, 12, 16 Figure 8 400 None 22 POWER LOSS CURVE AIR FLOW (LFM) HEAT SINK θJA(°C/W) Table 4. 1.5V Output, No Heat Sink DERATING CURVE VIN (V) Figures 15, 16, 17 5, 12, 16 Figure 9 0 None 25 Figures 15, 16, 17 5, 12, 16 Figure 9 200 None 22 Figures 15, 16, 17 5, 12, 16 Figure 9 400 None 22 4623fc For more information www.linear.com/LTM4623 19 LTM4623 Applications Information Table 5. 3.3V Output, No Heat Sink DERATING CURVE VIN (V) POWER LOSS CURVE AIR FLOW (LFM) HEAT SINK θJA(°C/W) Figures 18, 19, 20 5, 12, 16 Figure 10 0 None 25 Figures 18, 19, 20 5, 12, 16 Figure 10 200 None 22 Figures 18, 19, 20 5, 12, 16 Figure 10 400 None 22 POWER LOSS CURVE AIR FLOW (LFM) HEAT SINK θJA(°C/W) Table 6. 5V Output, No Heat Sink DERATING CURVE VIN (V) Figures 21, 22 12, 16 Figure 11 0 None 25 Figures 21, 22 12, 16 Figure 11 200 None 22 Figures 21, 22 12, 16 Figure 11 400 None 22 Table 7. Output Voltage Response vs Component Matrix (Refer to Figure 24) CIN Murata Taiyo Yuden Murata Taiyo Yuden VOUT (V) 1 1.2 1.5 1.8 2.5 3.3 5 PART NUMBER GRM21BR61E106KA73L TMK212BBJ106KG-T GRM31CR61C226ME15L TMK316BBJ226ML-T COUT1 CIN (CERAMIC) (CERAMIC) (µF) (µF) 10 47 10 47 10 47 10 47 10 47 10 47 10 47 CFF (pF) 100 100 100 100 100 100 100 VALUE 10µF, 25V, 0805, X5R 10µF, 25V, 0805, X5R 22µF, 25V, 1206, X5R 22µF, 25V, 1206, X5R VIN (V) 5, 12 5, 12 5, 12 5, 12 5, 12 5, 12 12 DROOP (mV) 1 1 1 1 2 3 5 PART NUMBER GRM21BR60J476ME15 JMK212BJ476MG-T P-P DERIVATION RECOVERY LOAD (mV) TIME (µs) STEP (A) 59 40 1 59 40 1 66 40 1 75 40 1 108 50 1 111 60 1 156 60 1 Safety Considerations The LTM4623 modules do not provide galvanic isolation from VIN to VOUT. There is no internal fuse. If required, a slow blow fuse with a rating twice the maximum input current needs to be provided to protect each unit from catastrophic failure. The device does support thermal shutdown and overcurrent protection. Layout Checklist/Example The high integration of LTM4623 makes the PCB board layout very simple and easy. However, to optimize its electrical and thermal performance, some layout considerations are still necessary. 20 COUT1 Murata Taiyo Yuden LOAD STEP SLEW RATE (A/µs) 1 1 1 1 1 1 1 VALUE 47µF, 6.3V, 0805, X5R 47µF, 6.3V, 0805, X5R RFB (kΩ) 90.9 60.4 40.2 30.1 19.1 13.3 8.25k FREQ (MHz) 1 1 1 1 1 2 2 • Use large PCB copper areas for high current paths, including VIN, GND and VOUT. It helps to minimize the PCB conduction loss and thermal stress. • Place high frequency ceramic input and output capacitors next to the VIN, PGND and VOUT pins to minimize high frequency noise. • Place a dedicated power ground layer underneath the unit. • To minimize the via conduction loss and reduce module thermal stress, use multiple vias for interconnection between top layer and other power layers. • Do not put via directly on the pad, unless they are capped or plated over. 4623fc For more information www.linear.com/LTM4623 LTM4623 Applications Information • Use a separated SGND ground copper area for components connected to signal pins. Connect the SGND to GND underneath the unit. • Bring out test points on the signal pins for monitoring. Figure 23 gives a good example of the recommended layout. GND VIN VOUT COUT GND CIN 4623 F19 Figure 23. Recommended PCB Layout 1.31MΩ VIN 4V TO 20V FREQ 10µF 25V CLKIN CLKOUT VOUT 1.5V 47µF 3A 4V VOUT VIN SVIN RUN INTVCC LTM4623 VIN 2.375V TO 4V 10µF 6.3V 5V 1µF 6.3V RUN LTM4623 PHMODE TRACK/SS GND SVIN MODE PHMODE PGOOD VOUT 1V 47µF 3A 4V VOUT INTVCC MODE 0.1µF CLKIN CLKOUT FREQ VIN FB TRACK/SS COMP 0.1µF 40.2k SGND Figure 24. 4VIN to 20VIN, 1.5V Output at 3A Design 90.9k PGOOD GND 4623 F20 FB COMP SGND 4623 F21 Figure 25. 2.375VIN to 4VIN, 1V Output at 3A Design with 800kHz Reduced Frequency 4623fc For more information www.linear.com/LTM4623 21 LTM4623 Applications Information VIN 4V TO 20V FREQ CLKIN CLKOUT 10µF 25V ×2 VOUT 1.5V 6A VOUT VIN SVIN RUN INTVCC 47µF 4V ×2 LTM4623 MODE PHMODE FB TRACK/SS 0.1µF PGOOD GND FREQ COMP SGND CLKIN CLKOUT VOUT VIN SVIN RUN INTVCC LTM4623 MODE PHMODE TRACK/SS PGOOD GND FB COMP SGND 20.1k 4623 F22 Figure 26. 4VIN to 20VIN, Two Phases, 1.5V at 6A Design 22 4623fc For more information www.linear.com/LTM4623 LTM4623 Applications Information VIN 4V TO 20V FREQ CLKIN CLKOUT 10µF 25V ×2 VOUT VIN 47µF 4V SVIN RUN INTVCC VOUT 1.5V 3A LTM4623 MODE PHMODE FB TRACK/SS 0.1µF 40.2k COMP PGOOD SGND GND FREQ CLKIN CLKOUT VOUT VIN 47µF 4V SVIN RUN INTVCC VOUT2 1.2V 3A LTM4623 MODE 60.4k PHMODE FB TRACK/SS 60.4k COMP PGOOD 60.4k GND SGND 4623 F23 Figure 27. 4VIN to 20VIN, 1.2V and 1.5V with Coincident Tracking 2MHz CLOCK 162k VIN 5V TO 20V FREQ 10µF 25V CLKIN CLKOUT VOUT 3.3V 47µF 3A 6.3V VOUT VIN SVIN RUN INTVCC LTM4623 MODE PHMODE TRACK/SS 0.1µF PGOOD GND FB COMP 13.3k SGND 4623 F24 Figure 28. 5VIN to 20VIN, 3.3V Output with 2MHz External Clock 4623fc For more information www.linear.com/LTM4623 23 LTM4623 Package Description PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG µModule PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY. LTM4623 Component LGA and BGA Pinout PIN ID FUNCTION PIN ID FUNCTION PIN ID FUNCTION PIN ID FUNCTION PIN ID FUNCTION A1 COMP A2 TRACK/SS A3 RUN A4 FREQ A5 CLKIN B1 FB B2 PHMODE B3 GND B4 SGND B5 CLKOUT C1 VOUT C2 PGOOD C3 GND C4 MODE C5 SVIN D1 VOUT D2 VOUT D3 GND D4 GND D5 VIN E1 VOUT E2 VOUT E3 GND E4 INTVCC E5 VIN 24 4623fc For more information www.linear.com/LTM4623 0.000 For more information www.linear.com/LTM4623 2.540 1.270 0.3175 0.3175 1.270 2.540 SUGGESTED PCB LAYOUT TOP VIEW 2.540 PACKAGE TOP VIEW 1.270 4 0.3175 0.000 0.3175 PIN “A1” CORNER E 1.270 aaa Z 2.540 Y D X aaa Z // bbb Z SYMBOL A b D E e F G H1 H2 aaa bbb eee H1 SUBSTRATE 0.27 1.45 MIN 1.72 0.60 NOM 1.82 0.63 6.25 6.25 1.27 5.08 5.08 0.32 1.50 DIMENSIONS Ø eee S Z X Y Z 0.37 1.55 0.15 0.10 0.15 MAX 1.92 0.66 TOTAL NUMBER OF LGA PADS: 25 DETAIL A Øb (25 PLACES) DETAIL B H2 MOLD CAP NOTES DETAIL B A b F 3 e SEE NOTES 4 3 2 1 PACKAGE BOTTOM VIEW 5 G DETAIL A E D C B A PIN 1 7 SEE NOTES DETAILS OF PAD #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE PAD #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE 4 7 TRAY PIN 1 BEVEL ! PACKAGE IN TRAY LOADING ORIENTATION LTMXXXXXX µModule LGA 25 0613 REV Ø PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG µModule PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY 6. THE TOTAL NUMBER OF PADS: 25 5. PRIMARY DATUM -Z- IS SEATING PLANE LAND DESIGNATION PER JESD MO-222, SPP-010 3 2. ALL DIMENSIONS ARE IN MILLIMETERS NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994 COMPONENT PIN “A1” (Reference LTC DWG # 05-08-1949 Rev Ø) LGA Package 25-Lead (6.25mm × 6.25mm × 1.82mm) LTM4623 Package Description Please refer to http://www.linear.com/product/LTM4623#packaging for the most recent package drawings. 4623fc 25 0.000 2.540 1.270 0.3175 0.3175 1.270 2.540 SUGGESTED PCB LAYOUT TOP VIEW 2.540 PACKAGE TOP VIEW 1.270 4 0.3175 0.000 0.3175 PIN “A1” CORNER E 1.270 aaa Z 2.540 26 D X 0.630 ±0.025 Y aaa Z // bbb Z SYMBOL A A1 A2 b b1 D E e F G H1 H2 aaa bbb ccc ddd eee For more information www.linear.com/LTM4623 0.27 1.45 MIN 2.22 0.50 1.72 0.60 0.60 NOM 2.42 0.60 1.82 0.75 0.63 6.25 6.25 1.27 5.08 5.08 0.32 1.50 DIMENSIONS ddd M Z X Y eee M Z H1 SUBSTRATE b1 A2 A MAX 2.62 0.70 1.92 0.90 0.66 NOTES DETAIL B PACKAGE SIDE VIEW 0.37 1.55 0.15 0.10 0.20 0.30 0.15 TOTAL NUMBER OF BALLS: 25 DETAIL A Øb (25 PLACES) DETAIL B H2 MOLD CAP ccc Z A1 Z (Reference LTC DWG # 05-08-1502 Rev Ø) Z b F 3 e SEE NOTES 4 3 2 1 PACKAGE BOTTOM VIEW 5 G DETAIL A E D C B A PIN 1 7 SEE NOTES DETAILS OF PIN #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE PIN #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE BALL DESIGNATION PER JESD MS-028 AND JEP95 7 TRAY PIN 1 BEVEL ! PACKAGE IN TRAY LOADING ORIENTATION LTMXXXXXX µModule BGA 25 0515 REV Ø PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG µModule PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY 6. SOLDER BALL COMPOSITION IS 96.5% Sn/3.0% Ag/0.5% Cu 5. PRIMARY DATUM -Z- IS SEATING PLANE 4 3 2. ALL DIMENSIONS ARE IN MILLIMETERS NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994 COMPONENT PIN “A1” BGA Package 25-Lead (6.25mm × 6.25mm × 2.42mm) LTM4623 Package Description Please refer to http://www.linear.com/product/LTM4623#packaging for the most recent package drawings. 4623fc LTM4623 Revision History REV DATE DESCRIPTION A 7/15 Corrected RFSET in the Operating Frequency section from 161k to 162k PAGE NUMBER 10, 22 B 10/15 Added BGA package 1, 2, 26 C 06/16 Updated Absolute Maximum Rating section. Peak body temperature from 245°C to 260°C 2 Added the description about minimum switching frequency in the Operating Frequency section 11 Changed minimum VIN voltage in Figure 28 from 4V to 5V 23 4623fc Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights. For more information www.linear.com/LTM4623 27 LTM4623 Package Photos Design Resources SUBJECT DESCRIPTION µModule Design and Manufacturing Resources Design: • Selector Guides • Demo Boards and Gerber Files • Free Simulation Tools µModule Regulator Products Search 1. Sort table of products by parameters and download the result as a spread sheet. Manufacturing: • Quick Start Guide • PCB Design, Assembly and Manufacturing Guidelines • Package and Board Level Reliability 2. Search using the Quick Power Search parametric table. TechClip Videos Quick videos detailing how to bench test electrical and thermal performance of µModule products. Digital Power System Management Linear Technology’s family of digital power supply management ICs are highly integrated solutions that offer essential functions, including power supply monitoring, supervision, margining and sequencing, and feature EEPROM for storing user configurations and fault logging. Related Parts PART NUMBER LTM4625 LTM4619 LTM4644 LTM4649 LTM8020 28 DESCRIPTION Higher Current than LTM4623, BGA Package, Taller but Same Footprint Dual 4A Quad 4A 10A 200mA, Higher VIN than LTM4625, Same Package Footprint COMMENTS 5A, 4V < VIN < 20VMAX 4.5V < VIN < 28VMAX, 15mm × 15mm × 2.82mm LGA Configurable up to 16A, 4V < VIN < 16VMAX, 9mm × 15mm × 5.01mm BGA 4.5V < VIN < 18VMAX, 9mm × 15mm × 4.92mm 4V < VIN < 40VMAX, 6.25mm × 6.25mm × 2.32mm LGA 4623fc Linear Technology Corporation 1630 McCarthy Blvd., Milpitas, CA 95035-7417 For more information www.linear.com/LTM4623 (408) 432-1900 ● FAX: (408) 434-0507 ● www.linear.com/LTM4623 LT 0616 REV C • PRINTED IN USA LINEAR TECHNOLOGY CORPORATION 2014