ON MTD2955ET4 Power field effect Datasheet

MTD2955E
Power Field Effect
Transistor DPAK for Surface
Mount
P−Channel Enhancement−Mode Silicon
Gate
This advanced MOSFET is designed to withstand high energy in the
avalanche and commutation modes. The new energy efficient design
also offers a drain−to−source diode with a fast recovery time.
Designed for low voltage, high speed switching applications in power
supplies, converters and PWM motor controls, these devices are
particularly well suited for bridge circuits where diode speed and
commutating safe operating areas are critical and offer additional
safety margin against unexpected voltage transients.
• Avalanche Energy Specified
• Source−to−Drain Diode Recovery Time Comparable to a Discrete
Fast Recovery Diode
• Diode is Characterized for Use in Bridge Circuits
• IDSS and VDS(on) Specified at Elevated Temperature
• Surface Mount Package Available in 16 mm, 13 inch /
2500 Unit Tape & Reel, Add T4 Suffix to Part Number
• Replaces the MTD2955
http://onsemi.com
POWER FET
12 AMPERES
60 VOLTS
RDS(on) = 0.3 W
D
G
S
MARKING
DIAGRAM
YWW
T2955E
DPAK
SUFFIX
CASE 369A
Style 2
T2955E
Y
WW
= Specific Device Code
= Year
= Work Week
ORDERING INFORMATION
Device
Package
Shipping†
MTD2955ET4
DPAK
2500/ Tape & Reel
†For information on tape and reel specifications,
including part orientation and tape sizes, please
refer to our Tape and Reel Packaging Specifications
Brochure, BRD8011/D.
© Semiconductor Components Industries, LLC, 2013
May, 2013 − Rev. 8
1
Publication Order Number:
MTD2955E/D
MTD2955E
MAXIMUM RATINGS (TC = 25°C Unless Otherwise Noted)
Rating
Symbol
Value
Unit
Drain−Source Voltage
VDSS
60
Vdc
Drain−Gate Voltage (RGS = 1.0 MW)
VDGR
60
Vdc
VGS
VGSM
$ 15
$ 25
Vdc
Vpk
ID
ID
12
7.0
36
Adc
PD
75
0.6
1.75
Watts
W/°C
Watts
TJ, Tstg
−55 to 150
°C
EAS
216
mJ
Thermal Resistance
Junction−to−Case
Junction−to−Ambient
Junction−to−Ambient, When Mounted to Minimum Recommended Pad Size
RqJC
RqJA
RqJA
1.67
100
71.4
Maximum Temperature for Soldering Purposes, 1/8” From Case for 10 Seconds
TL
260
Gate−Source Voltage
− Continuous
− Non−Repetitive (tp ≤ 10 ms)
Drain Current − Continuous
− Continuous @ 100°C
− Single Pulse (tp v 10 ms)
Total Power Dissipation
Derate above 25°C
Total Power Dissipation @ TA = 25°C, When Mounted to Minimum Recommended Pad Size
Operating and Storage Temperature Range
Single Pulse Drain−to−Source Avalanche Energy − Starting TJ = 25°C
(VDD = 25 Vdc, VGS = 10 Vdc, IL = 12 Apk, L = 3.0 mH, RG = 25 W)
IDM
Apk
°C/W
°C
Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the
Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect
device reliability.
http://onsemi.com
2
MTD2955E
ELECTRICAL CHARACTERISTICS (TJ = 25°C Unless Otherwise Noted)
Characteristic
Symbol
Min
Typ
Max
Unit
60
−
−
85
−
−
Vdc
mV/°C
−
−
−
−
10
100
−
−
100
nAdc
2.0
−
−
3.0
4.0
−
Vdc
mV/°C
−
0.26
0.30
Ohm
−
−
−
−
4.3
3.8
gFS
3.0
4.8
−
mhos
Ciss
−
565
700
pF
Coss
−
225
315
Crss
−
45
100
td(on)
−
9.0
20
tr
−
39
80
td(off)
−
17
35
tf
−
8.0
20
QT
−
16
32
Q1
−
3.0
−
Q2
−
6.0
−
Q3
−
5.0
−
−
−
2.2
1.8
3.8
−
trr
−
100
−
ta
−
75
−
tb
−
25
−
QRR
−
0.475
−
mC
Internal Drain Inductance
(Measured from the drain lead 0.25″ from package to center of die)
LD
−
4.5
−
nH
Internal Source Inductance
(Measured from the source lead 0.25” from package to source bond pad)
LS
−
7.5
−
OFF CHARACTERISTICS
V(BR)DSS
Drain−Source Breakdown Voltage
(VGS = 0 Vdc, ID = 250 mAdc)
Temperature Coefficient (Positive)
Zero Gate Voltage Drain Current
(VDS = 60 Vdc, VGS = 0 Vdc)
(VDS = 60 Vdc, VGS = 0 Vdc, TJ = 125°C)
IDSS
Gate−Body Leakage Current (VGS = ±15 Vdc, VDS = 0)
IGSS
mAdc
ON CHARACTERISTICS (Note 1)
Gate Threshold Voltage
(VDS = VGS, ID = 250 mAdc)
Temperature Coefficient (Negative)
VGS(th)
Static Drain−Source On−Resistance (VGS = 10 Vdc, ID = 6.0 Adc)
RDS(on)
Drain−Source On−Voltage (VGS = 10 Vdc)
(ID = 12 Adc)
(ID = 6.0 Adc, TJ = 125°C)
VDS(on)
Forward Transconductance (VDS = 13 Vdc, ID = 6.0 Adc)
Vdc
DYNAMIC CHARACTERISTICS
Input Capacitance
(VDS = 25 Vdc, VGS = 0 Vdc,
f = 1.0 MHz)
Output Capacitance
Reverse Transfer Capacitance
SWITCHING CHARACTERISTICS (Note 2)
Turn−On Delay Time
(VDD = 30 Vdc, ID = 12 Adc,
VGS = 10 Vdc,
RG = 9.1 W)
Rise Time
Turn−Off Delay Time
Fall Time
Gate Charge
(Figure 8)
(VDS = 48 Vdc, ID = 12 Adc,
VGS = 10 Vdc)
ns
nC
SOURCE−DRAIN DIODE CHARACTERISTICS
Forward On−Voltage (Note 1)
(IS = 12 Adc, VGS = 0 Vdc)
(IS = 12 Adc, VGS = 0 Vdc, TJ = 125°C)
Reverse Recovery Time
(Figure 14)
(IS = 12 Adc, VGS = 0 Vdc,
dIS/dt = 100 A/ms)
VSD
Vdc
ns
INTERNAL PACKAGE INDUCTANCE
1. Pulse Test: Pulse Width ≤ 300 ms, Duty Cycle ≤ 2%.
2. Switching characteristics are independent of operating junction temperature.
http://onsemi.com
3
MTD2955E
TYPICAL ELECTRICAL CHARACTERISTICS
-24
-24
I D , DRAIN CURRENT (AMPS)
8V
-18
-12
6V
RDS(on) , DRAIN-TO-SOURCE RESISTANCE (OHMS)
5V
0
-1
-2
-3
-4
-5
-6
-7
-8
-9
-5
-6
-7
-9
-8
Figure 1. On−Region Characteristics
Figure 2. Transfer Characteristics
0.7
0.6
0.5
25°C
0.4
0.3
-55°C
0.2
-4 -6 -8 -10 -12 -14 -16 -18 -20 -22 -24
ID, DRAIN CURRENT (AMPS)
-10
0.48
TJ = 25°C
0.44
0.40
VGS =10V
0.36
0.32
15 V
0.28
0.24
0.20
Figure 3. On−Resistance versus Drain Current
and Temperature
0
-2 -4
-6
-8 -10 -12 -14 -16 -18 -20 -22 -24
ID, DRAIN CURRENT (AMPS)
Figure 4. On−Resistance versus Drain Current
and Gate Voltage
1.8
1000
VGS =0V
VGS = 10 V
ID =6 A
I DSS , LEAKAGE (nA)
RDS(on) , DRAIN-TO-SOURCE RESISTANCE
(NORMALIZED)
-4
VGS, GATE-TO-SOURCE VOLTAGE (VOLTS)
TJ = 100°C
1.6
-3
VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
0.8
-2
-8
0
-2
-10
VGS = 10 V
0
100°C
-12
-4
0.9
0.1
25°C
-16
7V
-6
TJ = -55°C
-20
RDS(on) , DRAIN-TO-SOURCE RESISTANCE (OHMS)
I D , DRAIN CURRENT (AMPS)
9V
0
VDS ≥ 10 V
VGS =10V
TJ = 25°C
1.4
1.2
1.0
TJ = 125°C
100°C
100
25°C
0.8
0.6
-50
-25
0
25
50
75
100
TJ, JUNCTION TEMPERATURE (°C)
125
10
-15
150
Figure 5. On−Resistance Variation with
Temperature
-20
-25 -30 -35 -40 -45 -50 -55
VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Figure 6. Drain−To−Source Leakage
Current versus Voltage
http://onsemi.com
4
-60
MTD2955E
POWER MOSFET SWITCHING
The capacitance (Ciss) is read from the capacitance curve at
a voltage corresponding to the off−state condition when
calculating td(on) and is read at a voltage corresponding to the
on−state when calculating td(off).
Switching behavior is most easily modeled and predicted
by recognizing that the power MOSFET is charge
controlled. The lengths of various switching intervals (Dt)
are determined by how fast the FET input capacitance can
be charged by current from the generator.
The published capacitance data is difficult to use for
calculating rise and fall because drain−gate capacitance
varies greatly with applied voltage. Accordingly, gate
charge data is used. In most cases, a satisfactory estimate of
average input current (IG(AV)) can be made from a
rudimentary analysis of the drive circuit so that
t = Q/IG(AV)
During the rise and fall time interval when switching a
resistive load, VGS remains virtually constant at a level
known as the plateau voltage, VSGP. Therefore, rise and fall
times may be approximated by the following:
tr = Q2 x RG/(VGG − VGSP)
tf = Q2 x RG/VGSP
where
VGG = the gate drive voltage, which varies from zero to VGG
RG = the gate drive resistance
and Q2 and VGSP are read from the gate charge curve.
During the turn−on and turn−off delay times, gate current is
not constant. The simplest calculation uses appropriate
values from the capacitance curves in a standard equation for
voltage change in an RC network. The equations are:
td(on) = RG Ciss In [VGG/(VGG − VGSP)]
td(off) = RG Ciss In (VGG/VGSP)
1600
C, CAPACITANCE (pF)
1400
At high switching speeds, parasitic circuit elements
complicate the analysis. The inductance of the MOSFET
source lead, inside the package and in the circuit wiring
which is common to both the drain and gate current paths,
produces a voltage at the source which reduces the gate drive
current. The voltage is determined by Ldi/dt, but since di/dt
is a function of drain current, the mathematical solution is
complex. The MOSFET output capacitance also
complicates the mathematics. And finally, MOSFETs have
finite internal gate resistance which effectively adds to the
resistance of the driving source, but the internal resistance
is difficult to measure and, consequently, is not specified.
The resistive switching time variation versus gate
resistance (Figure 9) shows how typical switching
performance is affected by the parasitic circuit elements. If
the parasitics were not present, the slope of the curves would
maintain a value of unity regardless of the switching speed.
The circuit used to obtain the data is constructed to minimize
common inductance in the drain and gate circuit loops and
is believed readily achievable with board mounted
components. Most power electronic loads are inductive; the
data in Figure 9 is taken with a resistive load, which
approximates an optimally snubbed inductive load. Power
MOSFETs may be safely operated into an inductive load;
however, snubbing reduces switching losses.
VDS = 0
VGS = 0
TJ = 25°C
Ciss
1200
1000
800
Crss
Ciss
600
400
Coss
200
0
10
Crss
5
0
VGS
5
10
15
20
VDS
GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Figure 7. Capacitance Variation
http://onsemi.com
5
25
70
12
60
QT
10
50
VGS
Q1
8
Q2
40
6
30
ID = 12 A
TJ = 25°C
4
2
20
10
Q3
VDS
0
0
2
4
8
14
6
10
12
QG, TOTAL GATE CHARGE (nC)
16
0
18
1000
t, TIME (ns)
14
VDS , DRAIN-TO-SOURCE VOLTAGE (VOLTS)
VGS, GATE-TO-SOURCE VOLTAGE (VOLTS)
MTD2955E
VDD = 30 V
ID = 12 A
VGS = 10 V
TJ = 25°C
100
tr
td(off)
10
td(on)
tf
1
1
Figure 8. Gate−To−Source and Drain−To−Source
Voltage versus Total Charge
10
RG, GATE RESISTANCE (OHMS)
100
Figure 9. Resistive Switching Time
Variation versus Gate Resistance
DRAIN−TO−SOURCE DIODE CHARACTERISTICS
12
VGS = 0 V
TJ = 25°C
I S , SOURCE CURRENT (AMPS)
10
8
6
4
2
0
0.5
0.7
0.9
1.1
1.3
1.5
1.7
1.9
VSD, SOURCE-TO-DRAIN VOLTAGE (VOLTS)
2.1 2.2
Figure 10. Diode Forward Voltage versus Current
SAFE OPERATING AREA
reliable operation, the stored energy from circuit inductance
The Forward Biased Safe Operating Area curves define
dissipated in the transistor while in avalanche must be less
the maximum simultaneous drain−to−source voltage and
than the rated limit and adjusted for operating conditions
drain current that a transistor can handle safely when it is
differing from those specified. Although industry practice is
forward biased. Curves are based upon maximum peak
to rate in terms of energy, avalanche energy capability is not
junction temperature and a case temperature (TC) of 25°C.
a constant. The energy rating decreases non−linearly with an
Peak repetitive pulsed power limits are determined by using
increase of peak current in avalanche and peak junction
the thermal response data in conjunction with the procedures
temperature.
discussed
in
AN569,
“Transient
Thermal
Although many E−FETs can withstand the stress of
Resistance−General Data and Its Use.”
drain−to−source avalanche at currents up to rated pulsed
Switching between the off−state and the on−state may
current (IDM), the energy rating is specified at rated
traverse any load line provided neither rated peak current
(IDM) nor rated voltage (VDSS) is exceeded and the
continuous current (ID), in accordance with industry
custom. The energy rating must be derated for temperature
transition time (tr,tf) do not exceed 10 ms. In addition the total
as shown in the accompanying graph (Figure 12).
power averaged over a complete switching cycle must not
Maximum energy at currents below rated continuous ID can
exceed (TJ(MAX) − TC)/(RqJC).
safely be assumed to equal the values indicated.
A Power MOSFET designated E−FET can be safely used
in switching circuits with unclamped inductive loads. For
http://onsemi.com
6
MTD2955E
SAFE OPERATING AREA
10
240
EAS, SINGLE PULSE DRAIN-TO-SOURCE
AVALANCHE ENERGY (mJ)
I D , DRAIN CURRENT (AMPS)
100
VGS = 20 V
SINGLE PULSE
TC = 25°C
100 ms
1 ms
10 ms
1.0
dc
0.1
RDS(on) LIMIT
THERMAL LIMIT
PACKAGE LIMIT
0.01
0.1
10
1.0
VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
ID = 12 A
200
160
120
80
40
0
100
25
Figure 11. Maximum Rated Forward Biased
Safe Operating Area
50
75
100
125
TJ, STARTING JUNCTION TEMPERATURE (°C)
150
Figure 12. Maximum Avalanche Energy versus
Starting Junction Temperature
r(t), NORMALIZED EFFECTIVE
TRANSIENT THERMAL RESISTANCE
1.0
D = 0.5
0.2
0.1
P(pk)
0.1
0.05
0.02
t1
0.01
t2
DUTY CYCLE, D = t1/t2
SINGLE PULSE
0.01
0.00001
0.0001
0.001
0.01
0.1
1.0
t, TIME (SECONDS)
Figure 13. Thermal Response
di/dt
IS
trr
ta
tb
TIME
0.25 IS
tp
IS
Figure 14. Diode Reverse Recovery Waveform
http://onsemi.com
7
RqJC(t) = r(t) RqJC
D CURVES APPLY FOR POWER
PULSE TRAIN SHOWN
READ TIME AT t1
TJ(pk) - TC = P(pk) RqJC(t)
10
MTD2955E
INFORMATION FOR USING THE DPAK SURFACE MOUNT PACKAGE
RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS
Surface mount board layout is a critical portion of the total
design. The footprint for the semiconductor packages must
be the correct size to ensure proper solder connection
6.20
0.244
interface between the board and the package. With the
correct pad geometry, the packages will self align when
subjected to a solder reflow process.
3.0
0.118
2.58
0.101
5.80
0.228
1.6
0.063
6.172
0.243
SCALE 3:1
mm Ǔ
ǒinches
DPAK
POWER DISSIPATION FOR A SURFACE MOUNT DEVICE
will be giving up area on the printed circuit board which can
defeat the purpose of using surface mount technology. For
example, a graph of RqJA versus drain pad area is shown in
Figure 15.
The power dissipation for a surface mount device is a
function of the drain pad size. These can vary from the
minimum pad size for soldering to a pad size given for
maximum power dissipation. Power dissipation for a
surface mount device is determined by TJ(max), the
maximum rated junction temperature of the die, RqJA, the
thermal resistance from the device Junction−to−Ambient,
and the operating temperature, TA. Using the values
provided on the data sheet, PD can be calculated as follows:
R
JA , Thermal Resistance, Junction
to Ambient (C/W)
PD =
100
TJ(max) − TA
Board Material = 0.0625″
G-10/FR-4, 2 oz Copper
1.75 Watts
80
TA = 25°C
°
RqJA
60
3.0 Watts
40
5.0 Watts
θ
The values for the equation are found in the maximum
ratings table on the data sheet. Substituting these values into
the equation for an ambient temperature TA of 25°C, one can
calculate the power dissipation of the device. For a DPAK
device, PD is calculated as follows.
20
0
PD = 150°C − 25°C = 1.75 Watts
71.4°C/W
2
4
6
A, Area (square inches)
8
10
Figure 15. Thermal Resistance versus Drain Pad
Area for the DPAK Package (Typical)
The 71.4°C/W for the DPAK package assumes the use of
the recommended footprint on a glass epoxy printed circuit
board to achieve a power dissipation of 1.75 Watts. There are
other alternatives to achieving higher power dissipation
from the surface mount packages. One is to increase the area
of the drain pad. By increasing the area of the drain pad, the
power dissipation can be increased. Although one can
almost double the power dissipation with this method, one
Another alternative would be to use a ceramic substrate or
an aluminum core board such as Thermal Clad™. Using a
board material such as Thermal Clad, an aluminum core
board, the power dissipation can be doubled using the same
footprint.
http://onsemi.com
8
MTD2955E
SOLDER STENCIL GUIDELINES
pattern of the opening in the stencil for the drain pad is not
critical as long as it allows approximately 50% of the pad to
be covered with paste.
Prior to placing surface mount components onto a printed
circuit board, solder paste must be applied to the pads.
Solder stencils are used to screen the optimum amount.
These stencils are typically 0.008 inches thick and may be
made of brass or stainless steel. For packages such as the
SC−59, SC−70/SOT−323, SOD−123, SOT−23, SOT−143,
SOT−223, SO−8, SO−14, SO−16, and SMB/SMC diode
packages, the stencil opening should be the same as the pad
size or a 1:1 registration. This is not the case with the DPAK
and D2PAK packages. If one uses a 1:1 opening to screen
solder onto the drain pad, misalignment and/or
“tombstoning” may occur due to an excess of solder. For
these two packages, the opening in the stencil for the paste
should be approximately 50% of the tab area. The opening
for the leads is still a 1:1 registration. Figure 16 shows a
typical stencil for the DPAK and D2PAK packages. The
ÇÇ
ÇÇ
ÇÇ
ÇÇ
ÇÇ
ÇÇÇÇÇÇ ÇÇ
ÇÇÇÇÇÇ ÇÇ
ÇÇÇ
ÇÇÇ
ÇÇÇ
ÇÇÇ
SOLDER PASTE
OPENINGS
STENCIL
Figure 16. Typical Stencil for DPAK and
D2PAK Packages
SOLDERING PRECAUTIONS
• When shifting from preheating to soldering, the
The melting temperature of solder is higher than the rated
temperature of the device. When the entire device is heated
to a high temperature, failure to complete soldering within
a short time could result in device failure. Therefore, the
following items should always be observed in order to
minimize the thermal stress to which the devices are
subjected.
• Always preheat the device.
• The delta temperature between the preheat and
soldering should be 100°C or less.*
• When preheating and soldering, the temperature of the
leads and the case must not exceed the maximum
temperature ratings as shown on the data sheet. When
using infrared heating with the reflow soldering
method, the difference shall be a maximum of 10°C.
• The soldering temperature and time shall not exceed
260°C for more than 10 seconds.
maximum temperature gradient shall be 5°C or less.
• After soldering has been completed, the device should
•
be allowed to cool naturally for at least three minutes.
Gradual cooling should be used as the use of forced
cooling will increase the temperature gradient and
result in latent failure due to mechanical stress.
Mechanical stress or shock should not be applied
during cooling.
* Soldering a device without preheating can cause
excessive thermal shock and stress which can result in
damage to the device.
* Due to shadowing and the inability to set the wave height
to incorporate other surface mount components, the D2PAK
is not recommended for wave soldering.
http://onsemi.com
9
MTD2955E
TYPICAL SOLDER HEATING PROFILE
graph shows the actual temperature that might be
experienced on the surface of a test board at or near a central
solder joint. The two profiles are based on a high density and
a low density board. The Vitronics SMD310
convection/infrared reflow soldering system was used to
generate this profile. The type of solder used was 62/36/2
Tin Lead Silver with a melting point between 177−189°C.
When this type of furnace is used for solder reflow work, the
circuit boards and solder joints tend to heat first. The
components on the board are then heated by conduction. The
circuit board, because it has a large surface area, absorbs the
thermal energy more efficiently, then distributes this energy
to the components. Because of this effect, the main body of
a component may be up to 30 degrees cooler than the
adjacent solder joints.
For any given circuit board, there will be a group of
control settings that will give the desired heat pattern. The
operator must set temperatures for several heating zones,
and a figure for belt speed. Taken together, these control
settings make up a heating “profile” for that particular
circuit board. On machines controlled by a computer, the
computer remembers these profiles from one operating
session to the next. Figure 17 shows a typical heating profile
for use when soldering a surface mount device to a printed
circuit board. This profile will vary among soldering
systems but it is a good starting point. Factors that can affect
the profile include the type of soldering system in use,
density and types of components on the board, type of solder
used, and the type of board or substrate material being used.
This profile shows temperature versus time. The line on the
STEP 1
PREHEAT
ZONE 1
“RAMP"
200°C
STEP 5
STEP 4
HEATING
HEATING
ZONES 3 & 6 ZONES 4 & 7
“SPIKE"
“SOAK"
170°C
STEP 2
STEP 3
VENT
HEATING
“SOAK" ZONES 2 & 5
“RAMP"
DESIRED CURVE FOR HIGH
MASS ASSEMBLIES
STEP 6
VENT
205° TO 219°C
PEAK AT
SOLDER JOINT
160°C
150°C
150°C
100°C
140°C
100°C
SOLDER IS LIQUID FOR
40 TO 80 SECONDS
(DEPENDING ON
MASS OF ASSEMBLY)
DESIRED CURVE FOR LOW
MASS ASSEMBLIES
50°C
TMAX
TIME (3 TO 7 MINUTES TOTAL)
Figure 17. Typical Solder Heating Profile
http://onsemi.com
10
STEP 7
COOLING
MTD2955E
PACKAGE DIMENSIONS
DPAK
CASE 369A−13
ISSUE AB
−T−
C
B
V
NOTES:
1. DIMENSIONING AND TOLERANCING PER ANSI
Y14.5M, 1982.
2. CONTROLLING DIMENSION: INCH.
SEATING
PLANE
E
R
4
Z
A
S
1
2
3
U
K
F
J
L
H
D
G
2 PL
0.13 (0.005)
M
T
DIM
A
B
C
D
E
F
G
H
J
K
L
R
S
U
V
Z
INCHES
MIN
MAX
0.235
0.250
0.250
0.265
0.086
0.094
0.027
0.035
0.033
0.040
0.037
0.047
0.180 BSC
0.034
0.040
0.018
0.023
0.102
0.114
0.090 BSC
0.175
0.215
0.020
0.050
0.020
--0.030
0.050
0.138
---
STYLE 2:
PIN 1.
2.
3.
4.
MILLIMETERS
MIN
MAX
5.97
6.35
6.35
6.73
2.19
2.38
0.69
0.88
0.84
1.01
0.94
1.19
4.58 BSC
0.87
1.01
0.46
0.58
2.60
2.89
2.29 BSC
4.45
5.46
0.51
1.27
0.51
--0.77
1.27
3.51
---
GATE
DRAIN
SOURCE
DRAIN
Thermal Clad is a registered trademark of Bergquist Company.
ON Semiconductor and
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks,
copyrights, trade secrets, and other intellectual property. A listing of SCILLC’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. SCILLC
reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any
particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without
limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications
and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC
does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for
surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where
personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and
its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly,
any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture
of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT:
Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada
Email: [email protected]
N. American Technical Support: 800−282−9855 Toll Free
USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81−3−5817−1050
http://onsemi.com
11
ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local
Sales Representative
MTD2955E/D
Similar pages