Features • Number of Keys: • • • • • • • • • • • • • • – One, toggle mode (touch-on/touch-off), plus programmable auto-off delay and external cancel – Configurable as either a single key or a proximity sensor Technology: – Patented spread-spectrum charge-transfer (direct mode) Key outline sizes: – 6 mm x 6 mm or larger (panel thickness dependent); widely different sizes and shapes possible Electrode design: – Solid or ring electrode shapes PCB Layers required: – One Electrode materials: – Etched copper, silver, carbon, Indium Tin Oxide (ITO) Electrode substrates: – PCB, FPCB, plastic films, glass Panel materials: – Plastic, glass, composites, painted surfaces (low particle density metallic paints possible) Panel thickness: – Up to 12 mm glass, 6 mm plastic (electrode size and Cs dependent) Key sensitivity: – Settable via external capacitor (Cs) Interface: – Digital output, active high or active low (hardware configurable) Moisture tolerance: – Good Power: – 1.8V ~ 5.5V; 32 µA at 1.8V Package: – 6-pin SOT23-6 (3 x 3 mm) RoHS compliant – 8-pin UDFN/USON (2 x 2 mm) RoHS compliant Signal processing: – Self-calibration, auto drift compensation, noise filtering One-channel Toggle-mode Touch Sensor IC with Power Management Functions AT42QT1012 9543D–AT42–08/10 1. Pinout and Schematic 1.1 1.1.1 6-pin SOT23-6 OUT 1 VSS 2 SNSK 3 QT1012 1.1.2 Pinout Configurations 6 TIME 5 VDD 4 SNS 8-pin UDFN/USON Pin 1 ID 2 8 SNS 7 VDD 3 6 TIME 4 5 OUT SNSK 1 N/C 2 N/C VSS QT1012 AT42QT1012 9543D–AT42–08/10 AT42QT1012 1.2 Pin Descriptions Table 1-1. Pin Listing If Unused, Connect To... 6-Pin 8-Pin Name Type Description 1 5 OUT O (1) 2 4 Vss P 3 1 SNSK I/O Sense pin. To Cs capacitor and to sense electrode Cs + key 4 8 SNS I/O Sense pin. To Cs capacitor and multiplier configuration resistor (Rm). Rm must be fitted and connected to either VSS or VDD. See Section 3.11.4 on page 13 for details. Cs 5 7 Vdd P Power 6 6 TIME I Timeout configuration pin. Must be connected to either VSS, VDD, OUT or an RC network. See Section 3.11 on page 11 for details. – 2 N/C – Not connected Do not connect – 3 N/C – Not connected Do not connect Output state. To switched circuit and output polarity selection resistor (Rop) Ground 1. I/O briefly on power-up 1.3 1.3.1 I Input only I/O Input and output O Output only, push-pull P Ground or power Schematics 6-pin SOT23-6 Figure 1-1. Basic Circuit Configuration (active high output, toggle on/off, no auto switch off) Note: bypass capacitor to be tightly wired between VDD and VSS and kept close to pin 5. VDD SENSE ELECTRODE Cby 5 VDD RS 3 OUT 1 SNSK CS 4 SNS Rop Rm TIME 6 VSS 2 3 9543D–AT42–08/10 1.3.2 8-pin UDFN/USON Figure 1-2. Basic Circuit Configuration (active high output, toggle on/off, no auto switch off) Note: bypass capacitor to be tightly wired between VDD and VSS and kept close to pin 7. VDD SENSE ELECTRODE Cby 7 VDD RS 1 OUT 5 SNSK CS 8 SNS Rop 2 Rm 3 N/C TIME 6 N/C VSS 4 Re Figure 1-1 on page 3 and Figure 1-2, check the following sections for component values: • Cs capacitor (Cs) – see Section 4.2 on page 20 • Sample resistor (Rs) – see Section 4.3 on page 20 • Voltage levels – see Section 4.4 on page 20 • Output polarity selection resistor (Rop) – see Section 3.9 on page 10 • Rm resistor – see Section 3.11.2 on page 11 • Bypass capacitor (Cby) – see page 21 4 AT42QT1012 9543D–AT42–08/10 AT42QT1012 2. Overview of the AT42QT1012 2.1 Introduction The AT42QT1012 (QT1012) is a single key device featuring a touch on/touch off (toggle) output with a programmable auto switch-off capability. The QT1012 is a digital burst mode charge-transfer (QT™) sensor designed specifically for touch controls. It includes all hardware and signal processing functions necessary to provide stable sensing under a wide variety of changing conditions; only low cost, noncritical components are required for operation. With its tiny low-cost packages, this device can suit almost any product needing a power switch or other toggle-mode controlled function, especially power control of small appliances and battery-operated products. A unique “green” feature of the QT1012 is the timeout function, which can turn off power after a time delay. Like all QTouch™ devices, the QT1012 features automatic self-calibration, drift compensation, and spread-spectrum burst modulation in order to provide for the most reliable touch sensing possible. 2.2 Basic Operation Figure 1-1 on page 3 and Figure 1-2 on page 4 show basic circuits for the 6-pin and 8-pin devices. The QT1012 employs bursts of charge-transfer cycles to acquire its signal. Burst mode permits power consumption in the microamp range, dramatically reduces RF emissions, lowers susceptibility to EMI, and yet permits excellent response time. Internally the signals are digitally processed to reject impulse noise, using a “consensus” filter which requires four consecutive confirmations of a detection before the output is activated. The QT switches and charge measurement hardware functions are all internal to the QT1012. 2.3 Electrode Drive Figure 2-1 on page 6 shows the sense electrode connections (SNS, SNSK) for the QT1012. For optimum noise immunity, the electrode should only be connected to the SNSK pin. In all cases the sample capacitor Cs should be much larger than the load capacitance (Cx). Typical values for Cx are 5 – 20 pF while Cs is usually 2.2 – 50 nF. Note: Cx is not a physical discrete component on the PCB, it is the capacitance of the touch electrode and wiring. It is show in Figure 2-1 on page 6 to aid understanding of the equivalent circuit. Increasing amounts of Cx destroy gain, therefore it is important to limit the amount of load capacitance on both SNS terminals. This can be done, for example, by minimizing trace lengths and widths and keeping these traces away from power or ground traces or copper pours. The traces, and any components associated with SNS and SNSK, will become touch sensitive and should be treated with caution to limit the touch area to the desired location. To endure that the correct output mode is selected at power-up, the OUT trace should also be carefully routed. 5 9543D–AT42–08/10 A series resistor, Rs, should be placed in line with SNSK to the electrode to suppress electrostatic discharge (ESD) and electromagnetic compatibility (EMC) effects. Figure 2-1. Sense Connections VDD SENSE ELECTRODE Cby 5 VDD RS 3 OUT 1 SNSK CS 4 SNS Cx TIME 6 VSS 2 2.4 2.4.1 Sensitivity Introduction The sensitivity on the QT1012 is a function of things like the value of Cs, electrode size and capacitance, electrode shape and orientation, the composition and aspect of the object to be sensed, the thickness and composition of any overlaying panel material, and the degree of ground coupling of both sensor and object. 2.4.2 Increasing Sensitivity In some cases it may be desirable to increase sensitivity; for example, when using the sensor with very thick panels having a low dielectric constant, or when the device is used as a proximity sensor. Sensitivity can often be increased by using a larger electrode or reducing panel thickness. Increasing electrode size can have diminishing returns, as high values of Cx will reduce sensor gain. The value of Cs also has a dramatic effect on sensitivity, and this can be increased in value with the trade-off of a slower response time and more power. Increasing the electrode's surface area will not substantially increase touch sensitivity if its diameter is already much larger in surface area than the object being detected. Panel material can also be changed to one having a higher dielectric constant, which will better help to propagate the field. Ground planes around and under the electrode and its SNSK trace will cause high Cx loading and destroy gain. The possible signal-to-noise ratio benefits of ground area are more than negated by the decreased gain from the circuit, and so ground areas around electrodes are discouraged. Metal areas near the electrode will reduce the field strength and increase Cx loading and should be avoided, if possible. Keep ground away from the electrodes and traces. 2.4.3 6 Decreasing Sensitivity In some cases the QT1012 may be too sensitive. In this case gain can be easily lowered further by decreasing Cs. AT42QT1012 9543D–AT42–08/10 AT42QT1012 3. Operation Specifics 3.1 3.1.1 Acquisition Modes Introduction The OUT pin of the QT1012 can be configured to be active high or active low. • If active high then: – “on” is high – “off” is low • If active low then: – “on” is low – “off” is high 3.1.2 OUT Pin The QT1012 runs in Low Power (LP) mode. In this mode it sleeps for approximately 80 ms at the end of each burst, saving power but slowing response. On detecting a possible key touch, it temporarily switches to fast mode until either the key touch is confirmed or found to be spurious (via the detect integration process). • If the touch is confirmed, the OUT pin is toggled and the QT1012 returns to LP mode (see Figure 3-1). • If the touch is not valid then the chip returns to LP mode but the OUT pin remains unchanged (see Figure 3-2 on page 7). Low Power Mode: Touch Confirmed (Output in Off Condition) SNSK ~80 ms Key touch Figure 3-1. Sleep Sleep Fast detect integrator Sleep OUT SNSK Low Power Mode: Touch Denied (Output in Off Condition) ~80 ms Key touch Figure 3-2. Sleep Sleep Fast detect integrator Sleep Sleep OUT 7 9543D–AT42–08/10 3.2 Detect Threshold The device detects a touch when the signal has crossed a threshold level. The threshold level is fixed at 10 counts. 3.3 Detect Integrator It is desirable to suppress detections generated by electrical noise or from quick brushes with an object. To accomplish this, the QT1012 incorporates a detect integration (DI) counter that increments with each detection until a limit is reached, after which the output is activated. If no detection is sensed prior to the final count, the counter is reset immediately to zero. In the QT1012, the required count is four. The DI can also be viewed as a “consensus filter” that requires four successive detections to create an output. 3.4 Recalibration Timeout If an object or material obstructs the sense electrode the signal may rise enough to create a detection, preventing further operation. To stop this, the sensor includes a timer which monitors detections. If a detection exceeds the timer setting, the sensor performs a full recalibration. This does not toggle the output state but ensures that the QT1012 will detect a new touch correctly. The timer is set to activate this feature after ~60s. This will vary slightly with Cs. 3.5 Forced Sensor Recalibration The QT1012 has no recalibration pin; a forced recalibration is accomplished when the device is powered up or after the recalibration timeout. However, supply drain is low so it is a simple matter to treat the entire IC as a controllable load; driving the QT1012’s Vdd pin directly from another logic gate or a microcontroller port will serve as both power and “forced recalibration”. The source resistance of most CMOS gates and microcontrollers is low enough to provide direct power without a problem. 3.6 Drift Compensation Signal drift can occur because of changes in Cx and Cs over time. It is crucial that drift be compensated for, otherwise false detections, nondetections, and sensitivity shifts will follow. Drift compensation (Figure 3-3 on page 9) is performed by making the reference level track the raw signal at a slow rate, but only while there is no detection in effect. The rate of adjustment must be performed slowly, otherwise legitimate detections could be ignored. The QT1012 drift compensates using a slew-rate limited change to the reference level; the threshold and hysteresis values are slaved to this reference. Once an object is sensed, the drift compensation mechanism ceases since the signal is legitimately high, and therefore should not cause the reference level to change. 8 AT42QT1012 9543D–AT42–08/10 AT42QT1012 Figure 3-3. Drift Compensation S ignal H ysteresis Threshold R eference Output The QT1012's drift compensation is asymmetric; the reference level drift-compensates in one direction faster than it does in the other. Specifically, it compensates faster for decreasing signals than for increasing signals. Increasing signals should not be compensated for quickly, since an approaching finger could be compensated for partially or entirely before even approaching the sense electrode. However, an obstruction over the sense pad, for which the sensor has already made full allowance, could suddenly be removed leaving the sensor with an artificially elevated reference level and thus become insensitive to touch. In this latter case, the sensor will compensate for the object's removal very quickly. With large values of Cs and small values of Cx, drift compensation will appear to operate more slowly than with the converse. Note that the positive and negative drift compensation rates are different. 3.7 Response Time The QT1012's response time is highly dependent on the run mode and burst length, which in turn is dependent on Cs and Cx. With increasing Cs, response time slows, while increasing levels of Cx reduce response time. 3.8 Spread Spectrum The QT1012 modulates its internal oscillator by ±7.5 percent during the measurement burst. This spreads the generated noise over a wider band, reducing emission levels. This also reduces susceptibility since there is no longer a single fundamental burst frequency. 9 9543D–AT42–08/10 3.9 Output Polarity Selection The output (OUT pin) of the QT1012 can be configured to have an active high or active low output by means of the output configuration resistor Rop. The resistor is connected between the output and either Vss or Vdd (see Figure 3-4 and Table 3-1). A typical value for Rop is 100 k. Figure 3-4. Output Polarity (6-pin SOT23) SENSE ELECTRODE VDD Cby 100 nF 5 RS VDD Rop 3 SNSK Vop CS 4 SNS OUT Rm 1 TIME 6 VSS 2 Table 3-1. Output Configuration Name (Vop) Function (Output Polarity) Vss Active high Vdd Active low Note that some devices such as Digital Transistors have an internal biasing network that will naturally pull the OUT pin to its inactive state. If these are being used then the resistor Rop is not required (see Figure 3-5). Figure 3-5. Output Connected to Digital Transistor (6-pin SOT23) SENSE ELECTRODE VDD Cby 100 nF 5 RS VDD Load 3 SNSK CS 4 SNS OUT 1 TIME 6 Rm VSS 2 10 AT42QT1012 9543D–AT42–08/10 AT42QT1012 3.10 Output Drive The OUT pin can sink or source up to 2 mA. When a large value of Cs (>20 nF) is used the OUT current should be limited to <1 mA to prevent gain-shifting side effects, which happen when the load current creates voltage drops on the die and bonding wires; these small shifts can materially influence the signal level to cause detection instability. 3.11 Auto Off Delay 3.11.1 Introduction In addition to toggling the output on/off with a key touch, the QT1012 can automatically switch the output off after a time, typically ±10 percent of the nominal stated time. This feature can be used to save power in situations where the switched device could be left on inadvertently. The QT1012 has: • three predefined delay times (Section 3.11.2) • the ability to set a user-programmed delay (Section 3.11.3 on page 12) • the ability to override the auto off delay (Section 3.11.5 on page 17) The TIME and SNS pins are used to configure the Auto Off delay and must always be connected in one of the ways described in Section 3.11.2. 3.11.2 Auto Off – Predefined Delay To configure the predefined delay the TIME pin is hard wired to Vss, Vdd or OUT as shown in Table 3-2 on page 12 and Table 3-3 on page 12. This provides nominal values of 15 minutes, 60 minutes or infinity (remains on until toggled off). A single 1 M resistor (Rm) is connected between the SNS pin and the logic level Vm to provide three auto off functions: delay multiplication, delay override and delay retriggering. On power-up the logic level at Vm is assessed and the delay multiplication factor is set to x1 or x24 accordingly (see Figure 3-6 on page 12, Table 3-2 on page 12 and Table 3-3 on page 12). At the end of each acquisition cycle the logic level of Vm is monitored to see if an Auto off delay override is required (see Section 3.11.5 on page 17). Setting the delay multiplier to x24 will decrease the key sensitivity. To compensate, it may be necessary to increase the value of Cs. 11 9543D–AT42–08/10 Figure 3-6. Predefined Delay SENSE ELECTRODE VDD Cby 100 nF 5 RS VDD 3 SNSK CS 4 SNS Rm OUT 1 TIME 6 Vt VSS Rop 2 Vm Table 3-2. Vt Infinity (remain on until toggled to off) Vdd 15 minutes OUT 60 minutes Vt Predefined Auto-off Delay (Active Low Output) Auto-off Delay (to) Vss 15 minutes Vdd Infinity (remain on until toggled to off) OUT 60 minutes Table 3-4. 12 Auto-off Delay (to) Vss Table 3-3. 3.11.3 Predefined Auto-off Delay (Active High Output) Auto-off Delay Multiplier Vm Auto-off Delay Multiplier Vss to x 1 Vdd to x 24 Auto Off – User-programmed Delay If a user-programmed delay is required, a RC network (resistor and capacitor) can be used to set the auto-off delay (see Table 3-5 on page 13 and Figure 3-7 on page 13). The delay time is dependent on the RC time constant (Rt x Ct), the output polarity and the supply voltage. Section 3.11.4 on page 13 gives full details of how to configure the QT1012 to have auto-off delay times ranging from minutes to hours. AT42QT1012 9543D–AT42–08/10 AT42QT1012 Figure 3-7. Programmable Delay SENSE ELECTRODE VDD 5 RS VDD 3 SNSK CS 4 SNS OUT 1 Rt Rm TIME 6 VSS Ct Rop 2 Vm 3.11.4 Configuring the User-programmed Auto-off Delay The QT1012 can be configured to give auto-off delays ranging from minutes to hours by means of a simple RC network and the delay multiplier input. With the delay multiplier set at x1 the auto-off delay is calculated as follows: Rt Ct K Delay value = integer value of ------------------- x 15 seconds Delay K 15 And Rt x Ct = --------------------------Note: Rt is in k, Ct is in nF, Delay is in seconds. K values are obtained from Figure 3-8 on page 14. Rt Ct K To ensure correct operation it is recommended that the value of ------------------- is between 4 and 240. Values outside this range may be interpreted as the hard wired options TIME linked to OUT and TIME linked to “off” respectively, causing the QT1012 to use the relevant predefined auto-off delays. Table 3-5. Programmable Auto-off Delay (Example) Vm = Vss (delay multiplier = 1), Vdd = 3.5V Output Type Auto Off Delay (Seconds) Active high (Rt x Ct x 15) / 19 Active low (Rt x Ct x 15) / 22 K values (19 and 22) are obtained from Figure 3-8 on page 14. Note: Rt is in k, Ct is in nF. 13 9543D–AT42–08/10 Figure 3-8. Typical Values of K Versus Supply Voltage Active Low Output Active High Output 24 19.4 19.35 RC divisor (K) RC divisor (K) 23 22 21 19.3 19.25 19.2 19.15 20 19.1 19 19.05 2 2.5 3 3.5 4 4.5 5 2 2.5 VDD (Volts) 3 3.5 4 4.5 5 VDD (Volts) The charts in Figure 3-8 show typical values of K versus supply voltage for a QT1012 with active high or active low output. Example using the formula to calculate Rt and Ct Requirements: • Active high output (Vop connected to VSS) • Auto-off delay nominal 45 minutes • VDD = 3.5V Proceed as follows: 1. Calculate Auto-off delay in seconds 45 x 60 = 2700 2. Obtain K from Figure 3-8, K= 22.8 2700 22.8 15 3. Calculate Rt x Ct = ------------------------------- = 4104 4. Decide on a value for Rt or Ct (for example, Ct = 47 nF) 4104 47 RtxCt Verify that ---------------- = 179 (which is between 4 and 240) K 5. Calculate Rt = ------------- = 87 k 6. As an alternative to calculation, Figure 3-9 and Figure 3-10 on page 16 show charts of typical curves of auto-off delay against resistor and capacitor values for active high and active low outputs at various values of VDD (delay multiplier = x1). 14 AT42QT1012 9543D–AT42–08/10 AT42QT1012 Figure 3-9. Auto-off Delay, Active High Output Vm = Vss (delay multiplier = x1) 4V Active High 5V Active High 4000 3500 Ct = 100nF Ct = 47nF Ct = 100nF Ct = 22nF Auto Off Delay (seconds) Auto Off Delay (seconds) Ct = 47nF 3500 3000 2500 2000 1500 Ct = 10nF 1000 500 Ct = 22nF 3000 2500 2000 Ct = 10nF 1500 1000 500 0 0 0 50 100 150 200 250 0 50 Timing Resistor Rt (K ohms) 100 150 200 250 Timing Resistor Rt (K ohms) 3V Active High 2V Active High 4000 4000 Ct = 47nF Ct = 100nF 3500 Ct = 22nF Ct = 47nF 3500 Auto Off Delay (seconds) Auto Off Delay (seconds) Ct = 22nF 3000 2500 2000 Ct = 10nF 1500 1000 500 3000 Ct = 100nF 2500 2000 Ct = 10nF 1500 1000 500 0 0 0 50 100 150 Timing Resistor Rt (K ohms) 200 250 0 50 100 150 200 250 Timing Resistor Rt (K ohms) 15 9543D–AT42–08/10 Figure 3-10. Auto-off Delay, Active Low Output Vm = Vss (delay multiplier = x1) 4V Active Low 5V Active Low 4000 4000 3000 Ct = 100nF 2500 2000 Ct = 10nF 1500 1000 500 3000 Ct = 100nF 2500 2000 Ct = 10nF 1500 1000 500 0 0 0 50 100 150 200 250 0 50 Timing Resistor Rt (K ohms) 100 150 200 250 Timing Resistor Rt (K ohms) 2V Active Low 3V Active Low 3500 3500 Ct = 47nF Ct = 22nF Ct = 47nF Ct = 22nF 3000 3000 Ct = 100nF Auto Off Delay (seconds) Auto Off Delay (seconds) Ct = 22nF Ct = 47nF 3500 Auto Off Delay (seconds) Auto Off Delay (seconds) Ct = 22nF Ct = 47nF 3500 2500 2000 Ct = 10nF 1500 1000 500 Ct = 100nF 2500 2000 Ct = 10nF 1500 1000 500 0 0 0 50 100 150 200 250 0 Timing Resistor Rt (K ohms) 50 100 150 200 250 Timing Resistor Rt (K ohms) Example using a chart to calculate Rt and Ct Requirements: • Active low output (Vop connected to VSS) • Auto-off delay 25 minutes • VDD = 4V 1. Calculate Auto-off delay in seconds 25 x 60 = 1500. 1500 1 2. Find ------------- = 1500 on the 4V chart in Figure 3-10. 3. This shows the following suitable Ct / Rt combinations: – 100 nF / 20 k – 47 nF / 40 k – 22 nF / 90 k – 10 nF / 190 k Note: the Auto-off delay times shown are nominal and will vary from chip to chip and with capacitor and resistor tolerance. 16 AT42QT1012 9543D–AT42–08/10 AT42QT1012 3.11.5 Auto Off – Overriding the Auto Off Delay In normal operation the QT1012 output is turned off automatically after the auto-off delay. In some applications it may be useful to extend the auto-off delay (“sustain” function) or to switch the output off immediately (“cancel” function). This can be achieved by pulsing the voltage on the delay multiplier resistor Rm as shown in Figure 3-11 and Figure 3-12 on page 18. To ensure the pulse is detected it must be present for typical times as shown in Table 3-6. Table 3-6. Time Delay Pulse Pulse Duration Action tp – series of short pulses, typically 65 ms “Sustain”/retrigger (reload auto-off delay counter) tp – long pulse, typically 250 ms “Cancel”/switch output to off state and inhibit further touch detection until Vm returns to original state While Vm is held in the override state the QT1012 inhibits bursts and waits for Vm to return to its original state. When Vm returns to its original state the QT1012 performs a sensor recalibration before continuing in its current output state. Figure 3-11. Override Pulse (Delay Multiplier x1) SENSE ELECTRODE VDD 5 RS VDD 3 SNSK CS 4 SNS Rm VDD Vm OUT 1 TIME 6 VSS Rop 2 VSS Tp 17 9543D–AT42–08/10 Figure 3-12. Override Pulse (Delay Multiplier x24) SENSE ELECTRODE VDD 5 RS VDD 3 SNSK CS 4 SNS OUT 1 TIME 6 Rm VSS Rop 2 VDD Vm VSS Tp Figure 3-13 shows override pulses being applied to a QT1012 with delay multiplier set to x1. Figure 3-13. Overriding Auto Off O OUT P P P toff Vm Bursts SNSK C C C C override (reload auto off delay) PP- –override (reload auto off delay) OO- –switch output off off (toff burst time + 50ms) switch output CC- –sensor recalibration sensor recalibration 18 AT42QT1012 9543D–AT42–08/10 AT42QT1012 3.12 Examples of Typical Applications Figure 3-14. Application 1 Active low, driving PNP transistor, auto off time 375s x 24 = 9000s = 2.5 hours +3V 100nF Rm 1M SENSE ELECTRODE DTA143 5 VDD RS 3 OUT 1 SNSK CS 4 Rt SNS 10k TIME 6 2.2k Ct VSS Load 47nF 2 Auto off time obtained from 3V chart in Figure 3-10 on page 16 Figure 3-15. Application 2 Active high, driving high impedance, auto off time 315s x 1 = 5.25 minutes +5V 100nF SENSE ELECTRODE 5 VDD Rs 3 OUT 1 SNSK CS 4 Rt SNS 10k TIME 6 Rm 1M VSS Rop Ct 100k 47nF 2 Auto off time obtained from 5V chart in Figure 3-9 on page 15 19 9543D–AT42–08/10 4. Circuit Guidelines 4.1 More Information Refer to Application Note QTAN0002, Secrets of a Successful QTouch™ Design and the Touch Sensors Design Guide (both downloadable from the Atmel® website), for more information on construction and design methods. 4.2 Sample Capacitor Cs is the charge sensing sample capacitor. The required Cs value depends on the thickness of the panel and its dielectric constant. Thicker panels require larger values of Cs. Typical values are 2.2 nF to 50 nF depending on the sensitivity required; larger values of Cs demand higher stability and better dielectric to ensure reliable sensing. The Cs capacitor should be a stable type, such as X7R ceramic or PPS film. For more consistent sensing from unit to unit, 5 percent tolerance capacitors are recommended. X7R ceramic types can be obtained in 5 percent tolerance at little or no extra cost. In applications where high sensitivity (long burst length) is required the use of PPS capacitors is recommended. For battery powered operation a higher value sample capacitor may be required. 4.3 Rs Resistor Series resistor Rs is in line with the electrode connection and should be used to limit ESD currents and to suppress radio frequency interference (RFI). It should be approximately 4.7 k to 33 k. Although this resistor may be omitted, the device may become susceptible to external noise or RFI. See Application Note QTAN0002, Secrets of a Successful QTouch™ Design, for details of how to select these resistors. 4.4 Power Supply and PCB Layout See Section 5.2 on page 22 for the power supply range. If the power supply is shared with another electronic system, care should be taken to ensure that the supply is free of digital spikes, sags, and surges which can adversely affect the QT1012. The QT1012 will track slow changes in Vdd, but it can be badly affected by rapid voltage fluctuations. It is highly recommended that a separate voltage regulator be used just for the QT1012 to isolate it from power supply shifts caused by other components. If desired, the supply can be regulated using a Low Dropout (LDO) regulator, although such regulators often have poor transient line and load stability. See Application Note QTAN0002, Secrets of a Successful QTouch™ Design, for further information on power supply considerations. Parts placement: The chip should be placed to minimize the SNSK trace length to reduce low frequency pickup, and to reduce stray Cx which degrades gain. The Cs and Rs resistors (see Figure 1-1 on page 3) should be placed as close to the body of the chip as possible so that the trace between Rs and the SNSK pin is very short, thereby reducing the antenna-like ability of this trace to pick up high frequency signals and feed them directly into the chip. A ground plane can be used under the chip and the associated discrete components, but the trace from the Rs resistor and the electrode should not run near ground, to reduce loading. For best EMC performance the circuit should be made entirely with SMT components. 20 AT42QT1012 9543D–AT42–08/10 AT42QT1012 Electrode trace routing: Keep the electrode trace (and the electrode itself) away from other signal, power, and ground traces including over or next to ground planes. Adjacent switching signals can induce noise onto the sensing signal; any adjacent trace or ground plane next to, or under, the electrode trace will cause an increase in Cx load and desensitize the device. Bypass Capacitor: Important – For proper operation a 100 nF (0.1 µF) ceramic bypass capacitor must be used directly between Vdd and Vss, to prevent latch-up if there are substantial Vdd transients; for example, during an ESD event. The bypass capacitor should be placed very close to the Vss and Vdd pins. 4.5 Power On On initial power up, the QT1012 requires approximately 250 ms to power on to allow power supplies to stabilize. During this time the OUT pin state is not valid and should be ignored. Note that recalibration takes approximately 200 ms, so the QT1012 takes approximately 450 ms in total from initial power on to become active. 21 9543D–AT42–08/10 5. Specifications 5.1 Absolute Maximum Specifications Operating temperature -40°C to +85°C Storage temperature -55°C to +125°C VDD 0 to +6.5V Max continuous pin current, any control or drive pin ±20 mA Short circuit duration to Vss, any pin Infinite Short circuit duration to Vdd, any pin Infinite Voltage forced onto any pin -0.6V to (VDD + 0.6) Volts CAUTION: Stresses beyond those listed under Absolute Maximum Specifications may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum specification conditions for extended periods may affect device reliability 5.2 Recommended Operating Conditions VDD +1.8 to 5.5V Short-term supply ripple + noise ±20 mV Long-term supply stability ±100 mV Cs value 2.2 to 50 nF Cx value 5 to 20 pF 5.3 AC Specifications Vdd = 3.0V, Cs = 10 nF, Cx = 5 pF, Ta = recommended range, unless otherwise noted Parameter 22 Description TRC Recalibration time TPC Min Typ Max Units Notes 200 ms Cs, Cx dependent Charge duration 3 µs ±7.5% spread spectrum variation TPT Transfer duration 6 µs ±7.5% spread spectrum variation TG1 Time between end of burst and start of the next (Fast mode) 2.6 ms TG2 Time between end of burst and start of the next (LP mode) 80 ms Increases with decreasing VDD TBL Burst length 1.86 ms VDD, Cs and Cx dependent. See Section 4.2 for capacitor selection. TR Response time 100 ms AT42QT1012 9543D–AT42–08/10 AT42QT1012 5.4 Signal Processing Vdd = 3.0V, Cs = 10 nF, Cx = 5 pF, Ta = recommended range, unless otherwise noted Description Min Typ Max Units Threshold differential 10 counts Hysteresis 2 counts Consensus filter length 4 samples 5.5 Notes DC Specifications Vdd = 3.0V, Cs = 4.7 nF, Cx = 5 pF, short charge pulse, Ta = recommended range, unless otherwise noted Parameter VDD IDD Description Supply voltage Min 1.8 Supply turn-on slope VIL Low input logic level VHL High input logic level VOL Low output voltage VOH High output voltage IIL Input leakage current CX Load capacitance range AR Acquisition resolution Max Units 5.5 V 32 36 59 88 124 Supply current VDDS Typ 100 0.2 Vdd 0.3 Vdd 0.7 Vdd 0.6 Vdd 0.6 VDD-0.7 0 9 Notes µA 1.8V 2.0V 3.0V 4.0V 5.0V V/s Required for proper start-up V Vdd = 1.8V – 2.4V Vdd = 2.4V – 5.5V V Vdd = 1.8V – 2.4V Vdd = 2.4V – 5.5V V OUT, 4 mA sink V OUT, 1 mA source ±1 µA 100 pF 14 bits 23 9543D–AT42–08/10 5.6 5.6.1 Mechanical Dimensions 6-pin SOT23 D 5 6 E E1 A 4 A2 Pin #1 ID b A1 3 2 0.10 C SEATING PLANE A 1 A C Side View e Top View A2 A 0.10 C SEATING PLANE c 0.25 O C A1 C View A-A SEATING PLANE SEE VIEW B L View B COMMON DIMENSIONS (Unit of Measure = mm) SYMBOL MIN A Notes: 1. This package is compliant with JEDEC specification MO-178 Variation AB 2. Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrustion or gate burrs shall not exceed 0.25 mm per end. 3. Dimension b does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum b dimension by more than 0.08 mm 4. Die is facing down after trim/form. NOM – – MAX A1 0 – 0.15 A2 0.90 – 1.30 D 2.80 2.90 3.00 E 2.60 2.80 3.00 E1 1.50 1.60 1.75 L 0.30 0.45 0.55 e NOTE 1.45 2 0.95 BSC b 0.30 – 0.50 c 0.09 – 0.20 θ 0° – 8° 3 6/30/08 Package Drawing Contact: [email protected] 24 TITLE 6ST1, 6-lead, 2.90 x 1.60 mm Plastic Small Outline Package (SOT23) GPC TAQ DRAWING NO. REV. 6ST1 A AT42QT1012 9543D–AT42–08/10 AT42QT1012 5.6.2 8-pin UDFN/USON 8 7 6 8x 5 0.05 c c 0.05 c E SIDE VIEW Pin 1 ID 1 2 3 4 D A1 TOP VIEW A D2 e 8 5 COMMON DIMENSIONS (Unit of Measure = mm) K SYMBOL E2 C0.2 4 1 L b BOTTOM VIEW MIN NOM MAX A – – 0.60 A1 0.00 – 0.05 b 0.20 – 0.30 D 1.95 2.00 2.05 D2 1.40 1.50 1.60 E 1.95 2.00 2.05 E2 0.80 0.90 1.00 e – 0.50 – L 0.20 0.30 0.40 K 0.20 – – NOTE Note: 1. ALL DIMENSIONS ARE IN mm. ANGLES IN DEGREES. 2. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS COPLANARITY SHALL NOT EXCEED 0.05 mm. 3. WARPAGE SHALL NOT EXCEED 0.05 mm. 4. REFER JEDEC MO-236/MO-252 TITLE Package Drawing Contact: [email protected] 8PAD, 2x2x0.6 mm body, 0.5 mm pitch, 0.9x1.5 mm exposed pad, Saw singulated Thermally enhanced plastic ultra thin dual flat no lead package (UDFN/USON) GPC YAG 12/17/09 DRAWING NO. REV. 8MA4 A 25 9543D–AT42–08/10 5.7 5.7.1 Part Marking AT42QT1012– 6-pin SOT23-6 Pin 1 ID 5.7.2 1012 AT42QT1012– 8-pin UDFN/USON Abbreviated Part Number: 1012 AT42QT1012 Class code (H = Industrial, green NiPdAu) Pin 1 5.9 Assembly Location Code (Example: “C” shown) Lot Number Trace code (Variable text) Last Digit of Year (Variable text) Part Number Part Number Description AT42QT1012-TSHR 6-pin SOT23 RoHS compliant IC AT42QT1012-MAH 8-pin UDFN/USON RoHS compliant IC Moisture Sensitivity Level (MSL) MSL Rating MSL1 26 Die Revision (Example: “E” shown) HEC YZZ Pin 1 ID 5.8 Abbreviated Part Number: AT42QT1012 Peak Body Temperature o 260 C Specifications IPC/JEDEC J-STD-020 AT42QT1012 9543D–AT42–08/10 AT42QT1012 Associated Documents • Application Note – QTAN0002, Secrets of a Successful QTouch™ Design • User Guide – Touch Sensors Design Guide Revision History Revision No. History Revision A – August 2009 Initial release for chip revision 2.4 Revision B – September 2009 Changes to Cs value. Revision C – May 2010 Updated for chip revision 3.1 Revision D – August 2010 Updated for chip revision 3.3 27 9543D–AT42–08/10 Headquarters International Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 Atmel Asia Unit 01-05 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong Kowloon Hong Kong Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-enYvelines Cedex France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11 Atmel Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 Technical Support [email protected] Sales Contact www.atmel.com/contacts Touch Technology Division 1560 Parkway Solent Business Park Whiteley Fareham Hampshire PO15 7AG United Kingdom Tel: (44) 23-8056-5600 Fax: (44) 1489 557 066 Product Contact Web Site www.atmel.com Literature Requests www.atmel.com/literature Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL’S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL’S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel’s products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. © 2010 Atmel Corporation. All rights reserved. Atmel®, Atmel logo and combinations thereof, QTouch® and others are registered trademarks, QT ™ and others are trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be registered trademarks or trademarks of others. 9543D–AT42–08/10