ISL8117 Datasheet

DATASHEET
Synchronous Step-down PWM Controller
ISL8117
Features
The ISL8117 is a synchronous buck controller to generate POL
voltage rails and bias voltage rails for a wide variety of
applications in industrial and general purpose segments. Its
wide input and output voltage ranges make it suitable for
telecommunication and after-market automotive applications.
• Wide input voltage range: 4.5V to 60V
The ISL8117 uses the valley current modulation technique to
bring hassle-free power supply design with minimal number of
components and complete protection from unwanted events.
• Programmable soft-start
The ISL8117 offers programmable soft-start and enable
functions along with a power-good indicator for ease of supply
rail sequencing and other housekeeping requirements. In ideal
situations, a complete power supply circuit can be designed
with 10 external components and provide OV/OC/OT
protections in a space conscious 16 Ld 4mmx4mm QFN or
easy to assemble 6.4mmx5mm 16 Ld HTSSOP package. Both
packages use an EPAD to improve thermal dissipation and
noise immunity. Low pin count, less number of external
components and default internal values, makes the ISL8117
an ideal solution for quick to market simple power supply
designs. The ISL8117 utilizes internal loop compensation and
single resistor settings for other functions such as operating
frequency and overcurrent protection. Its current mode control
with VIN feed-forward enables it to cover various applications
even with fixed internal compensations. The unique
DEM/Skipping mode at light-load dramatically lowers standby
power consumption with consistent output ripple over different
load levels.
Related Literature
• Wide output voltage range: 0.6V to 54V
• Light-load efficiency enhancement
- Low ripple diode emulation mode with pulse skipping
• Supports prebiased output with SR soft-start
• Programmable frequency: 100kHz to 2MHz
• External sync
• PGOOD indicator
• Forced PWM
• Adaptive shoot-through protection
• No external current sense resistor
- Use lower MOSFET rDS(ON)
• Complete protection
- Overcurrent, overvoltage, over-temperature, undervoltage
• Pb-free (RoHS compliant)
Applications
• PLC and factory automation
• Amusement machines
• Security surveillance
• Server and data centers
• Switcher and routers
• UG020, “ISL8117EVAL2Z Evaluation Board User Guide”
• Telecom and datacom
• UG021, “ISL8117DEMO2Z Demonstration Board User Guide”
• LED panels
• UG030, “ISL8117EVAL1Z Evaluation Board User Guide”
• UG031, “ISL8117DEMO1Z Demonstration Board User Guide”
VIN
100
VIN 16
1 EXTBIAS
98
BOOT 15
2 EN
UGATE 14
4 MOD
SYNC
PHASE 13
VOUT
SGND
5 PGOOD
6 RT
ISEN 12
VCC5V 11
EFFICIENCY (%)
96
3 CLKOUT
94
92
90
88
7 SS/TRK
8 FB
LGATE
10
OCS
VIN = 36V V = 48V
IN
PGND 9
84
0
FIGURE 1. TYPICAL APPLICATION
June 4, 2015
FN8666.3
VIN = 18V
86
VIN = 60V
VIN = 24V
1
2
4
6
8
10
OUTPUT CURRENT (A)
12
14
16
FIGURE 2. EFFICIENCY
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-468-3774 | Copyright Intersil Americas LLC 2015. All Rights Reserved
Intersil (and design) is a trademark owned by Intersil Corporation or one of its subsidiaries.
All other trademarks mentioned are the property of their respective owners.
ISL8117
Table of Contents
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Pin Configurations. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Pin Descriptions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Typical Application Schematics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Thermal Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Recommended Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Electrical Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Typical Performance Curves . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Functional Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
General Description. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Input Voltage Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Internal 5V Linear Regulator (VCC5V) and External VCC Bias Supply (EXTBIAS) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Enable and Soft-start Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Output Voltage Programming . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Tracking Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Light-load Efficiency Enhancement . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Prebiased Power-up. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .15
Frequency Selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Frequency Synchronization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .15
Gate Control Logic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Gate Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Adaptive Dead Time . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Internal Bootstrap Diode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Power-good Indicator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Protection Circuits. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Undervoltage Lockout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Overcurrent Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Overvoltage Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Over-temperature Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
16
16
17
17
17
Feedback Loop Compensation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Layout Guidelines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Layout Considerations. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
General PowerPAD Design Considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Component Selection Guideline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
MOSFET Considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Output Inductor Selection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Output Capacitor Selection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input Capacitor Selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
19
19
19
19
20
Revision History. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
About Intersil . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Package Outline Drawing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
L16.4x4A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
M16.173A. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Submit Document Feedback
2
FN8666.3
June 4, 2015
ISL8117
Ordering Information
PART NUMBER
(Notes 1, 2, 3)
PART
MARKING
TEMP. RANGE
(°C)
PACKAGE
(RoHS Compliant)
PKG.
DWG. #
ISL8117FRZ
81 17FRZ
-40 to +125
16 Ld 4x4 QFN
L16.4x4A
ISL8117FVEZ
8117 FVEZ
-40 to +125
16 Ld HTSSOP
M16.173A
ISL8117EVAL1Z
Evaluation Board for HTSSOP
ISL8117DEMO1Z
Demonstration Board for HTSSOP
ISL8117EVAL2Z
Evaluation Board for QFN
ISL8117DEMO2Z
Demonstration Board for QFN
NOTES:
1. Add “-T*” suffix for tape and reel. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials and 100% matte tin
plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free
products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see device information page for ISL8117. For more information on MSL please see techbrief TB363.
Pin Configurations
ISL8117
16 LD HTSSOP
TOP VIEW
EN
EXTBIAS
VIN
BOOT
ISL8117
16 LD 4x4 QFN
TOP VIEW
16
15
14
13
CLKOUT
1
12 UGATE
MOD/SYNC
2
11 PHASE
PGOOD
3
RT
4
SGND
10 ISEN
5
6
7
8
SS/TRK
FB
PGND
LGATE/OCS
9
VCC5V
EXTBIAS
1
16 VIN
EN
2
15 BOOT
CLKOUT
3
14 UGATE
MOD/SYNC
4
PGOOD
5
12 ISEN
RT
6
11
SS/TRK
7
10 LGATE/OCS
FB
8
SGND
13 PHASE
9
VCC5V
PGND
Pin Descriptions
PIN #
(HTSSOP)
PIN #
(QFN)
PIN
NAME
3
1
CLKOUT
4
2
5
3
Submit Document Feedback
FUNCTION
Clock signal output. The frequency of the clock signal is the switching frequency set by the resistor from RT
to ground.
MOD/SYNC Dual function pin. Connect this pin to VCC5V to select diode emulation mode with pulse skipping at light-load.
While connected to ground or floating, the controller operates in PWM mode at light-load.
Connect this pin to an external clock for synchronization. The controller operates in PWM Mode at light-load
when synchronized with an external clock.
PGOOD
3
Open-drain logic output used to indicate the status of output voltage. This pin is pulled down when the output
is not within ±11% of the nominal voltage or the EN pin is pulled LOW.
FN8666.3
June 4, 2015
ISL8117
Pin Descriptions (Continued)
PIN #
(HTSSOP)
PIN #
(QFN)
PIN
NAME
6
4
RT
FUNCTION
A resistor from this pin to ground adjusts the switching frequency from 100kHz to 2MHz. The switching
frequency of the PWM controller is determined by the resistor, RT as shown in Equation 1.
39.2
R T =  ----------- – 1.96  k
f

(EQ. 1)
SW
Where fSW is the switching frequency in MHz.
When this pin is tied to ground, the output frequency is set to 300kHz.
When this pin is tied to VCC5V or floating, the output frequency is set to 600kHz.
7
5
SS/TRK
Dual function pin. When used for soft-starting control, a soft-start capacitor is connected from this pin to
ground. A regulated 2μA soft-starting current charges up the soft-start capacitor. Value of the soft-start
capacitor sets the output voltage ramp.
When used for tracking control, an external supply rail is configured as the master and the output voltage of
the master supply is applied to this pin via a resistor divider. The output voltage will track the master supply
voltage.
8
6
FB
Output feedback input. Connect FB to a resistive voltage divider from the output to SGND to adjust the output
voltage.
9
7
PGND
10
8
11
9
VCC5V
Output of the internal 5V linear regulator. This output supplies bias for the IC, the low-side gate driver and the
internal boot circuitry for the high-side gate driver. The VCC5V pin must always be decoupled to power ground
with a minimum of 4.7µF ceramic capacitor placed very close to the pin. Do not allow the voltage at VCC5V
to exceed VIN at any time. To prevent excessive current through the VCC5V pin to the VIN pin, a resistor can
be connected from the VIN pin to the power supply.
12
10
ISEN
Current sense signal input. This pin is used to monitor the voltage drop across the lower MOSFET for current
loop feedback and overcurrent protection.
13
11
PHASE
Phase node connection. This pin is connected to the junction of the upper MOSFET’s source, output filter
inductor and lower MOSFET’s drain.
14
12
UGATE
High-side MOSFET gate driver output.
15
13
BOOT
Bootstrap pin to provide bias for high-side driver. The positive terminal of the bootstrap capacitor connects to
this pin. The bootstrap diode is integrated to help reduce total cost and reduce layout complexity.
16
14
VIN
This pin should be tied to the input rail. It provides power to the internal linear drive circuitry and is also used
by the feed-forward controller to adjust the amplitude of the PWM sawtooth. Decouple this pin with a small
ceramic capacitor (0.1µF to 1µF) to ground.
1
15
EXTBIAS
Input from an optional external 5V bias supply. There is an internal switch from this pin to VCC5V. This switch
closes and supplies the IC power, bypassing the internal linear regulator, when voltage at EXTBIAS is higher
than 4.7V (typ). Do not allow voltage at the EXTBIAS pin to exceed VIN at any time. To prevent excessive
current through the EXTBIAS pin to the VIN pin, a resistor can be connected from the VIN pin to the power
supply.
Decouple this pin to ground with a small ceramic capacitor (0.1µF to 1µF) when it is in use, otherwise tie this
pin to ground. DO NOT float this pin.
2
16
EN
This pin provides an enable/disable function. The output is disabled when the pin is pulled to ground. When
the voltage on the pin reaches 1.6V, the output becomes active. When the pin is floating, it will be enabled in
default by internal pull-up.
-
-
SGND
EPAD
This is the small-signal ground common to all control circuitry. It is suggested to route this separately from
the high current ground (PGND). SGND and PGND can be tied together if there is one solid ground plane with
no noisy currents around the chip. All voltage levels are measured with respect to this pin.
EPAD at ground potential. EPAD is connected to SGND internally. However, it is highly recommended to solder
it directly to ground plane for better thermal performance and noise immunity.
Submit Document Feedback
Power ground connection. This pin should be connected to the sources of the lower MOSFETs and the (-)
terminals of the external input capacitors.
LGATE/OCS Low-side MOSFET gate driver output and OC set pin. Connect a 1k to 30k resistor between this pin and ground
to set the overcurrent threshold. If there is no resistor connected from this pin to GND, the overcurrent
threshold is automatically set to the same point as a 10k resistor does.
4
FN8666.3
June 4, 2015
ISL8117
Block Diagram
PGOOD EN
BOOT
VIN
VCC5V
EXTBIAS
5VCC
UGATE
PHASE
POR
ADAPTIVE
DEAD TIME
V/I SAMPLE TIMING
5VCC
SW THRES.
ENABLE
BIAS SUPPLIES
REFERENCE
LGATE/OCS
SS/TRK
PGND LGATE/OCS
PGND
FAULT LATCH
SEE Note 6
OC
OV/UV
FB
FB
_
+
PWM
+ 0.6V
_ REF
2µA
SS/TRK
5VCC
VIN
SS/TRK
CLKOUT
DUTY CYCLE
RAMP GENERATOR
CLOCK
ISEN
CURRENT
SAMPLE
LGATE/OCS
MOD/SYNC
CURRENT
SAMPLE
+ 1.75V
_ REFERENCE
OC
SAME STATE FOR
2 CLOCK CYCLES
REQUIRED TO LATCH
OVERCURRENT FAULT
RT
SGND
FIGURE 3. BLOCK DIAGRAM
Submit Document Feedback
5
FN8666.3
June 4, 2015
ISL8117
Typical Application Schematics
VIN
1
1
EXTBIAS
2
EN
3
C5
0.1u/25V
CLKOUT
4
R2
11k
ISEN
RT
7
C3
0.047u/25V
PHASE
PGOOD
6
R6
76.8k
UGATE
MOD/SYNC
5
BOOT
VCC5
SS/TRK
8
LGATE/OCS
FB
C6
220p/50V
PGND
C8
100u/100V
R9
2
4.5 - 60V
C4
0.1u/100V
16
R11
15
5.1
1
GND
Q1A
BUK9K17-60EX
14
L1
3.3u
C2
0.22u/25V
13
R7
3k
12
Q1B
VOUT
1
R10
2.2
11
3.3V/6A
C9
200u/6.3V
C1
4.7u/10V
1
C20
470p/100V
10
GND
R3
10k
9
17
R5
10k
VIN
U1
ISL8117
SGND
R4
22k
R1
49.9k
FIGURE 4. ISL8117EVAL1Z EVALUATION BOARD SCHEMATIC
R4
91k
C4
0.1u/100V
C8
220u/100V
R9
10
1
VIN
BOOT
13
14
15
EXBIAS
C3
0.047u/25V
LGATE/OCS
PHASE
ISEN
VCC5V
R3
5.1k
R2
2.62k
R12
1
R10
10k
BSC067N06LS3 BSC067N06LS3
Q1
Q2
C2
1u/25V
12
ADJ
EN
7
U2
ISL80138
D1
DNP
12
14
OUT
IN
2
L1
3.3uH
11
VOUT
1
10
R7
5.1k
9
BSC067N06LS3
C1
Q3
4.7u/10V
8
PGND
FB
RT
7
R6
0
PGOOD
5
4
U1
ISL8117
6
3
UGATE
MOD/SYNC
GND
R11
30.9k
CLKOUT
SS/TRK
2
EN
SGND
17
16
C16
4.7u/10V
1
18V~60V
8
R5
10k
GND
C5
0.01u/25V
VIN
1
C6
220p/50V
C7
100p/100V
BSC067N06LS3
Q4
12V/20A
C9
330u/35V
1
GND
R8
22
R1
49.9k
FIGURE 5. ISL8117EVAL2Z EVALUATION BOARD SCHEMATIC
Submit Document Feedback
6
FN8666.3
June 4, 2015
ISL8117
Absolute Maximum Ratings
Thermal Information
VCC5V to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +5.9V
EXTBIAS to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +5.9V
VIN to GND. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +62.5V
BOOT/UGATE to PHASE . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to VCC5V+0.3V
PHASE and ISEN to GND . . . . . . . . . . . . . -5V (<20ns)/-0.3V (DC) to +62.5V
EN, PGOOD, SS/TRK, FB to GND. . . . . . . . . . . . . . . . . -0.3V to VCC5V+0.3V
LGATE/OCS to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to VCC5V+0.3V
RT, MOD/SYNC, CLKOUT to GND. . . . . . . . . . . . . . . . . -0.3V to VCC5V+0.3V
VCC5V Short-circuit to GND Duration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1s
ESD Rating
Human Body Model (Tested per JS-001-2010) . . . . . . . . . . . . . . . . . . 4kV
Machine Model (Tested per JESD22-A115C) . . . . . . . . . . . . . . . . . . 400V
Charge Device Model (Tested per JESD22-C101E). . . . . . . . . . . . . . . 2kV
Latch-up (Tested per JESD78D; Class II, Level A, +125°C) . . . . . . . 100mA
Thermal Resistance (Typical)
JA (°C/W) JC (°C/W)
16 Ld QFN Package (Notes 4, 5) . . . . . . . .
40
2.5
16 Ld HTSSOP Package (Notes 4, 5) . . . . .
35
4.5
Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . .-55°C to +150°C
Maximum Operating Temperature . . . . . . . . . . . . . . . . . . .-40°C to +125°C
Maximum Storage Temperature. . . . . . . . . . . . . . . . . . . . .-65°C to +150°C
Pb-free Reflow Profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . see TB493
Recommended Operating Conditions
Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-40°C to +125°C
VIN to GND. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4.5V to 60V
VCC5V to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-0.1V to 5.5V
EXTBIAS to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.1V to +5.5V
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product
reliability and result in failures not covered by warranty.
NOTES:
4. JA is measured in free air with the component mounted on a high effective thermal conductivity test board with “direct attach” features. See Tech
Brief TB379.
5. For JC, the “case temp” location is the center of the exposed metal pad on the package underside.
Electrical Specifications
Recommended operating conditions unless otherwise noted. Refer to “Block Diagram” on page 5 and “Typical
Application Schematics” on page 6. VIN = 4.5V to 60V, or VCC5V = 5V ±10%, C_VCC5V = 4.7µF, TA = -40°C to +125°C, Typical values are at TA = +25°C,
unless otherwise specified. Boldface limits apply across the operating temperature range, -40°C to +125°C.
SYMBOL
PARAMETER
TEST CONDITIONS
MIN
(Note 9)
TYP
MAX
(Note 9) UNIT
VIN SUPPLY
VIN
Input Voltage Range
4.5
60.0
V
VIN SUPPLY CURRENT
IVINQ
Shutdown Current (Note 6)
EN = 0
PGOOD is floating
5
10
µA
IVINOP
Operating Current (Note 8)
PGOOD is floating
2.5
4
mA
5.4
VCC5V SUPPLY (Note 6)
VCC
IVCC_MAX
Operation Voltage
VIN = 12V, IL = 0mA
4.85
5.1
Internal LDO Output Voltage
VIN = 4.5V, IL = 30mA
4.1
4.4
V
V
Internal LDO Output Voltage
VIN > 5.6V, IL = 75mA
4.75
5.05
V
Maximum Supply Current of Internal LDO
VVCC5V = 0V, VIN = 12V
120
mA
EXTBIAS SUPPLY (Note 6)
VEXT_THR
Switch Over Threshold Voltage, Rising
VEXT_THF
REXT
EXTBIAS voltage
4.5
Switch Over Threshold Voltage, Falling
EXTBIAS voltage
4.2
Internal Switch ON-resistance
VIN = 12V
4.7
4.9
4.5
4.65
1.5
V
V
Ω
UNDERVOLTAGE LOCKOUT
VUVLOTHR
Undervoltage Lockout, Rising
VIN voltage, 0mA on VCC5V
3.7
3.90
4.2
V
VUVLOTHF
Undervoltage Lockout, Falling
VIN voltage, 0mA on VCC5V
3.35
3.50
3.85
V
V
EN THRESHOLD
VENSS_THR
EN Rise Threshold
VIN > 5.6V
1.25
1.60
1.95
VENSS_THF
EN Fall Threshold
VIN > 5.6V
1.05
1.25
1.55
V
VENSS_HYST
EN Hysteresis
VIN > 5.6V
180
350
500
mV
SOFT-START CURRENT
ISS
SS/TRK Soft-start Charge Current
Submit Document Feedback
7
SS/TRK = 0V
2.00
µA
FN8666.3
June 4, 2015
ISL8117
Electrical Specifications
Recommended operating conditions unless otherwise noted. Refer to “Block Diagram” on page 5 and “Typical
Application Schematics” on page 6. VIN = 4.5V to 60V, or VCC5V = 5V ±10%, C_VCC5V = 4.7µF, TA = -40°C to +125°C, Typical values are at TA = +25°C,
unless otherwise specified. Boldface limits apply across the operating temperature range, -40°C to +125°C. (Continued)
SYMBOL
PARAMETER
TEST CONDITIONS
MIN
(Note 9)
TYP
MAX
(Note 9) UNIT
DEFAULT INTERNAL MINIMUM SOFT-STARTING
tSS_MIN
Default Internal Output Ramping Time
SS/TRK open
1.5
ms
POWER-GOOD MONITORS
VPGOV
PGOOD Upper Threshold
109
112.5
115
%
VPGUV
PGOOD Lower Threshold
85
87.5
92
%
VPGLOW
PGOOD Low Level Voltage
I_SINK = 2mA
0.35
V
IPGLKG
PGOOD Leakage Current
PGOOD = 5V
20
150
nA
5
ms
PGOOD TIMING
tPGR
VOUT Rising Threshold to PGOOD Rising (Note 11)
1.1
tPGF
VOUT Falling Threshold to PGOOD Falling
75
µs
0.600
V
REFERENCE SECTION
VREF
Internal Reference Voltage
Reference Voltage Accuracy
IFBLKG
TA = 0°C to +85°C
-0.75
+0.75
%
TA = -40°C to +125°C
-1.00
+1.00
%
40
nA
FB Bias Current
-40
0
PWM CONTROLLER ERROR AMPLIFIERS
DC Gain
88
dB
GBW
Gain-BW Product
8
MHz
SR
Slew Rate
2.0
V/µs
PWM REGULATOR
tOFF_MIN
Minimum Off Time
308
ns
tON_MIN
Minimum On Time
40
ns
DVRAMP
Peak-to-peak Sawtooth Amplitude
VIN = 20V
1.0
V
VIN = 12.0V
0.6
V
1.0
V
Ramp Offset
SWITCHING FREQUENCY
fSW
VRT
Switching Frequency
RT = 36k
890
1050
1195
kHz
Switching Frequency
RT = 16.5k
1650
2000
2375
kHz
Switching Frequency
RT PIN connect to GND
250
300
350
kHz
Switching Frequency
RT PIN connect to VCC5V or FLOAT
515
600
645
kHz
RT Voltage
RT = 36k
770
mV
CLOCK OUTPUT AND SYNCHRONIZATION
VCLKH
CLKOUT Output High
ISOURCE = 1mA
VCC5V 0.3
VCLKL
CLKOUT Output Low
ISINK = 1mA
FCLK
CLKOUT Frequency
RT = VCC5V
515
FSYNC
SYNC Synchronization Range
RT = 36kΩ
1230
V
600
0.3
V
645
kHz
2200
kHz
2.1
V
DIODE EMULATION MODE DETECTION
VMODETHH
MOD/SYNC Threshold High
VMODEHYST
MOD/SYNC Hysteresis
VCROSS
Diode Emulation Phase Threshold (Note 10)
Submit Document Feedback
8
1.1
VIN = 12V
1.6
200
mV
-3
mV
FN8666.3
June 4, 2015
ISL8117
Electrical Specifications
Recommended operating conditions unless otherwise noted. Refer to “Block Diagram” on page 5 and “Typical
Application Schematics” on page 6. VIN = 4.5V to 60V, or VCC5V = 5V ±10%, C_VCC5V = 4.7µF, TA = -40°C to +125°C, Typical values are at TA = +25°C,
unless otherwise specified. Boldface limits apply across the operating temperature range, -40°C to +125°C. (Continued)
SYMBOL
PARAMETER
TEST CONDITIONS
MIN
(Note 9)
TYP
MAX
(Note 9) UNIT
PWM GATE DRIVER
IGSRC
Source Current
2000
mA
IGSNK
Sink Current
2000
mA
RUG_UP
Upper Drive Pull-up
VCC5V = 5.0V
1.5
Ω
RUG_DN
Upper Drive Pull-down
VCC5V = 5.0V
1.5
Ω
RLG_UP
Lower Drive Pull-up
VCC5V = 5.0V
1.0
Ω
RLG_DN
Lower Drive Pull-down
VCC5V = 5.0V
0.8
Ω
tGR_UP
Upper Drive Rise Time
COUT = 1000pF
9.0
ns
tGF_UP
Upper Drive Fall Time
COUT = 1000pF
8.0
ns
tGR_DN
Lower Drive Rise Time
COUT = 1000pF
7.0
ns
tGF_DN
Lower Drive Fall Time
COUT = 1000pF
6.1
ns
OVERVOLTAGE PROTECTION
VOVTH
OVP Threshold
116
121
127
%
9
10.5
11.5
µA
OVERCURRENT PROTECTION
IOCSET-CS
OC Set Current Source
LGATE/OCS = 0V
OVER-TEMPERATURE
TOT-TH
Over-temperature Shutdown
160
°C
TOT-HYS
Over-temperature Hysteresis
15
°C
NOTES:
6. In normal operation, where the device is supplied with voltage on the VIN pin, the VCC5V pin provides a 5V output capable of 75mA (min). When the
device is supplied by an external 5V supply on the EXTBIAS pin, the internal LDO regulator is disabled. The voltage at VCC5V should not exceed the
voltage at VIN at any time. (Refer to “Pin Descriptions” on page 3 for more details.)
7. This is the total shutdown current with VIN = 5.6V and 60V.
8. Operating current is the supply current consumed when the device is active but not switching. It does not include gate drive current.
9. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization
and are not production tested.
10. Threshold voltage at PHASE pin for turning off the bottom MOSFET during DEM.
11. When soft-start time is less than 4.5ms, tPGR increases. With internal soft-start (the fastest soft-start time), tPGR increases close to its max limit 5ms.
Submit Document Feedback
9
FN8666.3
June 4, 2015
ISL8117
Typical Performance Curves
Oscilloscope plots are taken using the ISL8117EVAL2Z evaluation board, VIN = 18 to 60V,
VOUT = 12V, IOUT = 20A unless otherwise noted.
10
5.0
9
4.5
8
4.0
7
3.5
IVINOP (mA)
IVINQ (µA)
6
5
4
3.0
2.5
2.0
3
1.5
2
1.0
1
0.5
0
-40
-25
-10
5
20
35
50
65
80
95
0
-40
110 125
-25
-10
5
TEMPERATURE (°C)
20 35
50 65
TEMPERATURE (°C)
80
95
110 125
FIGURE 7. QUIESCENT CURRENT vs TEMPERATURE
FIGURE 6. SHUTDOWN CURRENT vs TEMPERATURE
6
5.2
5.1
5
5.0
VCC5V (V)
VCC5V (V)
4
3
2
4.9
4.8
4.7
4.6
1
0
4.5
0
20
40
60
80
100
4.4
120
0
10
20
LOAD CURRENT (mA)
30
VIN (V)
40
50
60
FIGURE 9. VCC5V LINE REGULATION
FIGURE 8. VCC5V LOAD REGULATION
1100
350
1090
300
1080
250
1060
fSW (kHz)
fSW (kHz)
1070
1050
1040
1030
200
150
100
1020
50
1010
1000
-40
-25
-10
5
20
35
50
65
80
95
110 125
TEMPERATURE (°C)
FIGURE 10. SWITCHING FREQUENCY vs TEMPERATURE (RT = 36kΩ)
Submit Document Feedback
10
0
0
5
10
15
20
25
30
35
40
45
50
55
60
VIN (V)
FIGURE 11. SWITCHING FREQUENCY vs VIN
FN8666.3
June 4, 2015
ISL8117
Typical Performance Curves
VOUT = 12V, IOUT = 20A unless otherwise noted. (Continued)
Oscilloscope plots are taken using the ISL8117EVAL2Z evaluation board, VIN = 18 to 60V,
605
NORMALIZED OUTPUT VOLTAGE (%)
120
604
603
VREF (mV)
602
601
600
599
598
597
596
595
-40
-25
-10
5
20
35
50
65
80
95
100
80
60
40
20
0
110 125
0
0.5
TEMPERATURE (°C)
100
90
90
80
80
VIN = 24V
EFFICIENCY (%)
EFFICIENCY (%)
100
60
50
40
VIN = 60V
VIN = 18V
VIN = 48V
30
20
IOUT (A)
60
1
10
VIN = 36V
0.8
0.6
0.6
0.4
VIN = 24V
0.0
VIN = 18V
VIN = 48V
VIN = 36V
IOUT (A)
1
10
20
IO = 10A
IO = 20A
0.4
0.2
0.0
-0.2
-0.4
IO = 0A
-0.6
VIN = 60V
-0.6
0.1
FIGURE 15. DEM MODE EFFICIENCY
REGULATION (%)
REGULATION (%)
VIN = 48V
0
0.01
20
0.8
-0.8
-0.8
-1.0
0
VIN = 60V
30
1.0
-0.4
3.5
VIN = 18V
40
1.0
-0.2
3.0
50
FIGURE 14. CCM MODE EFFICIENCY
0.2
2.5
70
10
10
0.1
2.0
VIN = 24V
20
VIN = 36V
0
0.01
1.5
FIGURE 13. NORMALIZED OUTPUT VOLTAGE vs VOLTAGE ON
SOFT-START PIN
FIGURE 12. REFERENCE VOLTAGE vs TEMPERATURE
70
1.0
SOFT-START PIN VOLTAGE (V)
2
4
6
8
10
12
14
16
OUTPUT CURRENT (A)
FIGURE 16. CCM MODE LOAD REGULATION
Submit Document Feedback
11
18
20
-1.0
18
24
30
36
42
48
54
60
VIN (V)
FIGURE 17. CCM MODE LINE REGULATION
FN8666.3
June 4, 2015
ISL8117
Typical Performance Curves
VOUT = 12V, IOUT = 20A unless otherwise noted. (Continued)
Oscilloscope plots are taken using the ISL8117EVAL2Z evaluation board, VIN = 18 to 60V,
10
PHASE 50V/DIV
IIN (CCM)
IIN (A)
1
LGATE 5V/DIV
0.1
CLKOUT 5V/DIV
0.01
IIN (DEM)
IL 5A/DIV
0.001
0.01
0.1
IOUT (A)
1
10
1µs/DIV
FIGURE 19. PHASE, LGATE, CLKOUT AND INDUCTOR CURRENT
WAVEFORMS
FIGURE 18. INPUT CURRENT COMPARISON WITH
MODE = CCM/DEM, VIN = 48V
VOUT 50mV/DIV
NO LOAD, VIN = 48V
VOUT 50mV/DIV
NO LOAD, VIN = 48V
1ms/DIV
VOUT 50mV/DIV
20A LOAD, VIN = 48V
20A LOAD, VIN = 48V
VOUT 50mV/DIV
4µs/DIV
4µs/DIV
FIGURE 20. OUTPUT RIPPLE, MODE = CCM
FIGURE 21. OUTPUT RIPPLE, MODE = DEM
VOUT 5V/DIV
VOUT 5V/DIV
BURST MODE OPERATION
BOOT CAP REFRESH
EXTBIAS KICK-IN
LGATE 5V/DIV
BOOT CAP REFRESH
EXTBIAS KICK-IN
CLKOUT 5V/DIV
CLKOUT 5V/DIV
DEM TO CCM TRANSITION
4ms/DIV
IL 10A/DIV
FIGURE 22. START-UP WAVEFORMS; MODE = CCM, LOAD = 0A,
VIN = 48V
Submit Document Feedback
12
LGATE 5V/DIV
IL 5A/DIV
4ms/DIV
FIGURE 23. START-UP WAVEFORMS; MODE = DEM, LOAD = 0A,
VIN = 48V
FN8666.3
June 4, 2015
ISL8117
Typical Performance Curves
VOUT = 12V, IOUT = 20A unless otherwise noted. (Continued)
Oscilloscope plots are taken using the ISL8117EVAL2Z evaluation board, VIN = 18 to 60V,
VOUT 5V/DIV
VOUT 5V/DIV
SS 1V/DIV
SS 1V/DIV
EN 5V/DIV
EN 5V/DIV
PGOOD 5V/DIV
PGOOD 5V/DIV
FIGURE 24. START-UP WAVEFORMS; MODE = CCM, LOAD = 0A,
VIN = 48V
FIGURE 25. START-UP WAVEFORMS; MODE = DEM, LOAD = 0A,
VIN = 48V
20ms/DIV
20ms/DIV
IL 5A/DIV
SS 500mV/DIV
LGATE 5V/DIV
VOUT 10V/DIV
SYNC 5V/DIV
PGOOD 5V/DIV
CLKOUT 5V/DIV
1ms/DIV
800ns/DIV
FIGURE 26. TRACKING; VIN = 48V, LOAD = 0A, MODE = CCM
FIGURE 27. FREQUENCY SYNCHRONIZATION; VIN = 48V, LOAD = 0A,
DEFAULT fSW = 300kHz, SYNC fSW = 400kHz
VOUT 10V/DIV
VOUT 500mV/DIV
IOUT 10A/DIV
IL 20A/DIV
SS 2V/DIV
PGOOD 5V/DIV
400µs/DIV
FIGURE 28. LOAD TRANSIENT RESPONSE; VIN = 48V, 0A TO 20A
1A/µs STEP LOAD, CCM MODE
Submit Document Feedback
13
40ms/DIV
FIGURE 29. OCP RESPONSE, OUTPUT SHORT-CIRCUITED FROM NO
LOAD TO GROUND AND RELEASED, CCM MODE,
VIN = 48V
FN8666.3
June 4, 2015
ISL8117
Functional Description
rise. Thermal protection may be triggered if die temperature
increases above +160°C due to excessive power dissipation.
General Description
The ISL8117 integrates control circuits for a synchronous buck
converter. The driver and protection circuits are also integrated to
simplify the end design.
The part has an independent enable/disable control line EN,
which provides a flexible power-up sequencing and a simple VIN
UVP implementation. The soft-start time is programmable by
adjusting the soft-start capacitor connected from SS/TRK.
The valley current mode control scheme with input voltage
feed-forward ramp simplifies loop compensation and provides
excellent rejection to input voltage variation.
Input Voltage Range
The ISL8117 is designed to operate from input supplies ranging
from 4.5V to 60V.
The input voltage range can be effectively limited by the
available minimum PWM off-time as shown in Equation 2.
V OUT + V d1


V IN  min    -------------------------------------------------------------------------- + V d2 – V d1
 1 – t OFF  min   Frequency
(EQ. 2)
Where,
Vd1 = sum of the parasitic voltage drops in the inductor discharge
path, including the lower FET, inductor and PC board.
Vd2 = sum of the voltage drops in the charging path, including the
upper FET, inductor and PC board resistances.
tOFF(min) = 308ns.
The maximum input voltage and minimum output voltage is
limited by the minimum on-time (tON(min)) as shown in
Equation 3.
V OUT


V IN  max    --------------------------------------------------------------
t

Frequency
 ON  min 

(EQ. 3)
Where, tON(min) = 40ns in CCM and 60ns in DEM.
Internal 5V Linear Regulator (VCC5V) and
External VCC Bias Supply (EXTBIAS)
All the ISL8117 functions can be internally powered from an
on-chip, low dropout 5V regulator or an external 5V bias voltage
via the EXTBIAS pin. Bypass the linear regulator’s output (VCC5V)
with a 4.7µF capacitor to the power ground. The ISL8117 also
employs an undervoltage lockout circuit, which disables all
regulators when VCC5V falls below 3.5V.
The internal LDO can source over 75mA to supply the IC, power
the low-side gate driver and charge the boot capacitor. When
driving large FETs at high switching frequency, little or no
regulator current may be available for external loads.
For example, a single large FET with 15nC total gate charge
requires 15nC x 300kHz = 4.5mA (15nC x 600kHz = 9mA). Also,
at higher input voltages with larger FETs, the power dissipation
across the internal 5V will increase. Excessive dissipation across
this regulator must be avoided to prevent junction temperature
Submit Document Feedback
14
When large MOSFETs are used, an external 5V bias voltage can
be applied to the EXTBIAS pin to alleviate excessive power
dissipation. Voltage at the EXTBIAS pin must always be lower
than the voltage at the VIN pin to prevent biasing of the power
stage through EXTBIAS and VCC5V. An external UVLO circuit
might be necessary to guarantee smooth soft-starting.
The internal LDO has an overcurrent limit of typically 120mA. For
better efficiency, connect VCC5V to VIN for 5V ±10% input
applications.
Enable and Soft-start Operation
Pulling the EN pin high or low can enable or disable the controller.
When the EN pin voltage is higher than 1.6V, the controller is
enabled to initialize its internal circuit. After the VCC5V pin reaches
the UVLO threshold, ISL8117 soft-start circuitry becomes active.
The internal 2µA charge current begins charging up the soft-start
capacitor connected from the SS/TRK pin to GND. The voltage
error amplifier reference voltage is clamped to the voltage on the
SS/TRK pin. The output voltage thus rises from 0V to regulation as
SS/TRK rises from 0V to 0.6V. Charging of the soft-start capacitor
continues until the voltage on the SS/TRK pin reaches 3V.
Typical applications for ISL8117 use programmable analog
soft-start or SS/TRK pin for tracking. The soft-start time can be
set by the value of the soft-start capacitor connected from the
SS/TRK to GND. Inrush current during start-up can be alleviated
by adjusting the soft-starting time.
The typical soft-start time is set according to Equation 4:
C SS
t SS = 0.6V  -----------
 2A
(EQ. 4)
When the soft-starting time set by external CSS or tracking is less
than 1.5ms, an internal soft-start circuit of 1.5ms takes over the
soft-start.
PGOOD will toggle to high when the corresponding output is up
and in regulation.
Pulling the EN low disables the PWM output and internal LDO to
achieve low standby current. The SS/TRK pin will also be
discharged to GND by an internal MOSFET with 70Ω rDS(ON).
Output Voltage Programming
The ISL8117 provides a precision 0.6V internal reference voltage
to set the output voltage. Based on this internal reference, the
output voltage can thus be set from 0.6V up to a level
determined by the input voltage, the maximum duty cycle and
the conversion efficiency of the circuit.
A resistive divider from the output to ground sets the output
voltage. The center point of the divider shall be connected to the
FB pin. The output voltage value is determined by Equation 5.
 R 1 + R 2
V OUT = 0.6V  ---------------------
 R2 
(EQ. 5)
Where R1 is the top resistor of the feedback divider network and
R2 is the bottom resistor connected from FB to ground.
FN8666.3
June 4, 2015
ISL8117
Tracking Operation
To minimize the impact of the 2µA soft-start current on the
tracking function, it is recommended to use resistors of less than
10kΩ for the tracking resistive divider.
When overcurrent protection (OCP) is triggered, the internal
minimum soft-start circuit determines the OCP soft-start hiccup.
Light-load Efficiency Enhancement
When MOD/SYNC is tied to VCC5V, the ISL8117 operates in high
efficiency diode emulation mode and pulse skipping mode in
light-load condition. The inductor current is not allowed to reverse
(discontinuous operation). At very light-loads, the converter goes
into diode emulation and triggers the pulse skipping function. In
pulse skipping mode, the upper MOSFET remains off until the
output voltage drops to the point the error amplifier output goes
above the pulse skipping mode threshold. The minimum tON in
the pulse skipping mode is 60ns.
Prebiased Power-up
The ISL8117 has the ability to soft-start with a prebiased output.
The output voltage would not be yanked down during prebiased
start-up. The PWM is not active until the soft-start ramp reaches
the output voltage times the resistive divider ratio.
3500
3000
2500
fSW (kHz)
The ISL8117 can be set up to track an external supply. To
implement tracking, a resistive divider is connected between the
external supply output and ground. The center point of the divider
shall be connected to the SS/TRK pin of ISL8117. The resistive
divider ratio sets the ramping ratio between the two voltage rails.
To implement coincident tracking, set the tracking resistive
divider ratio exactly the same as the ISL8117 output resistive
divider given by Equation 5. Make sure that the voltage at
SS/TRK is greater than 0.6V when the master rail reaches
regulation.
2000
1500
1000
500
0
0
20
40
60
80
100
120
140
160
180
200
RT (kΩ)
FIGURE 30. RT vs SWITCHING FREQUENCY fSW
Frequency Synchronization
The MOD/SYNC pin may be used to synchronize ISL8117 to an
external clock or the CLKOUT pin of another ISL8117. When the
MOD/SYNC pin is connected to the CLKOUT pin of another
ISL8117, the two controllers operate in synchronization.
When the MOD/SYNC pin is connected to an external clock,
ISL8117 will synchronize to this external clock frequency. For
proper operation, the frequency set by resistor RT should be lower
than the external clock frequency.
When frequency synchronization is in action, the controllers will
enter forced continuous current mode at light-load.
Overvoltage protection is alive during soft-starting.
CLKOUT pin outputs a clock signal with 280ns pulse width. The
signal frequency is the same as the frequency set by the resistor
from RT pin to ground. The signal rising edge is in line with the
PWM falling edge.
Frequency Selection
Gate Control Logic
Switching frequency selection is a trade-off between efficiency
and component size. Low switching frequency improves
efficiency by reducing MOSFET switching loss. To meet the output
ripple and load transient requirements, operation at a low
switching frequency would require larger inductance and output
capacitance. The switching frequency of the ISL8117 is set by a
resistor connected from the RT pin to GND according to
Equation 1.
The gate control logic translates the PWM signal into gate drive
signals providing amplification, level shifting and shoot-through
protection. The gate driver has circuitry that helps optimize the IC
performance over a wide range of operational conditions. As
MOSFET switching times can vary dramatically from type to type
and with input voltage, the gate control logic provides adaptive
dead time by monitoring real gate waveforms of both the upper
and the lower MOSFETs. Shoot-through control logic provides a
16ns dead time to ensure that both the upper and lower
MOSFETs will not turn on simultaneously causing a shoot-through
condition.
The frequency setting curve shown in Figure 30 assists in
selecting the correct value for RT.
Submit Document Feedback
15
FN8666.3
June 4, 2015
ISL8117
Gate Driver
Internal Bootstrap Diode
The low-side gate driver is supplied from VCC5V and provide a 2A
peak sink and source current. The high-side gate driver is also
capable of delivering the same currents as the low-side gate driver.
Gate-drive voltage for the upper N-Channel MOSFET is generated
by a flying capacitor boot circuit. A boot capacitor connected from
the BOOT pin to the PHASE node provides power to the high-side
MOSFET driver. To limit the peak current in the IC, an external
resistor may be placed between the BOOT pin and the boot
capacitor. This small series resistor also damps any oscillations
caused by the resonant tank of the parasitic inductances in the
traces of the board and the FET’s input capacitance.
The ISL8117 has an integrated bootstrap diode to help reduce
total cost and reduce layout complexity. Simply adding an
external capacitor across the BOOT and PHASE pins completes
the bootstrap circuit. The bootstrap capacitor can be chosen from
Equation 6.
At start-up, the low-side MOSFET turns on first and forces PHASE
to ground in order to charge the BOOT capacitor to 5V. After the
low-side MOSFET turns off, the high-side MOSFET is turned on by
closing an internal switch between BOOT and UGATE. This
provides the necessary gate-to-source voltage to turn on the
upper MOSFET, an action that boosts the 5V gate drive signal
above VIN. The current required to drive the upper MOSFET is
drawn from the internal 5V regulator.
For optimal EMI performance or reducing phase node ringing, a
small resistor might be placed between the BOOT pin to the
positive terminal of the bootstrap capacitor.
OPTIONAL
EXTERNAL
SCHOTTKY
VCC_5V
VIN
Q GATE
C BOOT  -----------------------V BOOT
(EQ. 6)
Where QGATE is the amount of gate charge required to fully
charge the gate of the upper MOSFET. The VBOOT term is defined
as the allowable droop in the rail of the upper drive.
As an example, suppose an upper MOSFET has a gate charge
(QGATE) of 25nC at 5V and also assume the droop in the drive
voltage over a PWM cycle is 200mV. Based on the calculation, a
bootstrap capacitance of at least 0.125µF is required. The next
larger standard value capacitance of 0.22µF should be used. A
good quality ceramic capacitor is recommended.
The internal bootstrap Schottky diode has a resistance of 1.5Ω
(typ) at 800mA. Combined with the resistance RBOOT, this could
lead to the boot capacitor charging insufficiently in cases where
the bottom MOSFET is turned on for a very short period of time. If
such circumstances are expected, an additional external
Schottky diode may be added from VCC5V to the positive of the
boot capacitor. RBOOT may still be necessary to lower EMI due to
fast turn-on of the upper MOSFET.
Power-good Indicator
BOOT
RBOOT
CB
UGATE
The power-good pin can be used to monitor the status of the
output voltage. PGOOD will be true (open drain) 1.1ms after the
FB pin is within ±11% of the reference voltage.
There is no extra delay when the PGOOD pin is pulled LOW.
PHASE
Protection Circuits
The converter output is monitored and protected against
overload, light-load and undervoltage conditions.
ISL8117
FIGURE 31. UPPER GATE DRIVER CIRCUIT
Adaptive Dead Time
The ISL8117 incorporates an adaptive dead time algorithm on
the synchronous buck PWM controller that optimizes operation
with varying MOSFET conditions. This algorithm provides
approximately 16ns dead time between the switching of the
upper and lower MOSFETs. This dead time is adaptive and allows
operation with different MOSFETs without having to externally
adjust the dead time using a resistor or capacitor. During turn-off
of the lower MOSFET, the LGATE voltage is monitored until it
reaches a threshold of 1V, at which time the UGATE is released to
rise. Adaptive dead time circuitry monitors the upper MOSFET
gate voltage during UGATE turn-off. Once the upper MOSFET
gate-to-source voltage has dropped below a threshold of 1V, the
LGATE is allowed to rise. It is recommended to not use a resistor
between UGATE and LGATE and the respective MOSFET gates as
it may interfere with the dead time circuitry.
Submit Document Feedback
16
Undervoltage Lockout
The ISL8117 includes UVLO protection, which keeps the device in
a reset condition until a proper operating voltage is applied. It
also shuts down the ISL8117 if the operating voltage drops below
a predefined value. The controller is disabled when UVLO is
asserted. When UVLO is asserted, PGOOD is valid and will be
deasserted.
FN8666.3
June 4, 2015
ISL8117
Overcurrent Protection
The controller uses the lower MOSFET's ON-resistance, rDS(ON) , to
monitor the current in the converter. The sensed voltage drop is
compared with a threshold set by a resistor ROCSET connected
from the LGATE/OCS pin to ground during the initiation stage
before soft-start. During the initiation stage, a 10.5µA current
source from LGATE/OCS pin creates a voltage drop on ROCSET.
The voltage drop is then read and stored as the OCP comparator
reference. ROCSET can be calculated by Equation 7.
 r DS  ON    I OC 
R OCSET = -------------------------------------------  k 
0.7 + 3.5R CS
(EQ. 7)
Where IOC is the desired overcurrent protection threshold and
RCS is the value of the current sense resistor connected to the
ISEN pin. The unit for rDS(ON) is mΩ and for RCS is kΩ.
If an overcurrent is detected, the upper MOSFET remains off and
the lower MOSFET remains on until the next cycle. As a result, the
converter will skip a pulse. When the overload condition is
removed, the converter will resume normal operation.
If an overcurrent is detected for 2 consecutive clock cycles, the IC
enters in a hiccup mode by turning off the gate driver and
entering soft-start. The IC will stay off for 50ms before trying to
restart. The IC will continue to cycle through soft-start until the
overcurrent condition is removed. Hiccup mode is active during
soft-start, so care must be taken to ensure that the peak inductor
current does not exceed the overcurrent threshold during softstart.
Because of the nature of this current sensing technique, and to
accommodate a wide range of rDS(ON) variations, the value of the
overcurrent threshold should represent an overload current about
150% to 180% of the maximum operating current. If more
accurate current protection is desired, place a current sense
resistor in series with the lower MOSFET source.
When OCP is triggered, the SS/TRK pin is pulled to ground by an
internal MOSFET for hiccup restart. When configured to track
another voltage rail, the SS/TRK pin rises up much faster than
the internal minimum soft-start ramp. The voltage reference will
then be clamped to the internal minimum soft-start ramp. Thus,
smooth soft-start hiccup is achieved even with tracking function.
For applications with large inductor ripple current, it is
recommended to use a larger RCS to reduce the current ripple
into the ISEN pin to less than 6µA which is the OCP comparator
hysteresis. Otherwise, when the load current approaches to the
OCP trip point, the OCP comparator can trip and reset in one
switching cycle. The overcurrent condition cannot last for 2
consecutive cycles to force the IC into hiccup mode. Instead, the
IC will run in a half frequency PWM mode leading to a larger
output ripple.
Overvoltage Protection
The overvoltage set point is set at 121% of the nominal output
voltage set by the feedback resistors. In the case of an
overvoltage event, the IC will attempt to bring the output voltage
back into regulation by keeping the upper MOSFET turned off and
the lower MOSFET turned on. If the overvoltage condition has
been corrected and the output voltage returns to 110% of the
Submit Document Feedback
17
nominal output voltage, both upper and lower MOSFETs will be
turned off until the output voltage drops to the nominal voltage
to start work in normal PWM switching.
For lower control loop bandwidth applications, such as very low
output voltage or very low switching frequency designs, the full
load to no load transient response may be slow to cause an OVP
false trigger. When OVP is triggered, the long LGATE on-time will
create a high negative inductor current leading to a higher than
normal sink in current to the ISEN pin. It is recommended to limit
the ISEN pin sink in current to less than 16µA. Otherwise, a false
OCP hiccup operation may be triggered to cause the output to
shut down.
Over-temperature Protection
The IC incorporates an over-temperature protection circuit that
shuts the IC down when a die temperature of +160°C is
reached. Normal operation resumes when the die temperature
drops below +145°C through the initiation of a full soft-start
cycle. During OTP shutdown, the IC consumes only 100µA
current. When the controller is disabled, thermal protection is
inactive. This helps achieve a very low shutdown current of 5µA.
Feedback Loop Compensation
To reduce the number of external components and to simplify the
process of determining compensation components, the
controller is designed with an internally compensated error
amplifier. To make internal compensation possible, several
design measures were taken.
First, the ramp signal applied to the PWM comparator is
proportional to the input voltage provided at the VIN pin. This
keeps the modulator gain constant with varying input voltages.
Next, the load current proportional signal is derived from the
voltage drop across the lower MOSFET during the PWM time
interval and is subtracted from the amplified error signal on the
comparator input. This creates an internal current control loop.
The resistor RCS connected to the ISEN pin sets the gain in the
current feedback loop. The following expression estimates the
required value of the current sense resistor depending on the
maximum operating load current and the value of the MOSFET
rDS(ON) as shown in Equation 8.
 I MAX   r DS  ON  
R CS  ----------------------------------------------30A
(EQ. 8)
Choosing RCS to provide 30µA of current to the current sample
and hold circuitry is recommended but values down to 2µA and
up to 100µA can be used.
Due to the current loop feedback, the modulator has a single pole
response with -20dB slope at a frequency determined by the load
by using Equation 9.
1
F PO = --------------------------------2  R O  C O
(EQ. 9)
Where RO is load resistance and CO is load capacitance. For this
type of modulator, a Type 2 compensation circuit is usually
sufficient.
Figure 32 on page 18 shows a Type 2 amplifier and its response,
along with the responses of the current mode modulator and the
FN8666.3
June 4, 2015
ISL8117
converter. The Type 2 amplifier, in addition to the pole at origin,
has a zero-pole pair that causes a flat gain region at frequencies
between the zero and the pole.
increase device overvoltage stress and ringing. Careful
component selection and proper PC board layout minimizes the
magnitude of these voltage spikes.
1
F Z = ------------------------------- = 10kHz
2  R 2  C 1
(EQ. 10)
1
F P = ------------------------------- = 600kHz
2  R 2  C 2
(EQ. 11)
There are three sets of critical components in a DC/DC converter
using the ISL8117: The controller, the switching power
components and the small signal components. The switching
power components are the most critical from a layout point of
view because they switch a large amount of energy, which tends
to generate a large amount of noise. The critical small signal
components are those connected to sensitive nodes or those
supplying critical bias currents. A multilayer printed circuit board
is recommended.
High amplifier zero frequency gain and modulator gain are
chosen to satisfy most typical applications. The crossover
frequency will appear at the point where the modulator
attenuation equals the amplifier high frequency gain. The only
task that the system designer has to complete is to specify the
output filter capacitors to position the load main pole
somewhere within one decade lower than the amplifier zero
frequency. With this type of compensation, plenty of phase
margin is easily achieved due to zero-pole pair phase ‘boost’.
C2
R2
R1
EA
TYPE 2 EA
3. The loop formed by the input capacitor, the top FET and the
bottom FET must be kept as small as possible.
GM = 23.5 dB
G EA= 18dB
FZ
F PO
FP
FC
FIGURE 32. FEEDBACK LOOP COMPENSATION
Conditional stability may occur only when the main load pole is
positioned extremely to the left side on the frequency axis due to
excessive output filter capacitance. In this case, the ESR zero
placed within the 1.2kHz to 30kHz range gives some additional
phase ‘boost’. Some phase boost can also be achieved by
connecting capacitor C3 in parallel with the upper resistor R1 of
the divider that sets the output voltage value. Please refer to
“Output Voltage Programming” on page 14.
Layout Guidelines
Careful attention to layout requirements is necessary for
successful implementation of an ISL8117 based DC/DC
converter. The ISL8117 switches at a very high frequency and
therefore the switching times are very short. At these switching
frequencies, even the shortest trace has significant impedance.
Also, the peak gate drive current rises significantly in an
extremely short time. Transition speed of the current from one
device to another causes voltage spikes across the
interconnecting impedances and parasitic circuit elements.
These voltage spikes can degrade efficiency, generate EMI, and
Submit Document Feedback
18
1. The input capacitors, upper FET, lower FET, inductor and
output capacitor should be placed first. Isolate these power
components on dedicated areas of the board with their
ground terminals adjacent to one another. Place the input
high frequency decoupling ceramic capacitors very close to
the MOSFETs.
2. If signal components and the IC are placed in a separate area
to the power train, it is recommend to use full ground planes
in the internal layers with shared SGND and PGND to simplify
the layout design. Otherwise, use separate ground planes for
power ground and small signal ground. Connect the SGND
and PGND together close to the IC. DO NOT connect them
together anywhere else.
C1
CONVERTER
MODULATOR
Layout Considerations
4. Ensure the current paths from the input capacitor to the
MOSFET, to the output inductor and the output capacitor are
as short as possible with maximum allowable trace widths.
5. Place the PWM controller IC close to the lower FET. The LGATE
connection should be short and wide. The IC can be best
placed over a quiet ground area. Avoid switching ground loop
currents in this area.
6. Place VCC5V bypass capacitor very close to the VCC5V pin of
the IC and connect its ground to the PGND plane.
7. Place the gate drive components - optional BOOT diode and
BOOT capacitors - together near the controller IC.
8. The output capacitors should be placed as close to the load as
possible. Use short wide copper regions to connect output
capacitors to load to avoid inductance and resistances.
9. Use copper filled polygons or wide short traces to connect the
junction of upper FET, lower FET and output inductor. Also
keep the PHASE node connection to the IC short. DO NOT
unnecessarily oversize the copper islands for the PHASE
node. Since the phase nodes are subjected to very high dv/dt
voltages, the stray capacitor formed between these islands
and the surrounding circuitry will tend to couple switching
noise.
10. Route all high speed switching nodes away from the control
circuitry.
11. Create a separate small analog ground plane near the IC.
Connect the SGND pin to this plane. All small signal grounding
FN8666.3
June 4, 2015
ISL8117
paths including feedback resistors, current limit setting
resistor, soft-starting capacitor and EN pull-down resistor
should be connected to this SGND plane.
12. Separate the current sensing trace from the PHASE node
connection.
13. Ensure the feedback connection to the output capacitor is
short and direct.
General PowerPAD Design Considerations
The following is an example of how to use vias to remove heat
from the IC.
A large gate-charge increases the switching time, tSW, which
increases the upper MOSFETs’ switching losses. Ensure that both
MOSFETs are within their maximum junction temperature at high
ambient temperature by calculating the temperature rise
according to package thermal resistance specifications.
Output Inductor Selection
The PWM converter requires an output inductor. The output
inductor is selected to meet the output voltage ripple
requirements. The inductor value determines the converter’s
ripple current and the ripple voltage is a function of the ripple
current and the output capacitor(s) ESR. The ripple voltage
expression is given in the capacitor selection section and the
ripple current is approximated by Equation 14:
 V IN – V OUT   V OUT 
I L = --------------------------------------------------------- f SW   L   V IN 
(EQ. 14)
The ripple current ratio is usually from 30% to 70% of the full
output load.
FIGURE 33. PCB VIA PATTERN
Output Capacitor Selection
It is recommended to fill the thermal pad area with vias. A typical
via array fills the thermal pad footprint such that their centers are
3x the radius apart from each other. Keep the vias small but not
so small that their inside diameter prevents solder wicking
through during reflow.
Connect all vias to the ground plane. It is important the vias have
a low thermal resistance for efficient heat transfer. It is
important to have a complete connection of the plated through
hole to each plane.
Component Selection Guideline
MOSFET Considerations
The logic level MOSFETs are chosen for optimum efficiency given
the potentially wide input voltage range and output power
requirement. Two N-Channel MOSFETs are used in the
synchronous-rectified buck converters. These MOSFETs should be
selected based upon rDS(ON), gate supply requirements and
thermal management considerations.
Power dissipation includes two loss components: conduction
loss and switching loss. These losses are distributed between
the upper and lower MOSFETs according to duty cycle
(see Equations 12 and 13). The conduction losses are the main
component of power dissipation for the lower MOSFET. Only the
upper MOSFET has significant switching losses, since the lower
device turns on and off into near zero voltage. The equations
assume linear voltage current transitions and do not model
power loss due to the reverse recovery of the lower MOSFET’s
body diode.
2
 I O   r DS  ON    V OUT   I O   V IN   t SW   f SW 
P UPPER = --------------------------------------------------------------- + ---------------------------------------------------------V IN
2
(EQ. 12)
2
 I O   r DS  ON    V IN – V OUT 
P LOWER = ------------------------------------------------------------------------------V IN
Submit Document Feedback
19
(EQ. 13)
The output capacitors for each output have unique requirements.
In general, the output capacitors should be selected to meet the
dynamic regulation requirements including ripple voltage and
load transients. Selection of output capacitors is also dependent
on the output inductor, so some inductor analysis is required to
select the output capacitors.
One of the parameters limiting the converter’s response to a load
transient is the time required for the inductor current to slew to
its new level. The ISL8117 will provide either 0% or maximum
duty cycle in response to a load transient.
The response time is the time interval required to slew the
inductor current from an initial current value to the load current
level. During this interval, the difference between the inductor
current and the transient current level must be supplied by the
output capacitor(s). Minimizing the response time can minimize
the output capacitance required. Also, if the load transient rise
time is slower than the inductor response time, as in a hard
drive or CD drive, it reduces the requirement on the output
capacitor.
The maximum capacitor value required to provide the full, rising
step, transient load current during the response time of the
inductor is shown in Equation 15:
2
 L O   I TRAN 
C OUT = ----------------------------------------------------------2  V IN – V O   DV OUT 
(EQ. 15)
Where COUT is the output capacitor(s) required, LO is the output
inductor, ITRAN is the transient load current step, VIN is the input
voltage, VO is output voltage and DVOUT is the drop in output
voltage allowed during the load transient.
High frequency capacitors initially supply the transient current
and slow the load rate of change seen by the bulk capacitors. The
bulk filter capacitor values are generally determined by the ESR
(Equivalent Series Resistance) and voltage rating requirements
as-well-as actual capacitance requirements.
FN8666.3
June 4, 2015
ISL8117
The output voltage ripple is due to the inductor ripple current and
the ESR of the output capacitors as defined by Equation 16:
V RIPPLE = I L  ESR 
(EQ. 16)
Where IL is calculated in Equation 14.
High frequency decoupling capacitors should be placed as close
to the power pins of the load as physically possible. Be careful
not to add inductance in the circuit board wiring that could
cancel the usefulness of these low inductance components.
Consult with the manufacturer of the load circuitry for specific
decoupling requirements.
Use only specialized low-ESR capacitors intended for switching
regulator applications for the bulk capacitors. In most cases,
multiple small case electrolytic capacitors perform better than a
single large case capacitor.
The stability requirement on the selection of the output capacitor
is that the ‘ESR zero’ (f Z) is between 2kHz and 60kHz. This range
is set by an internal, single compensation zero at 8.8kHz. The
ESR zero can be a factor of five on either side of the internal zero
and still contribute to increased phase margin of the control loop.
This requirement is shown in Equation 17:
1
C OUT = -----------------------------------2  ESR   f Z 
(EQ. 17)
In conclusion, the output capacitors must meet the following
criteria:
Input Capacitor Selection
The important parameters for the input capacitor(s) are the
voltage rating and the RMS current rating. For reliable operation,
select input capacitors with voltage and current ratings above the
maximum input voltage and largest RMS current required by the
circuit. The capacitor voltage rating should be at least 1.25x
greater than the maximum input voltage and 1.5x is a
conservative guideline. The AC RMS input current varies with the
load giving in Equation 18:
I RMS =
2
DC – DC  I O
(EQ. 18)
Where DC is duty cycle of the PWM.
The maximum RMS current supplied by the input capacitance
occurs at VIN = 2 X VOUT, DC = 50% as shown in Equation 19:
1
I RMS = ---  I O
2
(EQ. 19)
Use a mix of input bypass capacitors to control the voltage ripple
across the MOSFETs. Use ceramic capacitors for the high
frequency decoupling and bulk capacitors to supply the RMS
current. Small ceramic capacitors can be placed very close to the
MOSFETs to suppress the voltage induced in the parasitic circuit
impedances.
Solid tantalum capacitors can be used, but caution must be
exercised with regard to the capacitor surge current rating. These
capacitors must be capable of handling the surge current at
power-up.
1. They must have sufficient bulk capacitance to sustain the
output voltage during a load transient while the output
inductor current is slewing to the value of the load transient.
2. The ESR must be sufficiently low to meet the desired output
voltage ripple due to the output inductor current.
3. The ESR zero should be placed, in a rather large range, to
provide additional phase margin.
The recommended output capacitor value for the ISL8117 is
between 100µF to 680µF, to meet the stability criteria with
external compensation. Use of aluminum electrolytic (POSCAP)
or tantalum type capacitors is recommended. Use of low ESR
ceramic capacitors is possible with loop analysis to ensure
stability.
Submit Document Feedback
20
FN8666.3
June 4, 2015
ISL8117
Revision History
The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make
sure you have the latest revision.
DATE
REVISION
June 4, 2015
FN8666.3
CHANGE
Description, page 1 - changed "with 13 external components" to "with 10 external components".
On page 3, EN pin description - changed "When the voltage on the pin reaches 1.3V, the output becomes active"
to "When the voltage on the pin reaches 1.6V, the output becomes active".
On page 14, right column, changed "Thermal protection may be triggered if die temperature increases above
+150°C due to excessive power dissipation" to "Thermal protection may be triggered if die temperature
increases above +160°C due to excessive power dissipation".
On page 14, right column, changed "When the EN pin voltage is higher than 1.3V, the controller is enabled to
initialize its internal circuit" to "When the EN pin voltage is higher than 1.6V, the controller is enabled to initialize
its internal circuit".
May 12, 2015
FN8666.2
Replaced Figures 1, 4, and 5.
Updated the MOD/SYNC Pin description on page 3.
May 6, 2015
FN8666.1
Added HTSSOP package/part information throughout datasheet.
On page 7, updated “IVINOP” parameter Typical value from “3mA” to “2.5mA”.
Added 2nd Paragraph to “Overvoltage Protection” section on page 17.
April 10, 2015
FN8666.0
Initial Release
About Intersil
Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products
address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.
For the most updated datasheet, application notes, related documentation and related parts, please see the respective product
information page found at www.intersil.com.
You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.
Reliability reports are also available from our website at www.intersil.com/support
For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time
without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be
accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third
parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
Submit Document Feedback
21
FN8666.3
June 4, 2015
ISL8117
Package Outline Drawing
L16.4x4A
16 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE
Rev 3, 03/15
2.40
4.00
A
4X 1.50
B
6
13
PIN #1
INDEX AREA
16
6
PIN 1
INDEX AREA
12
1
4.00
12X 0.50
2.40
4
9
0.15
(4X)
5
8
TOP VIEW
0.10 M C A B
4 0.25 +0.05
-0.07
16x 0.40±0.01
BOTTOM VIEW
SEE
DETAIL "X"
0.90±0.10
0.10 C
SEATING
PLANE
C
0.08 C
SIDE VIEW
(3.8 TYP)
(
2.40)
(12x 0.50)
C
(16x 0.25)
(16x 0.60)
0.20 REF
5
+0.03/-0.02
DETAIL "X"
TYPICAL RECOMMENDED LAND PATTERN
NOTES:
1. Dimensions are in millimeters.
Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to ASME Y14.5m-1994.
3. Unless otherwise specified, tolerance: Decimal ± 0.05
4. Dimension applies to the metallized terminal and is measured
between 0.15mm and 0.30mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin #1 identifier is optional, but must be
located within the zone indicated. The pin #1 identifier may be either
a mold or mark feature.
Submit Document Feedback
22
FN8666.3
June 4, 2015
ISL8117
Package Outline Drawing
M16.173A
16 LEAD HEATSINK THIN SHRINK SMALL OUTLINE PACKAGE (HTSSOP)
Rev 1, 2/15
A
1
3
3.00 ±0.10
5.00 ±0.10
SEE DETAIL "X"
9
16
PIN #1
I.D. MARK
6.40
4.40 ±0.10
2
3.00 ±0.10
3
0.20 C B A
1
8
B
0.65
EXPOSED THERMAL PAD
0.09 TO 0.20
END VIEW
TOP VIEW
BOTTOM VIEW
- 0.05
H
1.00 REF
C
1.20 MAX
SEATING
PLANE
0.90 +0.15/-0.10
GAUGE
PLANE
0.25 +0.05/-0.06 5
0.10 M C B A
0.10 C
0.25
0°-8°
0.05 MIN
0.15 MAX
SIDE VIEW
0.60 ±0.15
DETAIL "X"
(1.45)
NOTES:
(5.65)
( 3.00)
1. Dimension does not include mold flash, protrusions or gate burrs.
Mold flash, protrusions or gate burrs shall not exceed 0.15 per side.
2. Dimension does not include interlead flash or protrusion. Interlead
flash or protrusion shall not exceed 0.25 per side.
3. Dimensions are measured at datum plane H.
4. Dimensioning and tolerancing per ASME Y14.5M-1994.
(0.65 TYP)
(0.35 TYP)
5. Dimension does not include dambar protrusion. Allowable protrusion
shall be 0.08mm total in excess of dimension at maximum material
condition. Minimum space between protrusion and adjacent lead
is 0.07mm.
6. Dimension in ( ) are for reference only.
7. Conforms to JEDEC MO-153.
TYPICAL RECOMMENDED LAND PATTERN
Submit Document Feedback
23
FN8666.3
June 4, 2015