Product Overview

Product Overview
NB100LVEP221: Clock / Data Fanout Buffer, 2:1:20 Differential, HSTL / ECL /
PECL, 2.5 V / 3.3 V
For complete documentation, see the data sheet
Product Description
The NB100LVEP221 is a low skew 2:1:20 differential driver, designed with clock distribution in mind, accepting two clock sources
into an input multiplexer. The two clock inputs are differential ECL/PECL; CLK1/CLK1bar can also receive HSTL signal levels. The
LVPECL input signals can be either differential or single-ended (if the VBB output is used).
The LVEP221 specifically guarantees low output-to-output skew. Optimal design, layout, and processing minimize skew within a
device and from device to device.
To ensure tightest skew, both sides of differential outputs should be terminated identically into 50 ohms even if only one output is
being used. If an output pair is unused, both outputs may be left open (unterminated) without affecting skew.
The NB100LVEP221, as with most other ECL devices, can be operated from a positive VCC supply in LVPECL mode. This allows the
LVEP221 to be used for high performance clock distribution in +3.3 V or +2.5 V systems. In a PECL environment, series or Thevenin
line terminations are typically used as they require no additional power supplies. For more information on PECL terminations,
designers should refer to Application Note AND8020/D.
The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended LVPECL input conditions, the
unused differential input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used,
decouple VBB and VCC via a 0.01 uF capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left
open.
Single-ended CLK input operation is limited to VCC >/= 3.0 V in LVPECL mode, or VEE </= -3.0 V in NECL mode.
Features
•
•
•
•
•
•
•
•
•
15 ps Typical Output-to-Output Skew
40 ps Typical Device-to-Device Skew
Jitter Less than 2 ps RMS
Maximum Frequency > 1.0 Ghz Typical
VBB Output
540 ps Typical Propagation Delay
LVPECL and HSTL Mode Operating Range: VCC = 2.375 V to 3.8 V with VEE = 0 V
NECL Mode Operating Range: VCC = 0 V with VEE = -2.375 V to -3.8 V
Q Output will Default Low with Inputs Open or at VEE
Applications
• Multiple Clock Sources
Part Electrical Specifications
Product
Compliance
Status
Type
Chann
els
Input / Input
Output Level
Ratio
Output VCC
Level
Typ
(V)
tJitterR
MS
Typ
(ps)
tskew(oo) Max
(ps)
tpd Typ
(ns)
tR & tF
Max
(ps)
fmaxClo fmaxDat Packa
ck Typ a Typ ge
(MHz) (Mbps) Type
NB100LVEP221MNG
Pb-free
Active
Buffer
1
2:1:20
ECL
1
50
0.54
300
1000
QFN52
300
1000
QFN52
Halide free
CML
HST
L
3.3
2.5
0.59
ECL
LVD
S
NB100LVEP221MNR
G
Pb-free
Halide free
Active
Buffer
1
2:1:20
CML
LVD
S
ECL
2.5
1
3.3
ECL
HST
L
For more information please contact your local sales support at www.onsemi.com
50
0.54
0.59
Created on: 6/30/2016