SPANSION S71NS032J80BJWRA

S71NS-J
Stacked Multi-Chip Product (MCP)
110 nm CMOS 1.8 Volt-only Simultaneous Read/Write,
Burst Mode Multiplexed Flash Memory with pSRAM
S71NS-J Cover Sheet
Data Sheet (Advance Information)
Notice to Readers: This document states the current technical specifications regarding the Spansion
product(s) described herein. Each product described herein may be designated as Advance Information,
Preliminary, or Full Production. See Notice On Data Sheet Designations for definitions.
Publication Number S71NS-J_00
Revision 03
Issue Date October 10, 2006
D a t a
S h e e t
( A d va n c e
I n fo r m a t i o n )
Notice On Data Sheet Designations
Spansion Inc. issues data sheets with Advance Information or Preliminary designations to advise readers of
product information or intended specifications throughout the product life cycle, including development,
qualification, initial production, and full production. In all cases, however, readers are encouraged to verify
that they have the latest information before finalizing their design. The following descriptions of Spansion data
sheet designations are presented here to highlight their presence and definitions.
Advance Information
The Advance Information designation indicates that Spansion Inc. is developing one or more specific
products, but has not committed any design to production. Information presented in a document with this
designation is likely to change, and in some cases, development on the product may discontinue. Spansion
Inc. therefore places the following conditions upon Advance Information content:
“This document contains information on one or more products under development at Spansion Inc.
The information is intended to help you evaluate this product. Do not design in this product without
contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed
product without notice.”
Preliminary
The Preliminary designation indicates that the product development has progressed such that a commitment
to production has taken place. This designation covers several aspects of the product life cycle, including
product qualification, initial production, and the subsequent phases in the manufacturing process that occur
before full production is achieved. Changes to the technical specifications presented in a Preliminary
document should be expected while keeping these aspects of production under consideration. Spansion
places the following conditions upon Preliminary content:
“This document states the current technical specifications regarding the Spansion product(s)
described herein. The Preliminary status of this document indicates that product qualification has been
completed, and that initial production has begun. Due to the phases of the manufacturing process that
require maintaining efficiency and quality, this document may be revised by subsequent versions or
modifications due to changes in technical specifications.”
Combination
Some data sheets contain a combination of products with different designations (Advance Information,
Preliminary, or Full Production). This type of document distinguishes these products and their designations
wherever necessary, typically on the first page, the ordering information page, and pages with the DC
Characteristics table and the AC Erase and Program table (in the table notes). The disclaimer on the first
page refers the reader to the notice on this page.
Full Production (No Designation on Document)
When a product has been in production for a period of time such that no changes or only nominal changes
are expected, the Preliminary designation is removed from the data sheet. Nominal changes may include
those affecting the number of ordering part numbers available, such as the addition or deletion of a speed
option, temperature range, package type, or VIO range. Changes may also include those needed to clarify a
description or to correct a typographical error or incorrect specification. Spansion Inc. applies the following
conditions to documents in this category:
“This document states the current technical specifications regarding the Spansion product(s)
described herein. Spansion Inc. deems the products to have been in sufficient production volume such
that subsequent versions of this document are not expected to change. However, typographical or
specification corrections, or modifications to the valid combinations offered may occur.”
Questions regarding these document designations may be directed to your local Spansion sales office.
ii
S71NS-J
October 10, 2006 S71NS-J_00_03
S71NS-J
Stacked Multi-Chip Product (MCP)
110 nm CMOS 1.8 Volt-only Simultaneous Read/Write,
Burst Mode Multiplexed Flash Memory with pSRAM
Data Sheet (Advance Information)
Features
„ Single 1.8 volt read, program and erase (1.7 to 1.95 V)
„ Simultaneous Read/Write operation
„ Multiplexed Data and Address for reduced
I/O count
– Data can be continuously read from one bank while executing
erase/program functions in other bank
– Zero latency between read and write operations
– A15–A0 multiplexed as DQ15–DQ0
– Addresses are latched by AVD# control input when CE# low
„ Package
– 56-ball Very Thin FBGA
Product Selector Guide
MCP
Flash
pSRAM
pSRAM Type
pSRAM Read
OPN
S71NS032JA0
S29NS032J
16 Mb
Mux pSRAM 2
Asynchronous only
S71NS032JA0BJWRT
S71NS032J80
S29NS032J
8 Mb
Mux pSRAM 1
Asynchronous only
S71NS032J80BJWRA
General Description
The products covered by this document are listed in the table below
Document
Publication Identification Number
S29NS-J
S29NS-J_00
8 Mb Multiplexed pSRAM Type 1
muxpsram_06
16Mb Multiplexed pSRAM Type 2 (Asynchronous only)
muxpsram_05
Publication Number S71NS-J_00
Revision 03
Issue Date October 10, 2006
This document contains information on one or more products under development at Spansion LLC. The information is intended to help you evaluate this product. Do not design
in this product without contacting the factory. Spansion LLC reserves the right to change or discontinue work on this proposed product without notice.
D a t a
S h e e t
( A d va n c e
I n fo r m a t i o n )
1. MCP Block Diagram
VCC VCCQ
RESET#
ACC
Flash
Memory
CE#
OE#
WE#
CLK
AVD#
RDY
A19-A16
A20
A/DQ15 – A/DQ0
VSS VCC VSSQ VCCQ
F-RDY/R-WAIT
WAIT
LB#
pSRAM
UB#
CRE
CS#
VSS
Note:
A19 is shared for S71NS032JA0, but flash only for S71NS032J80.
2
S71NS-J
VSSQ
S71NS-J_00_03 October 10, 2006
D a t a
S h e e t
( A d va n c e
I n fo r m a t i o n )
2. Connection Diagram
1
2
3
4
5
6
7
8
9
10
11
12
13
14
Legend
NC
No Connect
A
NC
B
Flash, pSRAM Shared
C
NC
RFU
R-LB#
R-UB#
RFU
NC
Reserved for Future Use
D
F-RDY/
R-WAIT
A21
VSS
CLK
VCC
VCCQ
A16
A20
AVD#
RFU
VSS
A/DQ7
WE#
F-ACC
A19
A17
RFU
F-RST# F-WP#
A-18
F-CE#
VSSQ
A/DQ9
A/DQ8
OE#
A/DQ4 A/DQ11 A/DQ10 VCCQ
A/DQ1
A/DQ0
RFU
NC
Flash Only
E
pSRAM Only
F
A/DQ6 A/DQ13 A/DQ12 A/DQ3
A/DQ2
G
A/DQ15 A/DQ14 VSSQ
A/DQ5
H
NC
RFU
R-CE# R-CRE
J
K
NC
NC
MCP
Flash-only Address
Shared Address
S71NS032JA0
A20
A19:A16
ADQ15:ADQ0
S71NS032J80
A20-A19
A18:A16
ADQ15:ADQ0
S71NS-J_00_03 October 10, 2006
S71NS-J
3
D a t a
3.
S h e e t
I n fo r m a t i o n )
Input/Output Descriptions
Signal
4
( A d va n c e
Description
Flash
RAM
R-UB#
pSRAM Upper Byte Control
R-LB#
pSRAM Lower Byte Control
X
A21–A16
Address Inputs
X
X
ADQ15–ADQ0
Multiplexed Address/Data input/output
X
X
X
R-CE#
pSRAM Chip Select Input
F-CE#
Flash Chip Enable Input. Asynchronous relative to CLK for the Burst mode.
X
X
OE#
Output Enable Input. Asynchronous relative to CLK for the Burst mode.
X
X
WE#
Write Enable Input.
X
X
VCC
Device Power Supply (1.7 V–1.95 V).
X
X
VSS
Ground
X
X
NC
No Connect; not connected internally
X
X
RDY
Ready output; indicates the status of the Burst read. VOL= data invalid. WAIT# pin of pSRAM is
shared with Flash RDY pin for synchronous pSRAM.
X
X
CLK
Clock input. The first rising edge of CLK in conjunction with AVD# low latches address input and
activates burst mode operation. After the initial word is output, subsequent rising edges of CLK
increment the internal address counter. CLK should remain low during asynchronous access.
CLK is present on MuxpSRAM Type 3, but not on MuxpSRAM Type 2. As a result, it is a shared
signal on S71NS064JA0, but a flash-only signal on S71NS032J.
X
X
AVD#
Address Valid input. Indicates to device that the valid address is present on the address inputs
(address bits A15–A0 are multiplexed, address bits A22–A16 are address only).
VIL = for asynchronous mode, indicates valid address; for burst mode, causes starting address to
be latched on rising edge of CLK.
VIH= device ignores address inputs
X
X
F-RST#
Hardware reset input. VIL= device resets and returns to reading array data
X
F-ACC
At 12 V, accelerates programming; automatically places device in unlock bypass mode. At VIL,
disables program and erase functions. Should be at VIH for all other conditions.
X
R-CRE
Command Register Enable of pSRAM
VCCQ
I/O Power Supply (1.7 V to 1.95 V)
X
X
VSSQ
I/O Ground
X
X
S71NS-J
X
S71NS-J_00_03 October 10, 2006
D a t a
4.
S h e e t
( A d va n c e
I n fo r m a t i o n )
Ordering Information
The order number (Valid Combination) is formed by the following:
S71NS
032
J
A0
BJ
W
RT
0
PACKING TYPE
0 = Tray
2 = 7-inch Tape and Reel
3 = 13-inch Tape and Reel
ADDITIONAL ORDERING OPTIONS
See Valid Combinations Table
TEMPERATURE RANGE
W = Wireless (–25°C to +85°C)
For Industrial (–40°C to +85°C), contact local sales office
PACKAGE TYPE
BJ = Very Thin Fine-Pitch BGA Lead (Pb)-Free LF35 Package
pSRAM DENSITY
A0 = 16 Megabit (1M x 16-Bit)
FLASH PROCESS TECHNOLOGY
J = 110 nm Floating Gate Technology
FLASH DENSITY
064 = 64 Megabit (4 M x 16-Bit)
032 = 32 Megabit (2M x 16-Bit)
DEVICE FAMILY
S71NS = Stacked Multi-Chip Product,
Simultaneous Read/Write, Burst Mode Flash Memory with Multiplexed I/O
1.8-Volt Operation, Top Boot Sectors, and pSRAM
Table 4.1 Valid Combinations
Base OPN
Density
Process
Technology
pSRAM
Density
Package Type
Temperature
80
S71NS
032
J
S71NS-J_00_03 October 10, 2006
S71NS-J
Packing Type
RA
BJ
A0
Options
W
0, 2, 3
RT
5
D a t a
5.
5.1
S h e e t
( A d va n c e
I n fo r m a t i o n )
Physical Dimensions
NLB056—56-Ball Very Thin Fine Pitch Ball Grid Array (FBGA)
9.2 x 8.0 mm Package
D1
A
D
eD
0.10 C
(2X)
14
13
12
11
10
9
8
7
6
5
4
3
E
eE
SE 7
E1
2
1
K J H G F E D C B A
INDEX MARK
PIN A1
CORNER
B
9
TOP VIEW
PIN A1
CORNER
7
SD
0.10 C
(2X)
BOTTOM VIEW
0.20 C
A A2
A1
C
56X
0.08 C
SIDE VIEW
6
b
0.15 M C A B
0.08 M C
NOTES:
PACKAGE
NLB 056
JEDEC
N/A
DxE
9.20 mm x 8.00 mm
PACKAGE
SYMBOL
MIN
NOM
MAX
A
---
---
1.20
A1
0.20
---
---
A2
0.85
---
0.97
NOTE
PROFILE
BODY SIZE
E
8.00 BSC.
BODY SIZE
D1
4.50 BSC.
MATRIX FOOTPRINT
E1
6.50 BSC.
MATRIX FOOTPRINT
MD
10
MATRIX SIZE D DIRECTION
ME
14
MATRIX SIZE E DIRECTION
56
0.25
0.30
ALL DIMENSIONS ARE IN MILLIMETERS.
3.
BALL POSITION DESIGNATION PER JEP95, SECTION 4.3,
SPP-010.
4.
e REPRESENTS THE SOLDER BALL GRID PITCH.
5.
SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D"
DIRECTION.
SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE
"E" DIRECTION.
n IS THE NUMBER OF POPULTED SOLDER BALL POSITIONS
FOR MATRIX SIZE MD X ME.
6
DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL
DIAMETER IN A PLANE PARALLEL TO DATUM C.
7
SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A
AND B AND DEFINE THE POSITION OF THE CENTER SOLDER
BALL IN THE OUTER ROW.
BALL COUNT
0.35
WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE
OUTER ROW, SD OR SE = e/2
eE
0.50 BSC.
BALL PITCH
0.50 BSC
BALL PITCH
0.25 BSC.
SOLDER BALL PLACEMENT
A2 ~ A13,B1 ~ B14
C1,C2,C5,C6,C9,C10,C13,C14
D1,D2,D13,D14,E1,E2,E13,E14,F1,F2,F13,F14
G1,G2,G13,G14,H1,H2,H5,H6,H9,H10,H13,H14
J1 ~ J14, K2 ~ K13
WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE
OUTER ROW SD OR SE = 0.000.
BALL DIAMETER
eD
SD / SE
2.
BODY THICKNESS
9.20 BSC.
n
DIMENSIONING AND TOLERANCING METHODS PER
ASME Y14.5M-1994.
BALL HEIGHT
D
Øb
1.
DEPOPULATED SOLDER BALLS
8.
"+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED
BALLS.
9
A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK
MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.
10. OUTLINE AND DIMENSIONS PER CUSTOMER REQUIREMENT.
3507\ 16-038.22 \ 7.14.5
6
S71NS-J
S71NS-J_00_03 October 10, 2006
D a t a
6.
S h e e t
( A d va n c e
I n fo r m a t i o n )
Revision History
6.1
Revision 01 (March 2, 2006)
Initial release.
6.2
Revision 02 (April 21, 2006)
Added the S71NS032JA0
Updated the MCP Block Diagram
Updated the Connection Diagram notes
Updated the Input/Output Descriptions
6.3
Revision 03 (October 10, 2006)
Added the S71NS032J80
Removed the S71NS064JA0
Colophon
The products described in this document are designed, developed and manufactured as contemplated for general use, including without
limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as
contemplated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the
public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility,
aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for
any use where chance of failure is intolerable (i.e., submersible repeater and artificial satellite). Please note that Spansion will not be liable to
you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor
devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design
measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal
operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under
the Foreign Exchange and Foreign Trade Law of Japan, the US Export Administration Regulations or the applicable laws of any other country,
the prior authorization by the respective government entity will be required for export of those products.
Trademarks and Notice
The contents of this document are subject to change without notice. This document may contain information on a Spansion product under
development by Spansion. Spansion reserves the right to change or discontinue work on any product without notice. The information in this
document is provided as is without warranty or guarantee of any kind as to its accuracy, completeness, operability, fitness for particular purpose,
merchantability, non-infringement of third-party rights, or any other warranty, express, implied, or statutory. Spansion assumes no liability for any
damages of any kind arising out of the use of the information in this document.
Copyright © 2006 Spansion Inc. All Rights Reserved. Spansion, the Spansion logo, MirrorBit, ORNAND, and combinations thereof are
trademarks of Spansion Inc. Other names are for informational purposes only and may be trademarks of their respective owners.
S71NS-J_00_03 October 10, 2006
S71NS-J
7