TI TAS5727PHP

TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
25-W DIGITAL AUDIO POWER AMPLIFIER WITH EQ AND DRC
Check for Samples: TAS5727
FEATURES
1
•
•
•
Audio Input/Output
– 25 W Into an 8-Ω Load From a 20-V Supply
– Wide PVDD Range, From 8 V to 26 V
– Supports BTL Configuration With 4-Ω Load
– Efficient Class-D Operation Eliminates
Need for Heatsinks
– One Serial Audio Input (Two Audio
Channels)
– I2C Address Selection Pin (Chip Select)
– Single Output Filter PBTL Support
– Supports 44.1-kHz to 48-kHz Sample Rate
(LJ/RJ/I2S)
Audio/PWM Processing
– Independent Channel Volume Controls With
Gain of 24 dB to Mute With 0.125-dB
Resolution Steps
– Programmable Two-Band Dynamic-Range
Control
– 18 Programmable Biquads for Speaker EQ
and Other Audio-Processing Features
– Programmable Coefficients for DRC Filters
– DC Blocking Filters
General Features
– I2C Serial Control Interface Operational
Without MCLK
– Requires Only 3.3 V and PVDD
– No External Oscillator: Internal Oscillator
for Automatic Rate Detection
– Surface-Mount, 48-Pin HTQFP Package
– Thermal and Short-Circuit Protection
– 106-dB SNR, A-Weighted
– AD, BD, and Ternary Modulation
•
– Up to 90% Efficient
– PWM Level Meter to Measure the Digital
Power Profile
A
Benefits
– EQ: Speaker Equalization Improves Audio
Performance
– Two-Band DRC: Dynamic Range
Compression. Can Be Used As Power
Limiter. Enables Speaker Protection, Easy
Listening, Night-Mode Listening
– Autodetect: Automatically Detects
Sample-Rate Changes. No Need for
External Microprocessor Intervention
APPLICATIONS
•
LCD TV, LED TV, Soundbar
DESCRIPTION
The TAS5727 is a 25-W, efficient, digital-audio power
amplifier for driving stereo bridge-tied speakers. One
serial data input allows processing of up to two
discrete audio channels and seamless integration to
most digital audio processors and MPEG decoders.
The device accepts a wide range of input data and
data rates. A fully programmable data path routes
these channels to the internal speaker drivers.
The TAS5727 is a slave-only device receiving all
clocks from external sources. The TAS5727 operates
with a PWM carrier between a 384-kHz switching rate
and a 288-KHz switching rate, depending on the input
sample rate. Oversampling combined with a
fourth-order noise shaper provides a flat noise floor
and excellent dynamic range from 20 Hz to 20 kHz.
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2010, Texas Instruments Incorporated
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
SIMPLIFIED APPLICATION DIAGRAM
3.3 V
8 V–26 V
AVDD/DVDD
PVDD
OUT_A
LRCLK
Digital
Audio
Source
SCLK
BST_A
MCLK
SDIN
LCBTL
Left
LCBTL
Right
BST_B
OUT_B
2
I C
Control
SDA
SCL
A_SEL(FAULT)
Control
Inputs
RESET
OUT_C
BST_C
PDN
BST_D
Loop
Filter
(1)
PLL_FLTP
OUT_D
PLL_FLTM
B0264-10
(1)
2
See the TAS5727 User's Guide for loop filter values
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
FUNCTIONAL VIEW
OUT_A
th
SDIN
Serial
Audio
Port
S
R
C
Digital Audio Processor
(DAP)
4
Order
Noise
Shaper
and
PWM
2´ HB
FET Out
OUT_B
OUT_C
2´ HB
FET Out
OUT_D
Protection
Logic
MCLK
SCLK
LRCLK
SDA
SCL
Click and Pop
Control
Sample Rate
Autodetect
and PLL
Serial
Control
Microcontroller
Based
System
Control
Terminal Control
B0262-06
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
3
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
FAULT
Undervoltage
Protection
FAULT
4
4
Power
On
Reset
Protection
and
I/O Logic
AGND
Temp.
Sense
GND
VALID
Overcurrent
Protection
Isense
BST_D
PVDD_D
PWM
Rcv
Ctrl
Timing
PWM Controller
PWM_D
Gate
Drive
OUT_D
Pulldown Resistor
PGND_CD
GVDD
Regulator
GVDD_OUT
BST_C
PVDD_C
PWM_C
PWM
Rcv
Ctrl
Timing
Gate
Drive
OUT_C
Pulldown Resistor
PGND_CD
BST_B
PVDD_B
PWM_B
PWM
Rcv
Ctrl
Timing
Gate
Drive
OUT_B
Pulldown Resistor
GVDD
Regulator
PGND_AB
BST_A
PVDD_A
PWM_A
PWM
Rcv
Ctrl
Timing
Gate
Drive
OUT_A
Pulldown Resistor
PGND_AB
B0034-06
Figure 1. Power-Stage Functional Block Diagram
4
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
R
L
1BQ
30
1BQ
26
0x77
0x76
0x73
0x72
9BQ
31–39
9BQ
27–2F
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
2BQ
5A, 5B
2BQ
5E, 5F
2BQ
5C, 5D
2BQ
58, 59
0x75
0x74 v2im1
0x71
0x70
2
Vol
Vol
Vol2
Vol1
0x46[1]
0x46[0]
Vol Config Reg 0x0E
AGL
AGL
I C Subaddress in Red
0x52[0]
0x52[1]
0x51[0]
0x51[1]
2
2
32
Level
Meter
clip24
clip24
2
I C:0x6B (32Bit-Left Level)
32
32
32
I C:0x6C (32 Bit-Right Level)
I C:57
VDISTB
2
I C:56
VDISTA
B0321-11
24
24
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
DAP Process Structure
Submit Documentation Feedback
5
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
DEVICE INFORMATION
PIN ASSIGNMENT
PGND_CD
PGND_CD
NC
OUT_C
BST_C
NC
BST_B
NC
NC
PGND_AB
OUT_B
PGND_AB
PHP Package
(Top View)
48 47 46 45 44 43 42 41 40 39 38 37
OUT_A
1
36
OUT_D
PVDD_AB
2
35
PVDD_CD
PVDD_AB
3
34
PVDD_CD
BST_A
4
33
BST_D
NC
5
32
GVDD_OUT
SSTIMER
6
31
VREG
30
AGND
TAS5727
NC
7
PBTL
8
29
GND
AVSS
9
28
DVSS
PLL_FLTM
10
27
DVDD
PLL_FLTP
11
26
STEST
VR_ANA
12
25
RESET
SCL
SDA
SDIN
SCLK
LRCLK
PDN
VR_DIG
DVSSO
OSC_RES
MCLK
AVDD
A_SEL_FAULT
13 14 15 16 17 18 19 20 21 22 23 24
P0075-12
PIN FUNCTIONS
PIN
NAME
NO.
TYPE (1)
5-V
TERMINATION (2)
TOLERANT
DESCRIPTION
AGND
30
P
A_SEL_FAULT
14
DIO
AVDD
13
P
3.3-V analog power supply
AVSS
9
P
Analog 3.3-V supply ground
BST_A
4
P
High-side bootstrap supply for half-bridge A
BST_B
43
P
High-side bootstrap supply for half-bridge B
BST_C
42
P
High-side bootstrap supply for half-bridge C
BST_D
33
P
High-side bootstrap supply for half-bridge D
DVDD
27
P
3.3-V digital power supply
DVSS
28
P
Digital ground
(1)
(2)
6
Local analog ground for power stage
This pin is monitored on the rising edge of RESET. A value of 0
(15-kΩ pulldown) sets the I2C device address to 0x54 and a value of
1 (15-kΩ pullup) sets it to 0x56. this dual-function pin can be
programmed to output internal power-stage errors.
TYPE: A = analog; D = 3.3-V digital; P = power/ground/decoupling; I = input; O = output
All pullups are weak pullups and all pulldowns are weak pulldowns. The pullups and pulldowns are included to assure proper input logic
levels if the pins are left unconnected (pullups → logic 1 input; pulldowns → logic 0 input).
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
PIN FUNCTIONS (continued)
PIN
NAME
NO.
TYPE (1)
5-V
TERMINATION (2)
TOLERANT
DESCRIPTION
DVSSO
17
P
Oscillator ground
GND
29
P
Analog ground for power stage
GVDD_OUT
32
P
Gate drive internal regulator output
LRCLK
20
DI
5-V
Pulldown
Input serial audio data left/right clock (sample-rate clock)
MCLK
15
DI
5-V
Pulldown
Master clock input
5, 7,
40,
41,
44, 45
–
16
AO
OUT_A
1
O
Output, half-bridge A
OUT_B
46
O
Output, half-bridge B
OUT_C
39
O
Output, half-bridge C
OUT_D
36
O
Output, half-bridge D
PBTL
8
DI
Low means BTL mode; high means PBTL mode. Information goes
directly to power stage.
PDN
19
DI
PGND_AB
47, 48
P
Power ground for half-bridges A and B
PGND_CD
37, 38
P
Power ground for half-bridges C and D
PLL_FLTM
10
AO
PLL negative loop-filter terminal
PLL_FLTP
11
AO
PLL positive loop-filter terminal
PVDD_AB
2, 3
P
PVDD_CD
NC
OSC_RES
No connect
Oscillator trim resistor. Connect an 18.2-kΩ, 1% resistor to DVSSO.
5-V
Pullup
Power down, active-low. PDN prepares the device for loss of power
supplies by shutting down the noise shaper and initiating the PWM
stop sequence.
Power-supply input for half-bridge output A
34, 35
P
RESET
25
DI
5-V
Power-supply input for half-bridge output D
SCL
24
DI
5-V
SCLK
21
DI
5-V
SDA
23
DIO
5-V
SDIN
22
DI
5-V
SSTIMER
6
AI
Controls ramp time of OUT_x to minimize pop. Leave this pin
floating for BD mode. Requires capacitor of 2.2 nF to GND in AD
mode. The capacitor determines the ramp time.
STEST
26
DI
Factory test pin. Connect directly to DVSS.
VR_ANA
12
P
Internally regulated 1.8-V analog supply voltage. This pin must not
be used to power external devices.
VR_DIG
18
P
Internally regulated 1.8-V digital supply voltage. This pin must not be
used to power external devices.
VREG
31
P
Digital regulator output. Not to be used for powering external
circuitry.
Pullup
Reset, active-low. A system reset is generated by applying a logic
low to this pin. RESET is an asynchronous control signal that
restores the DAP to its default conditions and places the PWM in the
hard-mute (high-impedance) state.
I2C serial control clock input
Pulldown
Serial audio-data clock (shift clock). SCLK is the serial-audio-port
input-data bit clock.
I2C serial control data interface input/output
Pulldown
Serial audio data input. SDIN supports three discrete (stereo) data
formats.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
7
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
ABSOLUTE MAXIMUM RATINGS
over operating free-air temperature range (unless otherwise noted)
(1)
DVDD, AVDD
Supply voltage
PVDD_x
3.3-V digital input
Input voltage
VALUE
UNIT
–0.3 to 3.6
V
–0.3 to 30
V
–0.5 to DVDD + 0.5
5-V tolerant (2) digital input (except MCLK)
–0.5 to DVDD + 2.5 (3)
5-V tolerant MCLK input
–0.5 to AVDD + 2.5 (3)
V
OUT_x to PGND_x
32 (4)
BST_x to PGND_x
43 (4)
V
Input clamp current, IIK
±20
mA
Output clamp current, IOK
V
±20
mA
Operating free-air temperature
0 to 85
°C
Operating junction temperature range
0 to 150
°C
–40 to 125
°C
Storage temperature range, Tstg
(1)
(2)
(3)
(4)
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum conditions for extended periods may affect device reliability.
5-V tolerant inputs are PDN, RESET, SCLK, LRCLK, MCLK, SDIN, SDA, and SCL.
Maximum pin voltage should not exceed 6 V.
DC voltage + peak ac waveform measured at the pin should be below the allowed limit for all conditions.
THERMAL INFORMATION
TAS5727
THERMAL METRIC (1)
UNIT
PHP (48 PINS)
qJA
Junction-to-ambient thermal resistance
27.9
°C/W
qJB
Junction-to-board thermal resistance
13
°C/W
qJC(bottom)
Junction-to-case (bottom) thermal resistance
1.1
°C/W
qJC(top)
Junction-to-case (top) thermal resistance
20.7
°C/W
yJT
Junction-to-top characterization parameter
0.3
°C/W
yJB
Junction-to-board characterization parameter
6.7
°C/W
(1)
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
RECOMMENDED OPERATING CONDITIONS
MIN
NOM
MAX
UNIT
3.3
3.6
V
26
V
Digital/analog supply voltage
DVDD, AVDD
3
Half-bridge supply voltage
PVDD_x
8
VIH
High-level input voltage
5-V tolerant
2
VIL
Low-level input voltage
5-V tolerant
TA
Operating ambient temperature range
TJ (1)
Operating junction temperature range
RL (BTL)
Load impedance
Output filter: L = 15 mH, C = 680 nF
4
8
Ω
RL (PBTL)
Load impedance
Output filter: L = 15 mH, C = 680 nF
2
4
Ω
Output-filter inductance
Minimum output inductance under
short-circuit condition
LO (BTL)
(1)
V
0.8
V
0
85
°C
0
125
°C
10
mH
Continuous operation above the recommended junction temperature may result in reduced reliability and/or lifetime of the device.
PWM OPERATION AT RECOMMENDED OPERATING CONDITIONS
PARAMETER
Output sample rate
8
TEST CONDITIONS
VALUE
11.025/22.05/44.1-kHz data rate ±2%
288
48/24/12/8/16/32-kHz data rate ±2%
384
Submit Documentation Feedback
UNIT
kHz
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
PLL INPUT PARAMETERS AND EXTERNAL FILTER COMPONENTS
PARAMETER
fMCLKI
tr /
tf(MCLK)
TEST CONDITIONS
MIN
MCLK frequency
2.8224
MCLK duty cycle
40%
TYP
50%
Rise/fall time for MCLK
LRCLK allowable drift before LRCLK reset
External PLL filter capacitor C1
SMD 0603 X7R
External PLL filter capacitor C2
External PLL filter resistor R
MAX
UNIT
24.576
MHz
60%
5
ns
4
MCLKs
47
nF
SMD 0603 X7R
4.7
nF
SMD 0603, metal film
470
Ω
ELECTRICAL CHARACTERISTICS
DC Characteristics
TA = 25°, PVCC_x = 18 V, DVDD = AVDD = 3.3 V, RL= 8 Ω, BTL AD mode, fS = 48 kHz (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
VOH
High-level output voltage
A_SEL_FAULT and SDA
IOH = –4 mA
DVDD = 3 V
VOL
Low-level output voltage
A_SEL_FAULT and SDA
IOL = 4 mA
DVDD = 3 V
0.5
V
IIL
Low-level input current
VI < VIL ; DVDD = AVDD
= 3.6V
75
mA
IIH
High-level input current
VI > VIH ; DVDD =
AVDD = 3.6V
75 (1)
mA
IDD
3.3 V supply current
3.3 V supply voltage (DVDD,
AVDD)
IPVDD
Supply current
No load (PVDD_x)
Drain-to-source resistance, LS
TJ = 25°C, includes metallization resistance
75
Drain-to-source resistance, HS
TJ = 25°C, includes metallization resistance
75
rDS(on)
(2)
2.4
V
Normal mode
49
68
Reset (RESET = low,
PDN = high)
23
38
Normal mode
32
50
3
8
Reset (RESET = low,
PDN = high)
mA
mA
mΩ
I/O Protection
Vuvp
Undervoltage protection limit
PVDD falling
7.2
V
Vuvp,hyst
Undervoltage protection limit
PVDD rising
7.6
V
150
°C
30
°C
OTE
(3)
OTEHYST
Overtemperature error
(3)
Extra temperature drop
required to recover from error
IOC
Overcurrent limit protection
4.5
A
IOCT
Overcurrent response time
150
ns
RPD
Internal pulldown resistor at the Connected when drivers are in the high-impedance state
output of each half-bridge
to provide bootstrap capacitor charge.
3
kΩ
(1)
(2)
(3)
IIH for the PBTL pin has a maximum limit of 200 µA due to an internal pulldown on the pin.
This does not include bond-wire or pin resistance.
Specified by design
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
9
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
AC Characteristics (BTL, PBTL)
PVDD_x = 18 V, BTL AD mode, fS = 48 KHz, RL = 8 Ω, ROCP = 22 kΩ, CBST = 33 nF, audio frequency = 1 kHz, AES17 filter,
fPWM = 384 kHz, TA = 25°C (unless otherwise specified). All performance is in accordance with recommended operating
conditions (unless otherwise specified).
PARAMETER
TEST CONDITIONS
MIN
PVDD = 18 V,10% THD, 1-kHz input signal
21.5
PVDD = 18 V, 7% THD, 1-kHz input signal
20.3
PVDD = 12 V, 10% THD, 1-kHz input signal
9.6
PVDD = 12 V, 7% THD, 1-kHz input signal
9.1
PVDD = 8 V, 10% THD, 1-kHz input signal
4.2
PVDD = 8 V, 7% THD, 1-kHz input signal
PO
Power output per channel
THD+N
Vn
Total harmonic distortion + noise
Output integrated noise (rms)
Crosstalk
SNR
(1)
10
Signal-to-noise ratio (1)
TYP
UNIT
4
PBTL mode, PVDD = 12 V, RL = 4 Ω,
10% THD, 1-kHz input signal
18.7
PBTL mode, PVDD = 12 V, RL = 4 Ω,
7% THD, 1-kHz input signal
17.7
PBTL mode, PVDD = 18 V, RL = 4 Ω,
10% THD, 1-kHz input signal
41.5
PBTL mode, PVDD = 18 V, RL = 4 Ω,
7% THD, 1-kHz input signal
39
PVDD = 18 V, PO = 1 W
0.07%
PVDD = 12 V, PO = 1 W
0.03%
PVDD = 8 V, PO = 1 W
0.1%
A-weighted
MAX
W
56
mV
PO = 0.25 W, f = 1 kHz (BD Mode)
–82
dB
PO = 0.25 W, f = 1 kHz (AD Mode)
–69
dB
A-weighted, f = 1 kHz, maximum power at
THD < 1%
106
dB
SNR is calculated relative to 0-dBFS input level.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
SERIAL AUDIO PORTS SLAVE MODE
over recommended operating conditions (unless otherwise noted)
TEST
CONDITIONS
PARAMETER
MIN
CL = 30 pF
TYP
1.024
MAX
UNIT
12.288
MHz
fSCLKIN
Frequency, SCLK 32 × fS, 48 × fS, 64 × fS
tsu1
Setup time, LRCLK to SCLK rising edge
10
ns
th1
Hold time, LRCLK from SCLK rising edge
10
ns
tsu2
Setup time, SDIN to SCLK rising edge
10
ns
th2
Hold time, SDIN from SCLK rising edge
10
LRCLK frequency
ns
8
48
48
SCLK duty cycle
40%
50%
60%
LRCLK duty cycle
40%
50%
60%
SCLK rising edges between LRCLK rising edges
t(edge)
LRCLK clock edge with respect to the falling edge of SCLK
tr/tf
Rise/fall time for SCLK/LRCLK
kHz
32
64
SCLK
edges
–1/4
1/4
SCLK
period
8
tr
ns
tf
SCLK
(Input)
t(edge)
th1
tsu1
LRCLK
(Input)
th2
tsu2
SDIN
T0026-04
Figure 2. Slave-Mode Serial Data-Interface Timing
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
11
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
I2C SERIAL CONTROL PORT OPERATION
Timing characteristics for I2C Interface signals over recommended operating conditions (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
No wait states
MAX
UNIT
400
kHz
fSCL
Frequency, SCL
tw(H)
Pulse duration, SCL high
0.6
tw(L)
Pulse duration, SCL low
1.3
tr
Rise time, SCL and SDA
300
ns
tf
Fall time, SCL and SDA
300
ns
tsu1
Setup time, SDA to SCL
th1
Hold time, SCL to SDA
t(buf)
ms
ms
100
ns
0
ns
Bus free time between stop and start conditions
1.3
ms
tsu2
Setup time, SCL to start condition
0.6
ms
th2
Hold time, start condition to SCL
0.6
ms
tsu3
Setup time, SCL to stop condition
0.6
ms
CL
Load capacitance for each bus line
400
tw(H)
tw(L)
pF
tf
tr
SCL
tsu1
th1
SDA
T0027-01
Figure 3. SCL and SDA Timing
SCL
t(buf)
th2
tsu2
tsu3
SDA
Start
Condition
Stop
Condition
T0028-01
Figure 4. Start and Stop Conditions Timing
12
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
RESET TIMING (RESET)
Control signal parameters over recommended operating conditions (unless otherwise noted). Please refer to Recommended
Use Model section on usage of all terminals.
PARAMETER
tw(RESET)
Pulse duration, RESET active
td(I2C_ready)
Time to enable I2C
MIN
TYP
MAX
UNIT
100
ms
12
ms
RESET
tw(RESET)
2
2
I C Active
I C Active
td(I2C_ready)
System Initialization.
2
Enable via I C.
T0421-01
NOTES: On power up, it is recommended that the TAS5727 RESET be held LOW for at least 100 ms after DVDD has
reached 3 V.
If RESET is asserted LOW while PDN is LOW, then RESET must continue to be held LOW for at least 100 ms after
PDN is deasserted (HIGH).
Figure 5. Reset Timing
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
13
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
TYPICAL CHARACTERISTICS, BTL CONFIGURATION, 8 Ω
TOTAL HARMONIC DISTORTION + NOISE
vs
FREQUENCY
TOTAL HARMONIC DISTORTION + NOISE
vs
FREQUENCY
10
10
PVDD = 12V
RL = 8Ω
TA = 25°C
PVDD = 18V
RL = 8Ω
TA = 25°C
1
THD+N (%)
THD+N (%)
1
0.1
0.01
0.1
0.01
PO = 1W
PO = 2.5W
PO = 5W
0.001
20
100
PO = 1W
PO = 5W
PO = 10W
1k
Frequency (Hz)
10k
0.001
20k
100
1k
Frequency (Hz)
Figure 7.
TEXT FOR SPACING
TEXT FOR SPACING
TEXT FOR SPACING
TEXT FOR SPACING
TOTAL HARMONIC DISTORTION + NOISE
vs
FREQUENCY
TEXT FOR SPACING
TEXT FOR SPACING
TEXT FOR SPACING
TEXT FOR SPACING
TOTAL HARMONIC DISTORTION + NOISE
vs
OUTPUT POWER
PVDD = 12V
RL = 8Ω
TA = 25°C
1
THD+N (%)
1
0.1
0.01
0.1
0.01
PO = 1W
PO = 5W
PO = 10W
20
100
f = 20Hz
f = 1kHz
f = 10kHz
1k
Frequency (Hz)
10k
20k
0.001
0.01
Figure 8.
14
20k
10
PVDD = 24V
RL = 8Ω
TA = 25°C
0.001
10k
Figure 6.
10
THD+N (%)
20
0.1
1
Output Power (W)
10
40
Figure 9.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
TYPICAL CHARACTERISTICS, BTL CONFIGURATION, 8 Ω (continued)
TOTAL HARMONIC DISTORTION + NOISE
vs
OUTPUT POWER
TOTAL HARMONIC DISTORTION + NOISE
vs
OUTPUT POWER
10
10
PVDD = 18V
RL = 8Ω
TA = 25°C
PVDD = 24V
RL = 8Ω
TA = 25°C
1
THD+N (%)
THD+N (%)
1
0.1
0.1
0.01
0.01
f = 20Hz
f = 1kHz
f = 10kHz
0.001
0.01
0.1
1
Output Power (W)
10
40
f = 20Hz
f = 1kHz
f = 10kHz
0.001
0.01
Figure 11.
TEXT FOR SPACING
TEXT FOR SPACING
TEXT FOR SPACING
TEXT FOR SPACING
CROSSTALK
vs
FREQUENCY
TEXT FOR SPACING
TEXT FOR SPACING
TEXT FOR SPACING
TEXT FOR SPACING
CROSSTALK
vs
FREQUENCY
10
40
0
VO = 1W
PVDD = 12V
RL = 8Ω
TA = 25°C
−10
−20
Right to Left
Left to Right
VO = 1W
PVDD = 18V
RL = 8Ω
TA = 25°C
−10
−20
Right to Left
Left to Right
−30
Crosstalk (dB)
−30
Crosstalk (dB)
1
Output Power (W)
Figure 10.
0
−40
−50
−60
−40
−50
−60
−70
−70
−80
−80
−90
−90
−100
0.1
20
100
1k
Frequency (Hz)
10k
20k
−100
20
Figure 12.
100
1k
Frequency (Hz)
10k
20k
Figure 13.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
15
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
TYPICAL CHARACTERISTICS, BTL CONFIGURATION, 8 Ω (continued)
CROSSTALK
vs
FREQUENCY
EFFICIENCY
vs
TOTAL OUTPUT POWER
0
100
VO = 1W
PVDD = 24V
RL = 8Ω
TA = 25°C
−10
90
80
−30
70
−40
60
Efficiency (%)
Crosstalk (dB)
−20
Right to Left
Left to Right
−50
−60
50
40
−70
30
−80
20
−90
10
−100
20
100
1k
Frequency (Hz)
Figure 14.
10k
20k
0
PVDD = 12V
PVDD = 18V
PVDD = 24V
RL = 8Ω
TA = 25°C
0
5
10
15
20
25
30
Total Output Power (W)
35
40
NOTE: Dashed lines represent thermally limited region.
Figure 15.
DETAILED DESCRIPTION
POWER SUPPLY
To facilitate system design, the TAS5727 needs only a 3.3-V supply in addition to the (typical) 18-V power-stage
supply. An internal voltage regulator provides suitable voltage levels for the gate drive circuitry. Additionally, all
circuitry requiring a floating voltage supply, e.g., the high-side gate drive, is accommodated by built-in bootstrap
circuitry requiring only a few external capacitors.
In order to provide good electrical and acoustical characteristics, the PWM signal path for the output stage is
designed as identical, independent half-bridges. For this reason, each half-bridge has separate bootstrap pins
(BST_x), and power-stage supply pins (PVDD_x). The gate-drive voltage (GVDD_OUT) is derived from the
PVDD voltage. Special attention should be paid to placing all decoupling capacitors as close to their associated
pins as possible. Inductance between the power-supply pins and decoupling capacitors must be avoided.
For a properly functioning bootstrap circuit, a small ceramic capacitor must be connected from each bootstrap pin
(BST_x) to the power-stage output pin (OUT_x). When the power-stage output is low, the bootstrap capacitor is
charged through an internal diode connected between the gate-drive regulator output pin (GVDD_OUT) and the
bootstrap pin. When the power-stage output is high, the bootstrap capacitor potential is shifted above the output
potential and thus provides a suitable voltage supply for the high-side gate driver. In an application with PWM
switching frequencies in the range from 288 kHz to 384 kHz, it is recommended to use 33-nF, X7R ceramic
capacitors, size 0603 or 0805, for the bootstrap supply. These 33-nF capacitors ensure sufficient energy storage,
even during minimal PWM duty cycles, to keep the high-side power-stage FET (LDMOS) fully turned on during
the remaining part of the PWM cycle.
Special attention should be paid to the power-stage power supply; this includes component selection, PCB
placement, and routing. As indicated, each half-bridge has independent power-stage supply pins (PVDD_x). For
optimal electrical performance, EMI compliance, and system reliability, it is important that each PVDD_x pin is
decoupled with a 100-nF, X7R ceramic capacitor placed as close as possible to each supply pin.
The TAS5727 is fully protected against erroneous power-stage turnon due to parasitic gate charging.
16
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
I2C CHIP SELECT
A_SEL_FAULT is an input pin during power up. It can be pulled high (15-kΩ pullup) or low (15-kΩ pulldown).
High indicates an I2C subaddress of 0x56, and low a subaddress of 0x54.
I2C Device Address Change Procedure
•
Write to device address change enable register, 0xF8 with a value of 0xF9A5 A5A5.
•
Write to device register 0xF9 with a value of 0x0000 00XX, where XX is the new address.
•
Any writes after that should use the new device address XX.
SINGLE-FILTER PBTL MODE
The TAS5727 supports parallel BTL (PBTL) mode with OUT_A/OUT_B (and OUT_C/OUT_D) connected before
the LC filter. In order to put the part in PBTL configuration, drive PBTL (pin 8) HIGH. This synchronizes the
turnoff of half-bridges A and B (and similarly C/D) if an overcurrent condition is detected in either half-bridge.
There is a pulldown resistor on the PBTL pin that configures the part in BTL mode if the pin is left floating.
PWM output multiplexers should be updated to set the device in PBTL mode. Output Mux Register (0x25) should
be written with a value of 0x0110 3245. Also, the PWM shutdown register (0x19) should be written with a value
of 0x3A.
DEVICE PROTECTION SYSTEM
Overcurrent (OC) Protection With Current Limiting
The device has independent, fast-reacting current detectors on all high-side and low-side power-stage FETs. The
detector outputs are closely monitored by two protection systems. The first protection system controls the power
stage in order to prevent the output current further increasing, i.e., it performs a cycle-by-cycle current-limiting
function, rather than prematurely shutting down during combinations of high-level music transients and extreme
speaker load-impedance drops. If the high-current condition situation persists, i.e., the power stage is being
overloaded, a second protection system triggers a latching shutdown, resulting in the power stage being set in
the high-impedance (Hi-Z) state. The device returns to normal operation once the fault condition (i.e., a short
circuit on the output) is removed. Current-limiting and overcurrent protection are not independent for half-bridges.
That is, if the bridge-tied load between half-bridges A and B causes an overcurrent fault, half-bridges A, B, C,
and D are shut down.
Overtemperature Protection
The TAS5727 has an overtemperature-protection system. If the device junction temperature exceeds 150°C
(nominal), the device is put into thermal shutdown, resulting in all half-bridge outputs being set in the
high-impedance (Hi-Z) state and A_SEL_FAULT being asserted low. The TAS5727 recovers automatically once
the temperature drops approximately 30°C.
Undervoltage Protection (UVP) and Power-On Reset (POR)
The UVP and POR circuits of the TAS5727 fully protect the device in any power-up/down and brownout situation.
While powering up, the POR circuit resets the overload circuit (OLP) and ensures that all circuits are fully
operational when the PVDD and AVDD supply voltages reach 7.6 V and 2.7 V, respectively. Although PVDD and
AVDD are independently monitored, a supply-voltage drop below the UVP threshold on AVDD or either PVDD
pin results in all half-bridge outputs immediately being set in the high-impedance (Hi-Z) state and A_SEL_FAULT
being asserted low.
FAULT INDICATION
A_SEL_FAULT is an input pin during power up. This pin can be programmed after RESET to be an output by
writing 1 to bit 0 of I2C register 0x05. In that mode, the A_SEL_FAULT pin has the definition shown in Table 1.
Any fault resulting in device shutdown is signaled by the A_SEL_FAULT pin going low (see Table 1). A latched
version of this pin is available on D1 of register 0x02. This bit can be reset only by an I2C write.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
17
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
Table 1. A_SEL_FAULT Output States
A_SEL_FAULT
DESCRIPTION
0
Overcurrent (OC) or undervoltage (UVP) error or overtemperature error (OTE) or overvoltage
error
1
No faults (normal operation)
SSTIMER FUNCTIONALITY
The SSTIMER pin uses a capacitor connected between this pin and ground to control the output duty cycle when
exiting all-channel shutdown. The capacitor on the SSTIMER pin is slowly charged through an internal current
source, and the charge time determines the rate at which the output transitions from a near-zero duty cycle to the
desired duty cycle. This allows for a smooth transition that minimizes audible pops and clicks. When the part is
shut down, the drivers are placed in the high-impedance state and transition slowly down through a 3-kΩ resistor,
similarly minimizing pops and clicks. The shutdown transition time is independent of the SSTIMER pin
capacitance. Larger capacitors increase the start-up time, while capacitors smaller than 2.2 nF decrease the
start-up time. The SSTIMER pin should be left floating for BD modulation.
CLOCK, AUTODETECTION, AND PLL
The TAS5727 is an I2S slave device. It accepts MCLK, SCLK, and LRCLK. The digital audio processor (DAP)
supports all the sample rates and MCLK rates that are defined in the clock control register .
The TAS5727 checks to verify that SCLK is a specific value of 32 fS, 48 fS, or 64 fS. The DAP only supports a 1 ×
fS LRCLK. The timing relationship of these clocks to SDIN is shown in subsequent sections. The clock section
uses MCLK or the internal oscillator clock (when MCLK is unstable, out of range, or absent) to produce the
internal clock (DCLK) running at 512 times the PWM switching frequency.
The DAP can autodetect and set the internal clock control logic to the appropriate settings for all supported clock
rates as defined in the clock-control register.
The TAS5727 has robust clock error handling that uses the built-in trimmed oscillator clock to quickly detect
changes/errors. Once the system detects a clock change/error, it mutes the audio (through a single-step mute)
and then forces PLL to limp using the internal oscillator as a reference clock. Once the clocks are stable, the
system autodetects the new rate and reverts to normal operation. During this process, the default volume is
restored in a single step (also called hard unmute). The ramp process can be programmed to ramp back slowly
(also called soft unmute) as defined in volume register (0x0E).
SERIAL DATA INTERFACE
Serial data is input on SDIN. The PWM outputs are derived from SDIN. The TAS5727 DAP accepts serial data in
16-, 20-, or 24-bit left-justified, right-justified, and I2S serial data formats.
PWM SECTION
The TAS5727 DAP device uses noise-shaping and customized nonlinear correction algorithms to achieve high
power efficiency and high-performance digital audio reproduction. The DAP uses a fourth-order noise shaper to
increase dynamic range and SNR in the audio band. The PWM section accepts 24-bit PCM data from the DAP
and outputs two BTL PWM audio output channels.
The PWM section has individual-channel dc-blocking filters that can be enabled and disabled. The filter cutoff
frequency is less than 1 Hz. Individual-channel de-emphasis filters for 44.1 kHz and 48 kHz are included and can
be enabled and disabled.
Finally, the PWM section has an adjustable maximum modulation limit of 93.8% to 99.2%.
For a detailed description of using audio processing features like DRC and EQ, see the User's Guide and
TAS570X GDE software development tool documentation.
18
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
SERIAL INTERFACE CONTROL AND TIMING
I2S Timing
I2S timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the
right channel. LRCLK is low for the left channel and high for the right channel. A bit clock running at 32, 48, or
64 × fS is used to clock in the data. There is a delay of one bit clock from the time the LRCLK signal changes
state to the first bit of data on the data lines. The data is written MSB-first and is valid on the rising edge of bit
clock. The DAP masks unused trailing data bit positions.
2
2-Channel I S (Philips Format) Stereo Input
32 Clks
LRCLK (Note Reversed Phase)
32 Clks
Right Channel
Left Channel
SCLK
SCLK
MSB
24-Bit Mode
23 22
LSB
9
8
5
4
5
4
1
0
1
0
1
0
MSB
LSB
23 22
9
8
5
4
19 18
5
4
1
0
15 14
1
0
1
0
20-Bit Mode
19 18
16-Bit Mode
15 14
T0034-01
NOTE: All data presented in 2s-complement form with MSB first.
Figure 16. I2S 64-fS Format
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
19
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
2
2-Channel I S (Philips Format) Stereo Input/Output (24-Bit Transfer Word Size)
LRCLK
24 Clks
24 Clks
Left Channel
Right Channel
SCLK
SCLK
MSB
24-Bit Mode
23 22
MSB
LSB
17 16
9
8
5
4
13 12
5
4
1
0
9
1
0
3
2
1
0
LSB
23 22
17 16
9
8
5
4
19 18
13 12
5
4
1
0
15 14
9
1
0
3
2
1
20-Bit Mode
19 18
16-Bit Mode
15 14
8
8
T0092-01
NOTE: All data presented in 2s-complement form with MSB first.
Figure 17. I2S 48-fS Format
2
2-Channel I S (Philips Format) Stereo Input
LRCLK
16 Clks
16 Clks
Left Channel
Right Channel
SCLK
SCLK
MSB
16-Bit Mode
15 14 13 12
MSB
LSB
11 10
9
8
5
4
3
2
1
0
15 14 13 12
LSB
11 10
9
8
5
4
3
2
1
T0266-01
NOTE: All data presented in 2s-complement form with MSB first.
Figure 18. I2S 32-fS Format
Left-Justified
Left-justified (LJ) timing uses LRCLK to define when the data being transmitted is for the left channel and when it
is for the right channel. LRCLK is high for the left channel and low for the right channel. A bit clock running at 32,
48, or 64 × fS is used to clock in the data. The first bit of data appears on the data lines at the same time LRCLK
toggles. The data is written MSB-first and is valid on the rising edge of the bit clock. The DAP masks unused
trailing data bit positions.
20
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
2-Channel Left-Justified Stereo Input
32 Clks
32 Clks
Left Channel
Right Channel
LRCLK
SCLK
SCLK
MSB
24-Bit Mode
23 22
LSB
9
8
5
4
5
4
1
0
1
0
1
0
MSB
LSB
23 22
9
8
5
4
19 18
5
4
1
0
15 14
1
0
1
0
20-Bit Mode
19 18
16-Bit Mode
15 14
T0034-02
NOTE: All data presented in 2s-complement form with MSB first.
Figure 19. Left-Justified 64-fS Format
2-Channel Left-Justified Stereo Input (24-Bit Transfer Word Size)
24 Clks
24 Clks
Left Channel
Right Channel
LRCLK
SCLK
SCLK
MSB
24-Bit Mode
23 22
21
LSB
17 16
9
8
5
4
13 12
5
4
1
0
9
1
0
1
0
MSB
LSB
21
17 16
9
8
5
4
19 18 17
13 12
5
4
1
0
15 14 13
9
1
0
23 22
1
0
20-Bit Mode
19 18 17
16-Bit Mode
15 14 13
8
8
T0092-02
NOTE: All data presented in 2s-complement form with MSB first.
Figure 20. Left-Justified 48-fS Format
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
21
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
2-Channel Left-Justified Stereo Input
16 Clks
16 Clks
Left Channel
Right Channel
LRCLK
SCLK
SCLK
MSB
16-Bit Mode
15 14 13 12
LSB
11 10
9
8
5
4
3
2
1
0
MSB
15 14 13 12
LSB
11 10
9
8
5
4
3
2
1
0
T0266-02
NOTE: All data presented in 2s-complement form with MSB first.
Figure 21. Left-Justified 32-fS Format
Right-Justified
Right-justified (RJ) timing uses LRCLK to define when the data being transmitted is for the left channel and when
it is for the right channel. LRCLK is high for the left channel and low for the right channel. A bit clock running at
32, 48, or 64 × fS is used to clock in the data. The first bit of data appears on the data 8 bit-clock periods (for
24-bit data) after LRCLK toggles. In RJ mode, the LSB of data is always clocked by the last bit clock before
LRCLK transitions. The data is written MSB-first and is valid on the rising edge of bit clock. The DAP masks
unused leading data bit positions.
2-Channel Right-Justified (Sony Format) Stereo Input
32 Clks
32 Clks
Left Channel
Right Channel
LRCLK
SCLK
SCLK
MSB
24-Bit Mode
LSB
23 22
19 18
15 14
1
0
19 18
15 14
1
0
15 14
1
0
MSB
LSB
23 22
19 18
15 14
1
0
19 18
15 14
1
0
15 14
1
0
20-Bit Mode
16-Bit Mode
T0034-03
Figure 22. Right-Justified 64-fS Format
22
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
2-Channel Right-Justified Stereo Input (24-Bit Transfer Word Size)
24 Clks
24 Clks
Left Channel
Right Channel
LRCLK
SCLK
SCLK
MSB
24-Bit Mode
23 22
LSB
19 18
15 14
6
5
2
1
0
19 18
15 14
6
5
2
1
0
15 14
6
5
2
1
0
LSB
MSB
23 22
19 18
15 14
6
5
2
1
0
19 18
15 14
6
5
2
1
0
15 14
6
5
2
1
0
20-Bit Mode
16-Bit Mode
T0092-03
Figure 23. Right-Justified 48-fS Format
Figure 24. Right-Justified 32-fS Format
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
23
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
I2C SERIAL CONTROL INTERFACE
The TAS5727 DAP has a bidirectional I2C interface that is compatible with the Inter IC (I2C) bus protocol and
supports both 100-kHz and 400-kHz data transfer rates for single- and multiple-byte write and read operations.
This is a slave-only device that does not support a multimaster bus environment or wait-state insertion. The
control interface is used to program the registers of the device and to read device status.
The DAP supports the standard-mode I2C bus operation (100 kHz maximum) and the fast I2C bus operation
(400 kHz maximum). The DAP performs all I2C operations without I2C wait cycles.
General I2C Operation
The I2C bus employs two signals, SDA (data) and SCL (clock), to communicate between integrated circuits in a
system. Data is transferred on the bus serially, one bit at a time. The address and data can be transferred in byte
(8-bit) format, with the most-significant bit (MSB) transferred first. In addition, each byte transferred on the bus is
acknowledged by the receiving device with an acknowledge bit. Each transfer operation begins with the master
device driving a start condition on the bus and ends with the master device driving a stop condition on the bus.
The bus uses transitions on the data pin (SDA) while the clock is high to indicate start and stop conditions. A
high-to-low transition on SDA indicates a start and a low-to-high transition indicates a stop. Normal data-bit
transitions must occur within the low time of the clock period. These conditions are shown in Figure 25. The
master generates the 7-bit slave address and the read/write (R/W) bit to open communication with another
device and then waits for an acknowledge condition. The TAS5727 holds SDA low during the acknowledge clock
period to indicate an acknowledgment. When this occurs, the master transmits the next byte of the sequence.
Each device is addressed by a unique 7-bit slave address plus R/W bit (1 byte). All compatible devices share the
same signals via a bidirectional bus using a wired-AND connection. An external pullup resistor must be used for
the SDA and SCL signals to set the high level for the bus.
SDA
R/
A
W
7-Bit Slave Address
7
6
5
4
3
2
1
0
8-Bit Register Address (N)
7
6
5
4
3
2
1
0
8-Bit Register Data For
Address (N)
A
7
6
5
4
3
2
1
8-Bit Register Data For
Address (N)
A
0
7
6
5
4
3
2
1
A
0
SCL
Start
Stop
T0035-01
Figure 25. Typical I2C Sequence
There is no limit on the number of bytes that can be transmitted between start and stop conditions. When the last
word transfers, the master generates a stop condition to release the bus. A generic data transfer sequence is
shown in Figure 25.
The 7-bit address for TAS5715 is 0101 010 (0x54) or 0101 011 (0x56) defined by A_SEL (external pulldown for
0x54 and pullup for 0x56).
Single- and Multiple-Byte Transfers
The serial control interface supports both single-byte and multiple-byte read/write operations for subaddresses
0x00 to 0x1F. However, for the subaddresses 0x20 to 0xFF, the serial control interface supports only
multiple-byte read/write operations (in multiples of 4 bytes).
During multiple-byte read operations, the DAP responds with data, a byte at a time, starting at the subaddress
assigned, as long as the master device continues to respond with acknowledges. If a particular subaddress does
not contain 32 bits, the unused bits are read as logic 0.
During multiple-byte write operations, the DAP compares the number of bytes transmitted to the number of bytes
that are required for each specific subaddress. For example, if a write command is received for a biquad
subaddress, the DAP must receive five 32-bit words. If fewer than five 32-bit data words have been received
when a stop command (or another start command) is received, the received data is discarded.
24
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
Supplying a subaddress for each subaddress transaction is referred to as random I2C addressing. The TAS5727
also supports sequential I2C addressing. For write transactions, if a subaddress is issued followed by data for
that subaddress and the 15 subaddresses that follow, a sequential I2C write transaction has taken place, and the
data for all 16 subaddresses is successfully received by the TAS5727. For I2C sequential-write transactions, the
subaddress then serves as the start address, and the amount of data subsequently transmitted, before a stop or
start is transmitted, determines how many subaddresses are written. As was true for random addressing,
sequential addressing requires that a complete set of data be transmitted. If only a partial set of data is written to
the last subaddress, the data for the last subaddress is discarded. However, all other data written is accepted;
only the incomplete data is discarded.
Single-Byte Write
As shown in Figure 26, a single-byte data-write transfer begins with the master device transmitting a start
condition followed by the I2C device address and the read/write bit. The read/write bit determines the direction of
the data transfer. For a data-write transfer, the read/write bit is a 0. After receiving the correct I2C device address
and the read/write bit, the DAP responds with an acknowledge bit. Next, the master transmits the address byte or
bytes corresponding to the TAS5727 internal memory address being accessed. After receiving the address byte,
the TAS5727 again responds with an acknowledge bit. Next, the master device transmits the data byte to be
written to the memory address being accessed. After receiving the data byte, the TAS5727 again responds with
an acknowledge bit. Finally, the master device transmits a stop condition to complete the single-byte data-write
transfer.
Start
Condition
Acknowledge
A6
A5
A4
A3
A2
A1
A0
Acknowledge
R/W ACK A7
A6
A5
2
A4
A3
A2
A1
Acknowledge
A0 ACK D7
D6
Subaddress
I C Device Address and
Read/Write Bit
D5
D4
D3
D2
D1
D0 ACK
Stop
Condition
Data Byte
T0036-01
Figure 26. Single-Byte Write Transfer
Multiple-Byte Write
A multiple-byte data-write transfer is identical to a single-byte data-write transfer except that multiple data bytes
are transmitted by the master device to the DAP as shown in Figure 27. After receiving each data byte, the
TAS5727 responds with an acknowledge bit.
Start
Condition
Acknowledge
A6
A5
A1
A0 R/W ACK A7
2
I C Device Address and
Read/Write Bit
A6
A5
A4
A3
Subaddress
A1
Acknowledge
Acknowledge
Acknowledge
Acknowledge
A0 ACK D7
D0 ACK D7
D0 ACK D7
D0 ACK
First Data Byte
Other Data Bytes
Last Data Byte
Stop
Condition
T0036-02
Figure 27. Multiple-Byte Write Transfer
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
25
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
Single-Byte Read
As shown in Figure 28, a single-byte data-read transfer begins with the master device transmitting a start
condition, followed by the I2C device address and the read/write bit. For the data read transfer, both a write
followed by a read are actually done. Initially, a write is done to transfer the address byte or bytes of the internal
memory address to be read. As a result, the read/write bit becomes a 0. After receiving the TAS5727 address
and the read/write bit, TAS5727 responds with an acknowledge bit. In addition, after sending the internal memory
address byte or bytes, the master device transmits another start condition followed by the TAS5727 address and
the read/write bit again. This time, the read/write bit becomes a 1, indicating a read transfer. After receiving the
address and the read/write bit, the TAS5727 again responds with an acknowledge bit. Next, the TAS5727
transmits the data byte from the memory address being read. After receiving the data byte, the master device
transmits a not-acknowledge followed by a stop condition to complete the single-byte data-read transfer.
Repeat Start
Condition
Start
Condition
Acknowledge
A6
A5
A1
A0 R/W ACK A7
Acknowledge
A6
2
A5
A4
A0 ACK
A6
A5
A1
A0 R/W ACK D7
D6
2
I C Device Address and
Read/Write Bit
Subaddress
I C Device Address and
Read/Write Bit
Not
Acknowledge
Acknowledge
D1
D0 ACK
Stop
Condition
Data Byte
T0036-03
Figure 28. Single-Byte Read Transfer
Multiple-Byte Read
A multiple-byte data-read transfer is identical to a single-byte data-read transfer except that multiple data bytes
are transmitted by the TAS5727 to the master device as shown in Figure 29. Except for the last data byte, the
master device responds with an acknowledge bit after receiving each data byte.
Repeat Start
Condition
Start
Condition
Acknowledge
A6
2
A0 R/W ACK A7
I C Device Address and
Read/Write Bit
Acknowledge
A6
A6
A0 ACK
A5
Subaddress
2
Acknowledge
Acknowledge
Acknowledge
Not
Acknowledge
A0 R/W ACK D7
D0 ACK D7
D0 ACK D7
D0 ACK
I C Device Address and
Read/Write Bit
First Data Byte
Other Data Bytes
Last Data Byte
Stop
Condition
T0036-04
Figure 29. Multiple-Byte Read Transfer
26
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
Dynamic Range Control (DRC)
The DRC scheme has two DRC blocks. There is one ganged DRC for the high-band left/right channels and one
DRC for the low-band left/right channels.
Output Level (dB)
The DRC input/output diagram is shown in Figure 30.
1:1 Transfer Function
Implemented Transfer Function
T
Input Level (dB)
M0091-04
Professional-quality dynamic range compression automatically adjusts volume to flatten volume level.
• Each DRC has adjustable threshold levels.
• Programmable attack and decay time constants
• Transparent compression: compressors can attack fast enough to avoid apparent clipping before engaging,
and decay times can be set slow enough to avoid pumping.
Figure 30. Dynamic Range Control
a, w
T
aa, wa / ad, wd
DRC1
0x3C
0x3B
0x40
DRC2
0x3F
0x3E
0x43
Alpha Filter Structure
S
a
w
–1
Z
B0265-04
T = 9.23 format, all other DRC coefficients are 3.23 format
Figure 31. DRC Structure
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
27
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
PWM LEVEL METER
The structure in Figure 32 shows the PWM level meter that can be used to study the power profile.
Post-DAP Processing
1–a
–1
Z
Ch1
a
ABS
32-Bit Level
rms
ADDR = 0x6B
2
I C Registers
(PWM Level Meter)
1–a
–1
Z
Ch2
a
ABS
32-Bit Level
rms
ADDR = 0x6C
B0396-01
Figure 32. PWM Level Meter Structure
26-Bit 3.23 Number Format
All mixer gain coefficients are 26-bit coefficients using a 3.23 number format. Numbers formatted as 3.23
numbers means that there are 3 bits to the left of the binary point and 23 bits to the right of the binary point. This
is shown in Figure 33 .
2
–23
2
2
–5
–1
Bit
Bit
Bit
0
2 Bit
1
2 Bit
Sign Bit
S_xx.xxxx_xxxx_xxxx_xxxx_xxxx_xxx
M0125-01
Figure 33. 3.23 Format
The decimal value of a 3.23 format number can be found by following the weighting shown in Figure 33. If the
most significant bit is logic 0, the number is a positive number, and the weighting shown yields the correct
number. If the most significant bit is a logic 1, then the number is a negative number. In this case every bit must
be inverted, a 1 added to the result, and then the weighting shown in Figure 34 applied to obtain the magnitude
of the negative number.
1
0
2 Bit
2 Bit
1
2
0
–1
Bit
(1 or 0) ´ 2 + (1 or 0) ´ 2 + (1 or 0) ´ 2
2
–1
–4
Bit
+ ....... (1 or 0) ´ 2
2
–4
–23
Bit
+ ....... (1 or 0) ´ 2
–23
M0126-01
Figure 34. Conversion Weighting Factors—3.23 Format to Floating Point
28
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
Gain coefficients, entered via the I2C bus, must be entered as 32-bit binary numbers. The format of the 32-bit
number (4-byte or 8-digit hexadecimal number) is shown in Figure 35.
Fraction
Digit 6
Sign
Bit
Fraction
Digit 1
Integer
Digit 1
Fraction
Digit 2
Fraction
Digit 3
Fraction
Digit 4
Fraction
Digit 5
u u u u
u u S x
x. x x x
x x x x
x x x x
x x x x
x x x x
x x x x 0
Coefficient
Digit 8
Coefficient
Digit 7
Coefficient
Digit 6
Coefficient
Digit 5
Coefficient
Digit 4
Coefficient
Digit 3
Coefficient
Digit 2
Coefficient
Digit 1
u = unused or don’t care bits
Digit = hexadecimal digit
M0127-01
Figure 35. Alignment of 3.23 Coefficient in 32-Bit I2C Word
Table 2. Sample Calculation for 3.23 Format
db
Linear
Decimal
Hex (3.23 Format)
0
1
8,388,608
80 0000
5
1.77
14,917,288
00E3 9EA8
–5
0.56
4,717,260
0047 FACC
X
L = 10(X/20)
D = 8,388,608 × L
H = dec2hex (D, 8)
Table 3. Sample Calculation for 9.17 Format
db
Linear
Decimal
0
1
131,072
Hex (9.17 Format)
2 0000
5
1.77
231,997
3 8A3D
–5
0.56
73,400
1 1EB8
X
L = 10(X/20)
D = 131,072 × L
H = dec2hex (D, 8)
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
29
30
2
Submit Documentation Feedback
Product Folder Link(s): TAS5727
PVDD
RESET
SCL
SDA
0 ns
0 ns
100 ms
100 μs
3V
10 ms
8V
6V
13.5 ms
Trim
50 ms
DAP
Config
Other
Config
(1) tPLL has to be greater than 240 ms + 1.3 tstart.
This constraint only applies to the first trim command following AVDD/DVDD power-up.
It does not apply to trim commands following subsequent resets.
(2) tstart/tstop = PWM start/stop time as defined in register 0X1A
I C
PDN
AVDD/DVDD
Initialization
Exit
SD
(1)
tPLL
1 ms + 1.3 tstart
(2)
Volume and Mute Commands
Normal Operation
Enter
SD
(2)
1 ms + 1.3 tstop
Shutdown
2 ms
2 ms
2 ms
8V
6V
0 ns
Powerdown
T0419-06
3V
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
Recommended Use Model
Figure 36. Recommended Command Sequence
Copyright © 2010, Texas Instruments Incorporated
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
3V
AVDD/DVDD
0 ns
2 ms
PDN
0 ns
2
I C
2 ms
RESET
2 ms
0 ns
8V
PVDD
6V
T0420-05
Figure 37. Power-Loss Sequence
Initialization Sequence
Use the following sequence to power up and initialize the device:
1.
Hold all digital inputs low and ramp up AVDD/DVDD to at least 3 V.
2.
Initialize digital inputs and PVDD supply as follows:
•
Drive RESET = 0, PDN = 1, and other digital inputs to their desired state while ensuring that
all are never more than 2.5 V above AVDD/DVDD. Wait at least 100 µs, drive RESET = 1,
and wait at least another 13.5 ms.
•
Ramp up PVDD to at least 8 V while ensuring that it remains below 6 V for at least 100 µs
after AVDD/DVDD reaches 3 V. Then wait at least another 10 µs.
3.
Trim oscillator (write 0x00 to register 0x1B) and wait at least 50 ms.
4.
Configure the DAP via I2C (see User's Guide for typical values).
5.
Configure remaining registers.
6.
Exit shutdown (sequence defined below).
Normal Operation
The following are the only events supported during normal operation:
1.
Writes to master/channel volume registers
2.
Writes to soft-mute register
3.
Enter and exit shutdown (sequence defined below)
Note: Event 3 is not supported for 240 ms + 1.3 × tstart after trim following AVDD/DVDD power-up ramp
(where tstart is specified by register 0x1A).
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
31
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
Shutdown Sequence
Enter:
1.
Write 0x40 to register 0x05.
2.
Wait at least 1 ms + 1.3 × tstop (where tstop is specified by register 0x1A).
3.
If desired, reconfigure by returning to step 4 of initialization sequence.
1.
Write 0x00 to register 0x05 (exit shutdown command may not be serviced for as much as 240 ms
after trim following AVDD/DVDD power-up ramp).
2.
Wait at least 1 ms + 1.3 × tstart (where tstart is specified by register 0x1A).
3.
Proceed with normal operation.
Exit:
Power-Down Sequence
Use the following sequence to power down the device and its supplies:
1.
If time permits, enter shutdown (sequence defined above); else, in case of sudden power loss,
assert PDN = 0 and wait at least 2 ms.
2.
Assert RESET = 0.
3.
Drive digital inputs low and ramp down PVDD supply as follows:
4.
32
•
Drive all digital inputs low after RESET has been low for at least 2 µs.
•
Ramp down PVDD while ensuring that it remains above 8 V until RESET has been low for at
least 2 µs.
Ramp down AVDD/DVDD while ensuring that it remains above 3 V until PVDD is below 6 V and
that it is never more than 2.5 V below the digital inputs.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
Table 4. Serial Control Interface Register Summary
SUBADDRESS
REGISTER NAME
NO. OF
BYTES
INITIALIZATION
VALUE
CONTENTS
A u indicates unused bits.
0x00
Clock control register
1
Description shown in subsequent section
0x6C
0x01
Device ID register
1
Description shown in subsequent section
0x43
0x02
Error status register
1
Description shown in subsequent section
0x00
0x03
System control register 1
1
Description shown in subsequent section
0x80
0x04
Serial data interface register
1
Description shown in subsequent section
0x05
0x05
System control register 2
1
Description shown in subsequent section
0x40
0x06
Soft mute register
1
Description shown in subsequent section
0x00
0x07
Master volume
2
Description shown in subsequent section
0xFF (mute)
0x08
Channel 1 vol
2
Description shown in subsequent section
0x30 (0 dB)
0x09
Channel 2 vol
2
Description shown in subsequent section
0x30 (0 dB)
0x0A
Channel 3 vol
2
Description shown in subsequent section
0x30 (0 dB)
1
Reserved (1)
1
Description shown in subsequent section
0x0B–0x0D
0x0E
Volume configuration register
0x0F
1
Reserved
0x10
Modulation limit register
1
Description shown in subsequent section
0x02
0x11
IC delay channel 1
1
Description shown in subsequent section
0xAC
0x12
IC delay channel 2
1
Description shown in subsequent section
0x54
0x13
IC delay channel 3
1
Description shown in subsequent section
0xAC
0x14
IC delay channel 4
1
Description shown in subsequent section
0x54
1
Reserved (1)
0x15–0x19
0x1A
Start/stop period register
1
0x0F
0x1B
Oscillator trim register
1
0x82
0x1C
BKND_ERR register
1
0x1D–0x1F
0x02
(1)
1
Reserved
0x20
Input MUX register
4
Description shown in subsequent section
0x0001 7772
0x21
Ch 4 source select register
4
Description shown in subsequent section
0x0000 4303
0x22–0x24
(1)
4
Reserved
0x25
PWM MUX register
4
Description shown in subsequent section
0x0102 1345
0x26
ch1_bq[0]
20
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
0x27
0x28
(1)
0x90
(1)
ch1_bq[1]
ch1_bq[2]
20
20
Reserved registers should not be accessed.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
33
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
Table 4. Serial Control Interface Register Summary (continued)
SUBADDRESS
0x29
0x2A
0x2B
0x2C
0x2D
0x2E
0x2F
0x30
0x31
34
REGISTER NAME
ch1_bq[3]
ch1_bq[4]
ch1_bq[5]
ch1_bq[6]
ch1_bq[7]
ch1_bq[8]
ch1_bq[9]
ch2_bq[0]
ch2_bq[1]
NO. OF
BYTES
20
20
20
20
20
20
20
20
20
CONTENTS
INITIALIZATION
VALUE
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
Table 4. Serial Control Interface Register Summary (continued)
SUBADDRESS
0x32
0x33
0x34
0x35
0x36
0x37
0x38
0x39
REGISTER NAME
ch2_bq[2]
ch2_bq[3]
ch2_bq[4]
ch2_bq[5]
ch2_bq[6]
ch2_bq[7]
ch2_bq[8]
ch2_bq[9]
0x3A
0x3B
DRC1 softening filter alpha
NO. OF
BYTES
20
20
20
20
20
20
20
20
DRC1 attack rate
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
(2)
Reserved
8
u[31:26], ae[25:0]
0x0008 0000
u[31:26], oe[25:0]
0x0078 0000
8
DRC1 release rate
(2)
INITIALIZATION
VALUE
4
DRC1 softening filter omega
0x3C
CONTENTS
0x0000 0100
0xFFFF FF00
Reserved registers should not be accessed.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
35
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
Table 4. Serial Control Interface Register Summary (continued)
SUBADDRESS
REGISTER NAME
0x3D
0x3E
DRC2 softening filter alpha
NO. OF
BYTES
DRC2 attack rate
Reserved (3)
8
u[31:26], ae[25:0]
0x0008 0000
u[31:26], oe[25:0]
0xFFF8 0000
8
u[31:26], at[25:0]
0x0008 0000
u[31:26], rt[25:0]
0xFFF8 0000
4
T1[31:0] (9.23 format)
0x0800 0000
4
Reserved
(3)
4
T2[31:0] (9.23 format)
4
Reserved (3)
4
Description shown in subsequent section
DRC2 release rate
0x40
DRC1 attack threshold
0x41–0x42
0x43
DRC2 attack threshold
0x44–0x45
0x46
DRC control
0x47–0x4E
0x0000 0000
(3)
4
Reserved
PWM switching rate control
4
u[31:4], src[3:0]
0x0000 0006
0x50
Bank switch control
4
Description shown in subsequent section
0x0F70 8000
0x51
Ch 1 output mixer
8
Ch 1 output mix1[1]
0x0080 0000
Ch 2 output mixer
8
Ch 1 output mix1[0]
0x0000 0000
Ch 2 output mix2[1]
0x0080 0000
Ch 2 output mix2[0]
0x0000 0000
0x53
16
Reserved (3)
0x54
16
Reserved (3)
4
u[31:26], post[25:0]
0x0080 0000
0x56
Output post-scale
0x57
Output pre-scale
4
u[31:26], pre[25:0] (9.17 format)
0x0002 0000
0x58
ch1_bq[10]
20
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
0x59
0x5A
0x5B
36
0x0074 0000
0x4F
0x52
(3)
INITIALIZATION
VALUE
8
DRC2 softening filter omega
0x3F
CONTENTS
ch1_bq[11]
ch4_bq[0]
ch4_bq[1]
20
20
20
Reserved registers should not be accessed.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
Table 4. Serial Control Interface Register Summary (continued)
SUBADDRESS
0x5C
0x5D
0x5E
0x5F
REGISTER NAME
ch2_bq[10]
ch2_bq[11]
ch3_bq[0]
ch3_bq[1]
0x60–0x61
0x62
NO. OF
BYTES
20
20
20
20
4
IDF post scale
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
u[31:26], b0[25:0]
0x0080 0000
u[31:26], b1[25:0]
0x0000 0000
u[31:26], b2[25:0]
0x0000 0000
u[31:26], a1[25:0]
0x0000 0000
u[31:26], a2[25:0]
0x0000 0000
Reserved
(4)
4
0x0000 0080
Reserved (4)
0x63–0x6A
0x6B
Left channel PWM level meter
4
Data[31:0]
0x0000 0000
0x6C
Right channel PWM level meter
4
Data[31:0]
0x0000 0000
Reserved (4)
0x6D–0x6F
0x70
ch1 inline mixer
4
u[31:26], in_mix1[25:0]
0x0080 0000
0x71
inline_DRC_en_mixer_ch1
4
u[31:26], in_mixdrc_1[25:0]
0x0000 0000
0x72
ch1 right_channel mixer
4
u[31:26], right_mix1[25:0]
0x0000 0000
0x73
ch1 left_channel_mixer
4
u[31:26], left_mix_1[25:0]
0x0080 0000
0x74
ch2 inline mixer
4
u[31:26], in_mix2[25:0]
0x0080 0000
0x75
inline_DRC_en_mixer_ch2
4
u[31:26], in_mixdrc_2[25:0]
0x0000 0000
0x76
ch2 left_chanel mixer
4
u[31:26], left_mix1[25:0]
0x0000 0000
0x77
ch2 right_channel_mixer
4
u[31:26], right_mix_1[25:0]
0x0080 0000
Reserved (4)
0x78–0xF7
0xF8
Update dev address key
4
Dev Id Update Key[31:0] (Key =
0xF9A5A5A5)
0x0000 0000
0xF9
Update dev address reg
4
u[31:8],New Dev Id[7:0] (New Dev Id = 0x38
for TAS5727)
0x0000 0036
4
Reserved (4)
0xFA–0xFF
(4)
INITIALIZATION
VALUE
CONTENTS
Reserved registers should not be accessed.
All DAP coefficients are 3.23 format unless specified otherwise.
Registers 0x3B through 0x46 should be altered only during the initialization phase.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
37
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
CLOCK CONTROL REGISTER (0x00)
The clocks and data rates are automatically determined by the TAS5727. The clock control register contains the
autodetected clock status. Bits D7–D5 reflect the sample rate. Bits D4–D2 reflect the MCLK frequency.
Table 5. Clock Control Register (0x00)
D7
D6
D5
D4
D3
D2
D1
D0
0
0
0
–
–
–
–
–
fS = 32-kHz sample rate
0
0
1
–
–
–
–
–
Reserved
0
1
0
–
–
–
–
–
Reserved
0
1
1
–
–
–
–
–
fS = 44.1/48-kHz sample rate (1)
1
0
0
–
–
–
–
–
fS = 16-kHz sample rate
1
0
1
–
–
–
–
–
fS = 22.05/24-kHz sample rate
1
1
0
–
–
–
–
–
fS = 8-kHz sample rate
1
1
1
–
–
–
–
–
fS = 11.025/12-kHz sample rate
–
–
–
0
0
0
–
–
MCLK frequency = 64 × fS (2)
–
–
–
0
0
1
–
–
MCLK frequency = 128 × fS (2)
–
–
–
0
1
0
–
–
MCLK frequency = 192 × fS (3)
–
–
–
0
1
1
–
–
MCLK frequency = 256 × fS
–
–
–
1
0
0
–
–
MCLK frequency = 384 × fS
–
–
–
1
0
1
–
–
MCLK frequency = 512 × fS
–
–
–
1
1
0
–
–
Reserved
–
–
–
1
1
1
–
–
Reserved
–
–
–
–
–
–
0
–
Reserved (1)
–
–
–
–
–
–
–
0
Reserved (1)
(1)
(2)
(3)
(4)
FUNCTION
(1) (4)
Default values are in bold.
Only available for 44.1-kHz and 48-kHz rates
Rate only available for 32/44.1/48-KHz sample rates
Not available at 8 kHz
DEVICE ID REGISTER (0x01)
The device ID register contains the ID code for the firmware revision.
Table 6. General Status Register (0x01)
D7
0
(1)
38
D6
0
D5
0
D4
D3
0
0
D2
0
D1
0
D0
0
FUNCTION
Identification code
(1)
Default values are in bold.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
ERROR STATUS REGISTER (0x02)
The error bits are sticky and are not cleared by the hardware. This means that the software must clear the
register (write zeroes) and then read them to determine if they are persistent errors.
Error definitions:
• MCLK error: MCLK frequency is changing. The number of MCLKs per LRCLK is changing.
• SCLK error: The number of SCLKs per LRCLK is changing.
• LRCLK error: LRCLK frequency is changing.
• Frame slip: LRCLK phase is drifting with respect to internal frame sync.
Table 7. Error Status Register (0x02)
D7
D6
D5
D4
D3
D2
D1
D0
1
-
–
–
–
–
–
–
MCLK error
–
1
–
–
–
–
–
–
PLL autolock error
–
–
1
–
–
–
–
–
SCLK error
–
–
–
1
–
–
–
–
LRCLK error
–
–
–
–
1
–
–
–
Frame slip
–
–
–
–
–
1
–
–
Clip indicator
–
–
–
–
–
–
1
–
Overcurrent, overtemperature, overvoltage, or undervoltage error
0
0
0
0
0
0
0
0
Reserved
0
0
0
0
0
0
0
0
No errors
(1)
FUNCTION
(1)
Default values are in bold.
SYSTEM CONTROL REGISTER 1 (0x03)
System control register 1 has several functions:
Bit D7:
If 0, the dc-blocking filter for each channel is disabled.
If 1, the dc-blocking filter (–3 dB cutoff <1 Hz) for each channel is enabled.
Bit D5:
If 0, use soft unmute on recovery from a clock error. This is a slow recovery. Unmute takes the
same time as the volume ramp defined in register 0x0E.
If 1, use hard unmute on recovery from clock error. This is a fast recovery, a single-step volume
ramp.
Bits D1–D0: Select de-emphasis
Table 8. System Control Register 1 (0x03)
D7
D6
D5
D4
D3
D2
D1
D0
0
–
–
–
–
–
–
–
PWM high-pass (dc blocking) disabled
1
–
–
–
–
–
–
–
PWM high-pass (dc blocking) enabled
(1)
FUNCTION
(1)
(1)
–
0
–
–
–
–
–
–
Reserved
–
–
0
–
–
–
–
–
Soft unmute on recovery from clock error (1)
–
–
1
–
–
–
–
–
Hard unmute on recovery from clock error
–
–
–
1
–
–
–
–
Reserved (1)
–
–
–
–
0
–
–
–
Reserved (1)
–
–
–
–
–
0
–
–
Reserved (1)
–
–
–
–
–
–
0
0
No de-emphasis (1)
–
–
–
–
–
–
0
1
De-emphasis for fS = 32 kHz
–
–
–
–
–
–
1
0
De-emphasis for fS = 44.1 kHz
–
–
–
–
–
–
1
1
De-emphasis for fS = 48 kHz
Default values are in bold.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
39
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
SERIAL DATA INTERFACE REGISTER (0x04)
As shown in Table 9, the TAS5727 supports nine serial data modes. The default is 24-bit, I2S mode.
Table 9. Serial Data Interface Control Register (0x04) Format
RECEIVE SERIAL DATA
INTERFACE FORMAT
WORD
LENGTH
D7–D4
D3
D2
D1
D0
Right-justified
16
0000
0
0
0
0
Right-justified
20
0000
0
0
0
1
Right-justified
24
0000
0
0
1
0
I2S
16
000
0
0
1
1
2
I S
20
0000
0
1
0
0
I2S (1)
24
0000
0
1
0
1
Left-justified
16
0000
0
1
1
0
Left-justified
20
0000
0
1
1
1
Left-justified
24
0000
1
0
0
0
Reserved
0000
1
0
0
1
Reserved
0000
1
0
1
0
Reserved
0000
1
0
1
1
Reserved
0000
1
1
0
0
Reserved
0000
1
1
0
1
Reserved
0000
1
1
1
0
Reserved
0000
1
1
1
1
(1)
40
Default values are in bold.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
SYSTEM CONTROL REGISTER 2 (0x05)
When bit D6 is set low, the system exits all-channel shutdown and starts playing audio; otherwise, the outputs
are shut down (hard mute).
Table 10. System Control Register 2 (0x05)
D7
D6
D5
D4
D3
D2
D1
D0
0
–
–
–
–
–
–
–
Mid-Z ramp disabled (1)
FUNCTION
1
–
–
–
–
–
–
–
Mid-Z ramp enabled
–
0
–
–
–
–
–
–
Exit all-channel shutdown (normal operation)
–
1
–
–
–
–
–
–
Enter all-channel shutdown (hard mute) (1)
–
–
0
0
–
–
–
–
Reserved (1)
0
–
–
–
Ternary modulation disabled (1)
–
–
–
–
1
–
–
–
Ternary modulation enabled
–
–
–
–
–
0
–
–
Reserved (1)
–
–
–
–
–
–
0
–
A_SEL_FAULT configured as input
–
–
–
–
–
–
1
–
A_SEL_FAULT configured configured as output to function as A_SEL_FAULT pin.
–
–
–
–
–
–
–
0
Reserved (1)
(1)
Default values are in bold.
Ternary modulation is disabled by default. To enable ternary modulation, the following writes are required before
bringing the system out of shutdown:
1. Set bit D3 of register 0x05 to 1.
2. Write the following ICD settings:
(a) 0x11= 80
(b) 0x12= 7C
(c) 0x13= 80
(d) 0x24 =7C
3. Set the input mux register as follows:
(a) 0x20 = 00 89 77 72
SOFT MUTE REGISTER (0x06)
Writing a 1 to any of the following bits sets the output of the respective channel to 50% duty cycle (soft mute).
Table 11. Soft Mute Register (0x06)
D7
D6
D5
D4
D3
D2
D1
D0
0
0
0
0
0
–
–
–
Reserved (1)
–
–
–
–
–
1
–
–
Soft mute channel 3
–
–
–
–
–
0
–
–
Soft unmute channel 3 (1)
–
–
–
–
–
–
1
–
Soft mute channel 2
–
–
–
–
–
–
0
–
Soft unmute channel 2 (1)
–
–
–
–
–
–
–
1
Soft mute channel 1
–
–
–
–
–
–
–
0
Soft unmute channel 1 (1)
(1)
FUNCTION
Default values are in bold.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
41
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
VOLUME REGISTERS (0x07, 0x08, 0x09)
Step size is 0.125 dB and volume registers are 2 bytes.
Master volume
– 0x07 (default is mute)
Channel-1 volume
– 0x08 (default is 0 dB)
Channel-2 volume
– 0x09 (default is 0 dB)
Table 12. Master Volume Table
Value
Level
Value
Level
Value
Level
Value
Level
Value
Level
Value
Level
0x0000
24.000
0x0027
19.250
0x004E
14.250
0x0075
9.375
0x009C
4.500
0x00C3
–0.375
0x0001
23.875
0x0028
19.000
0x004F
14.125
0x0076
9.250
0x009D
4.375
0x00C4
–0.500
0x0002
23.750
0x0029
18.875
0x0050
14.000
0x0077
9.125
0x009E
4.250
0x00C5
–0.625
0x0003
23.625
0x002A
18.750
0x0051
13.875
0x0078
9.000
0x009F
4.125
0x00C6
–0.750
0x0004
23.500
0x002B
18.625
0x0052
13.750
0x0079
8.875
0x00A0
4.000
0x00C7
–0.875
0x0005
23.375
0x002C
18.500
0x0053
13.625
0x007A
8.750
0x00A1
3.875
0x00C8
–1.000
0x0006
23.250
0x002D
18.375
0x0054
13.500
0x007B
8.625
0x00A2
3.750
0x00C9
–1.125
0x0007
23.125
0x002E
18.250
0x0055
13.375
0x007C
8.500
0x00A3
3.625
0x00CA
–1.250
0x0008
23.000
0x002F
18.125
0x0056
13.250
0x007D
8.375
0x00A4
3.500
0x00CB
–1.375
0x0009
22.875
0x0030
18.000
0x0057
13.125
0x007E
8.250
0x00A5
3.375
0x00CC
–1.500
0x000A
22.750
0x0031
17.875
0x0058
13.000
0x007F
8.125
0x00A6
3.250
0x00CD
–1.625
0x000B
22.625
0x0032
17.750
0x0059
12.875
0x0080
8.000
0x00A7
3.125
0x00CE
–1.750
0x000C
22.500
0x0033
17.625
0x005A
12.750
0x0081
7.875
0x00A8
3.000
0x00CF
–1.875
0x000D
22.375
0x0034
17.500
0x005B
12.625
0x0082
7.750
0x00A9
2.875
0x00D0
–2.000
0x000E
22.250
0x0035
17.375
0x005C
12.500
0x0083
7.625
0x00AA
2.750
0x00D1
–2.125
0x000F
22.125
0x0036
17.250
0x005D
12.375
0x0084
7.500
0x00AB
2.625
0x00D2
–2.250
0x0010
22.000
0x0037
17.125
0x005E
12.250
0x0085
7.375
0x00AC
2.500
0x00D3
–2.375
0x0011
21.875
0x0038
17.000
0x005F
12.125
0x0086
7.250
0x00AD
2.375
0x00D4
–2.500
0x0012
21.750
0x0039
16.875
0x0060
12.000
0x0087
7.125
0x00AE
2.250
0x00D5
–2.625
0x0013
21.625
0x003A
16.750
0x0061
11.875
0x0088
7.000
0x00AF
2.125
0x00D6
–2.750
0x0014
21.500
0x003B
16.625
0x0062
11.750
0x0089
6.875
0x00B0
2.000
0x00D7
–2.875
0x0015
21.375
0x003C
16.500
0x0063
11.625
0x008A
6.750
0x00B1
1.875
0x00D8
–3.000
0x0016
21.250
0x003D
16.375
0x0064
11.500
0x008B
6.625
0x00B2
1.750
0x00D9
–3.125
0x0017
21.125
0x003E
16.250
0x0065
11.375
0x008C
6.500
0x00B3
1.625
0x00DA
–3.250
0x0018
21.000
0x003F
16.125
0x0066
11.250
0x008D
6.375
0x00B4
1.500
0x00DB
–3.375
0x0019
20.875
0x0040
16.000
0x0067
11.125
0x008E
6.250
0x00B5
1.375
0x00DC
–3.500
0x001A
20.750
0x0041
15.875
0x0068
11.000
0x008F
6.125
0x00B6
1.250
0x00DD
–3.625
0x001B
20.625
0x0042
15.750
0x0069
10.875
0x0090
6.000
0x00B7
1.125
0x00DE
–3.750
0x001C
20.500
0x0043
15.625
0x006A
10.750
0x0091
5.875
0x00B8
1.000
0x00DF
–3.875
0x001D
20.375
0x0044
15.500
0x006B
10.625
0x0092
5.750
0x00B9
0.875
0x00E0
–4.000
0x001E
20.250
0x0045
15.375
0x006C
10.500
0x0093
5.625
0x00BA
0.750
0x00E1
–4.125
0x001F
20.125
0x0046
15.250
0x006D
10.375
0x0094
5.500
0x00BB
0.625
0x00E2
–4.250
0x0020
20.000
0x0047
15.125
0x006E
10.250
0x0095
5.375
0x00BC
0.500
0x00E3
–4.375
0x0021
19.875
0x0048
15.000
0x006F
10.125
0x0096
5.250
0x00BD
0.375
0x00E4
–4.500
0x0022
19.750
0x0049
14.875
0x0070
10.000
0x0097
5.125
0x00BE
0.250
0x00E5
–4.625
0x0023
19.625
0x004A
14.750
0x0071
9.875
0x0098
5.000
0x00BF
0.125
0x00E6
–4.750
0x0024
19.500
0x004B
14.625
0x0072
9.750
0x0099
4.875
0x00C0
0.000
0x00E7
–4.875
0x0025
19.375
0x004C
14.500
0x0073
9.625
0x009A
4.750
0x00C1
–0.125
0x00E8
–5.000
0x0026
19.125
0x004D
14.375
0x0074
9.500
0x009B
4.625
0x00C2
–0.250
0x00E9
–5.125
42
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
Table 12. Master Volume Table (continued)
Value
Level
Value
Level
Value
Level
Value
Level
Value
Level
Value
Level
0x00EA
–5.250
0x0119
–11.125
0x0148
–17.000
0x0177
–22.875
0x01A6
–28.750
0x01D5
–34.625
0x00EB
–5.375
0x011A
–11.250
0x0149
–17.125
0x0178
–23.000
0x01A7
–28.875
0x01D6
–34.750
0x00EC
–5.500
0x011B
–11.375
0x014A
–17.250
0x0179
–23.125
0x01A8
–29.000
0x01D7
–34.875
0x00ED
–5.625
0x011C
–11.500
0x014B
–17.375
0x017A
–23.250
0x01A9
–29.125
0x01D8
–35.000
0x00EE
–5.750
0x011D
–11.625
0x014C
–17.500
0x017B
–23.375
0x01AA
–29.250
0x01D9
–35.125
0x00EF
–5.875
0x011E
–11.750
0x014D
–17.625
0x017C
–23.500
0x01AB
–29.375
0x01DA
–35.250
0x00F0
–6.000
0x011F
–11.875
0x014E
–17.750
0x017D
–23.625
0x01AC
–29.500
0x01DB
–35.375
0x00F1
–6.125
0x0120
–12.000
0x014F
–17.875
0x017E
–23.750
0x01AD
–29.625
0x01DC
–35.500
0x00F2
–6.250
0x0121
–12.125
0x0150
–18.000
0x017F
–23.875
0x01AE
–29.750
0x01DD
–35.625
0x00F3
–6.375
0x0122
–12.250
0x0151
–18.125
0x0180
–24.000
0x01AF
–29.875
0x01DE
–35.750
0x00F4
–6.500
0x0123
–12.375
0x0152
–18.250
0x0181
–24.125
0x01B0
–30.000
0x01DF
–35.875
0x00F5
–6.625
0x0124
–12.500
0x0153
–18.375
0x0182
–24.250
0x01B1
–30.125
0x01E0
–36.000
0x00F6
–6.750
0x0125
–12.625
0x0154
–18.500
0x0183
–24.375
0x01B2
–30.250
0x01E1
–36.125
0x00F7
–6.875
0x0126
–12.750
0x0155
–18.625
0x0184
–24.500
0x01B3
–30.375
0x01E2
–36.250
0x00F8
–7.000
0x0127
–12.875
0x0156
–18.750
0x0185
–24.625
0x01B4
–30.500
0x01E3
–36.375
0x00F9
–7.125
0x0128
–13.000
0x0157
–18.875
0x0186
–24.750
0x01B5
–30.625
0x01E4
–36.500
0x00FA
–7.250
0x0129
–13.125
0x0158
–19.000
0x0187
–24.875
0x01B6
–30.750
0x01E5
–36.625
0x00FB
–7.375
0x012A
–13.250
0x0159
–19.125
0x0188
–25.000
0x01B7
–30.875
0x01E6
–36.750
0x00FC
–7.500
0x012B
–13.375
0x015A
–19.250
0x0189
–25.125
0x01B8
–31.000
0x01E7
–36.875
0x00FD
–7.625
0x012C
–13.500
0x015B
–19.375
0x018A
–25.250
0x01B9
–31.125
0x01E8
–37.000
0x00FE
–7.750
0x012D
–13.625
0x015C
–19.500
0x018B
–25.375
0x01BA
–31.250
0x01E9
–37.125
0x00FF
–7.875
0x012E
–13.750
0x015D
–19.625
0x018C
–25.500
0x01BB
–31.375
0x01EA
–37.250
0x0100
–8.000
0x012F
–13.875
0x015E
–19.750
0x018D
–25.625
0x01BC
–31.500
0x01EB
–37.375
0x0101
–8.125
0x0130
–14.000
0x015F
–20.875
0x018E
–25.750
0x01BD
–31.625
0x01EC
–37.500
0x0102
–8.250
0x0131
–14.125
0x0160
–20.000
0x018F
–25.875
0x01BE
–31.750
0x01ED
–37.625
0x0103
–8.375
0x0132
–14.250
0x0161
–20.125
0x0190
–26.000
0x01BF
–31.875
0x01EE
–37.750
0x0104
–8.500
0x0133
–14.375
0x0162
–20.250
0x0191
–26.125
0x01C0
–32.000
0x01EF
–37.875
0x0105
–8.625
0x0134
–14.500
0x0163
–20.375
0x0192
–26.250
0x01C1
–32.125
0x01F0
–38.000
0x0106
–8.750
0x0135
–14.625
0x0164
–20.500
0x0193
–26.375
0x01C2
–32.250
0x01F1
–38.125
0x0107
–8.875
0x0136
–14.750
0x0165
–20.625
0x0194
–26.500
0x01C3
–32.375
0x01F2
–38.250
0x0108
–9.000
0x0137
–14.875
0x0166
–20.750
0x0195
–26.625
0x01C4
–32.500
0x01F3
–38.375
0x0109
–9.125
0x0138
–15.000
0x0167
–20.875
0x0196
–26.750
0x01C5
–32.625
0x01F4
–38.500
0x010A
–9.250
0x0139
–15.125
0x0168
–21.000
0x0197
–26.875
0x01C6
–32.750
0x01F5
–38.625
0x010B
–9.375
0x013A
–15.250
0x0169
–21.125
0x0198
–27.000
0x01C7
–32.875
0x01F6
–38.750
0x010C
–9.500
0x013B
–15.375
0x016A
–21.250
0x0199
–27.125
0x01C8
–33.000
0x01F7
–38.875
0x010D
–9.625
0x013C
–15.500
0x016B
–21.375
0x019A
–27.250
0x01C9
–33.125
0x01F8
–39.000
0x010E
–9.750
0x013D
–15.625
0x016C
–21.500
0x019B
–27.375
0x01CA
–33.250
0x01F9
–39.125
0x010F
–9.875
0x013E
–15.750
0x016D
–21.625
0x019C
–27.500
0x01CB
–33.375
0x01FA
–39.250
0x0110
–10.000
0x013F
–15.875
0x016E
–21.750
0x019D
–27.625
0x01CC
–33.500
0x01FB
–39.375
0x0111
–10.125
0x0140
–16.000
0x016F
–21.875
0x019E
–27.750
0x01CD
–33.625
0x01FC
–39.500
0x0112
–10.250
0x0141
–16.125
0x0170
–22.000
0x019F
–27.875
0x01CE
–33.750
0x01FD
–39.625
0x0113
–10.375
0x0142
–16.250
0x0171
–22.125
0x01A0
–28.000
0x01CF
–33.875
0x01FE
–39.750
0x0114
–10.500
0x0143
–16.375
0x0172
–22.250
0x01A1
–28.125
0x01D0
–34.000
0x01FF
–39.875
0x0115
–10.625
0x0144
–16.500
0x0173
–22.375
0x01A2
–28.250
0x01D1
–34.125
0x0200
–40.000
0x0116
–10.750
0x0145
–16.625
0x0174
–22.500
0x01A3
–28.375
0x01D2
–34.250
0x0201
–40.125
0x0117
–10.875
0x0146
–16.750
0x0175
–22.625
0x01A4
–28.500
0x01D3
–34.375
0x0202
–40.250
0x0118
–11.000
0x0147
–16.875
0x0176
–22.750
0x01A5
–28.625
0x01D4
–34.500
0x0203
–40.375
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
43
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
Table 12. Master Volume Table (continued)
Value
Level
Value
Level
Value
Level
Value
Level
Value
Level
Value
Level
0x0204
–40.500
0x0233
–46.375
0x0262
–52.250
0x0291
–58.250
0x02C0
–64.000
0x02EF
–69.875
0x0205
–40.625
0x0234
–46.500
0x0263
–52.375
0x0292
–58.125
0x02C1
–64.125
0x02F0
–70.000
0x0206
–40.750
0x0235
–46.625
0x0264
–52.500
0x0293
–58.375
0x02C2
–64.250
0x02F1
–70.125
0x0207
–40.875
0x0236
–46.750
0x0265
–52.625
0x0294
–58.500
0x02C3
–64.375
0x02F2
–70.250
0x0208
–41.000
0x0237
–46.875
0x0266
–52.750
0x0295
–58.625
0x02C4
–64.500
0x02F3
–70.375
0x0209
–41.125
0x0238
–47.000
0x0267
–52.875
0x0296
–58.750
0x02C5
–64.625
0x02F4
–70.500
0x020A
–41.250
0x0239
–47.125
0x0268
–53.000
0x0297
–58.875
0x02C6
–64.750
0x02F5
–70.625
0x020B
–41.375
0x023A
–47.250
0x0269
–53.125
0x0298
–59.000
0x02C7
–64.875
0x02F6
–70.750
0x020C
–41.500
0x023B
–47.375
0x026A
–53.250
0x0299
–59.125
0x02C8
–65.000
0x02F7
–70.875
0x020D
–41.625
0x023C
–47.500
0x026B
–53.375
0x029A
–59.250
0x02C9
–65.125
0x02F8
–71.000
0x020E
–41.750
0x023D
–47.625
0x026C
–53.500
0x029B
–59.375
0x02CA
–65.250
0x02F9
–71.125
0x020F
–41.875
0x023E
–47.750
0x026D
–53.625
0x029C
–59.500
0x02CB
–65.375
0x02FA
–71.250
0x0210
–42.000
0x023F
–47.875
0x026E
–53.750
0x029D
–59.625
0x02CC
–65.500
0x02FB
–71.375
0x0211
–42.125
0x0240
–48.000
0x026F
–53.875
0x029E
–59.750
0x02CD
–65.625
0x02FC
–71.500
0x0212
–42.250
0x0241
–48.125
0x0270
–54.000
0x029F
–59.875
0x02CE
–65.750
0x02FD
–71.625
0x0213
–42.375
0x0242
–48.250
0x0271
–54.125
0x02A0
–60.000
0x02CF
–65.875
0x02FE
–71.750
0x0214
–42.500
0x0243
–48.375
0x0272
–54.250
0x02A1
–60.125
0x02D0
–66.000
0x02FF
–71.875
0x0215
–42.625
0x0244
–48.500
0x0273
–54.375
0x02A2
–60.250
0x02D1
–66.125
0x0300
–72.000
0x0216
–42.750
0x0245
–48.625
0x0274
–54.500
0x02A3
–60.375
0x02D2
–66.250
0x0301
–72.125
0x0217
–42.875
0x0246
–48.750
0x0275
–54.625
0x02A4
–60.500
0x02D3
–66.375
0x0302
–72.250
0x0218
–43.000
0x0247
–48.875
0x0276
–54.750
0x02A5
–60.625
0x02D4
–66.500
0x0303
–72.375
0x0219
–43.125
0x0248
–49.000
0x0277
–54.875
0x02A6
–60.750
0x02D5
–66.625
0x0304
–72.500
0x021A
–43.250
0x0249
–49.125
0x0278
–55.000
0x02A7
–60.875
0x02D6
–66.750
0x0305
–72.625
0x021B
–43.375
0x024A
–49.250
0x0279
–55.125
0x02A8
–61.000
0x02D7
–66.875
0x0306
–72.750
0x021C
–43.500
0x024B
–49.375
0x027A
–55.250
0x02A9
–61.125
0x02D8
–67.000
0x0307
–72.875
0x021D
–43.625
0x024C
–49.500
0x027B
–55.375
0x02AA
–61.250
0x02D9
–67.125
0x0308
–73.000
0x021E
–43.750
0x024D
–49.625
0x027C
–55.500
0x02AB
–61.375
0x02DA
–67.250
0x0309
–73.125
0x021F
–43.875
0x024E
–49.750
0x027D
–55.625
0x02AC
–61.500
0x02DB
–67.375
0x030A
–73.250
0x0220
–44.000
0x024F
–49.875
0x027E
–55.750
0x02AD
–61.625
0x02DC
–67.500
0x030B
–73.375
0x0221
–44.125
0x0250
–50.000
0x027F
–55.875
0x02AE
–61.750
0x02DD
–67.625
0x030C
–73.500
0x0222
–44.250
0x0251
–50.125
0x0280
–56.000
0x02AF
–61.875
0x02DE
–67.750
0x030D
–73.625
0x0223
–44.375
0x0252
–50.250
0x0281
–56.250
0x02B0
–62.000
0x02DF
–67.875
0x030E
–73.750
0x0224
–44.500
0x0253
–50.375
0x0282
–56.125
0x02B1
–62.125
0x02E0
–68.000
0x030F
–73.875
0x0225
–44.625
0x0254
–50.500
0x0283
–56.375
0x02B2
–62.250
0x02E1
–68.125
0x0310
–74.000
0x0226
–44.750
0x0255
–50.625
0x0284
–56.500
0x02B3
–62.375
0x02E2
–68.250
0x0311
–74.250
0x0227
–44.875
0x0256
–50.750
0x0285
–56.625
0x02B4
–62.500
0x02E3
–68.375
0x0312
–74.125
0x0228
–45.000
0x0257
–50.875
0x0286
–56.750
0x02B5
–62.625
0x02E4
–68.500
0x0313
–74.375
0x0229
–45.125
0x0258
–51.000
0x0287
–56.875
0x02B6
–62.750
0x02E5
–68.625
0x0314
–74.500
0x022A
–45.250
0x0259
–51.125
0x0288
–57.000
0x02B7
–62.875
0x02E6
–68.750
0x0315
–74.625
0x022B
–45.375
0x025A
–51.250
0x0289
–57.125
0x02B8
–63.000
0x02E7
–68.875
0x0316
–74.750
0x022C
–45.500
0x025B
–51.375
0x028A
–57.250
0x02B9
–63.125
0x02E8
–69.000
0x0317
–74.875
0x022D
–45.625
0x025C
–51.500
0x028B
–57.375
0x02BA
–63.250
0x02E9
–69.125
0x0318
–75.000
0x022E
–45.750
0x025D
–51.625
0x028C
–57.500
0x02BB
–63.375
0x02EA
–69.250
0x0319
–75.125
0x022F
–45.875
0x025E
–51.750
0x028D
–57.625
0x02BC
–63.500
0x02EB
–69.375
0x031A
–75.250
0x0230
–46.000
0x025F
–51.875
0x028E
–57.750
0x02BD
–63.625
0x02EC
–69.500
0x031B
–75.375
0x0231
–46.125
0x0260
–52.000
0x028F
–57.875
0x02BE
–63.750
0x02ED
–69.625
0x031C
–75.500
0x0232
–46.250
0x0261
–52.125
0x0290
–58.000
0x02BF
–63.875
0x02EE
–69.750
0x031D
–75.625
44
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
Table 12. Master Volume Table (continued)
Value
Level
Value
Level
Value
Level
Value
Level
Value
Level
Value
Level
0x031E
–75.750
0x0344
–80.500
0x036A
–85.250
0x0390
–90.000
0x03B6
–94.750
0x03DC
–99.500
0x031F
–75.875
0x0345
–80.625
0x036B
–85.375
0x0391
–90.125
0x03B7
–94.875
0x03DD
–99.625
0x0320
–76.000
0x0346
–80.750
0x036C
–85.500
0x0392
–90.250
0x03B8
–95.000
0x03DE
–99.750
0x0321
–76.125
0x0347
–80.875
0x036D
–85.625
0x0393
–90.375
0x03B9
–95.125
0x03DF
–99.875
0x0322
–76.250
0x0348
–81.000
0x036E
–85.750
0x0394
–90.500
0x03BA
–95.250
0x03E0
–100.000
0x0323
–76.375
0x0349
–81.125
0x036F
–85.875
0x0395
–90.625
0x03BB
–95.375
0x03E1
–100.125
0x0324
–76.500
0x034A
–81.250
0x0370
–86.000
0x0396
–90.750
0x03BC
–95.500
0x03E2
–100.250
0x0325
–76.625
0x034B
–81.375
0x0371
–86.125
0x0397
–90.875
0x03BD
–95.625
0x03E3
–100.375
0x0326
–76.750
0x034C
–81.500
0x0372
–86.250
0x0398
–91.000
0x03BE
–95.750
0x03E4
–100.500
0x0327
–76.875
0x034D
–81.625
0x0373
–86.375
0x0399
–91.125
0x03BF
–95.875
0x03E5
–100.625
0x0328
–77.000
0x034E
–81.750
0x0374
–86.500
0x039A
–91.250
0x03C0
–96.000
0x03E6
–100.750
0x0329
–77.125
0x034F
–81.875
0x0375
–86.625
0x039B
–91.375
0x03C1
–96.125
0x03E7
–100.875
0x032A
–77.250
0x0350
–82.000
0x0376
–86.750
0x039C
–91.500
0x03C2
–96.250
0x03E8
–101.000
0x032B
–77.375
0x0351
–82.125
0x0377
–86.875
0x039D
–91.625
0x03C3
–96.375
0x03E9
–101.125
0x032C
–77.500
0x0352
–82.250
0x0378
–87.000
0x039E
–91.750
0x03C4
–96.500
0x03EA
–101.250
0x032D
–77.625
0x0353
–82.375
0x0379
–87.125
0x039F
–91.875
0x03C5
–96.625
0x03EB
–101.375
0x032E
–77.750
0x0354
–82.500
0x037A
–87.250
0x03A0
–92.000
0x03C6
–96.750
0x03EC
–101.500
0x032F
–77.875
0x0355
–82.625
0x037B
–87.375
0x03A1
–92.125
0x03C7
–96.875
0x03ED
–101.625
0x0330
–78.000
0x0356
–82.750
0x037C
–87.500
0x03A2
–92.250
0x03C8
–97.000
0x03EE
–101.750
0x0331
–78.125
0x0357
–82.875
0x037D
–87.625
0x03A3
–92.375
0x03C9
–97.125
0x03EF
–101.875
0x0332
–78.250
0x0358
–83.000
0x037E
–87.750
0x03A4
–92.500
0x03CA
–97.250
0x03F0
–102.000
0x0333
–78.375
0x0359
–83.125
0x037F
–87.875
0x03A5
–92.625
0x03CB
–97.375
0x03F1
–102.125
0x0334
–78.500
0x035A
–83.250
0x0380
–88.000
0x03A6
–92.750
0x03CC
–97.500
0x03F2
–102.250
0x0335
–78.625
0x035B
–83.375
0x0381
–88.125
0x03A7
–92.875
0x03CD
–97.625
0x03F3
–102.375
0x0336
–78.750
0x035C
–83.500
0x0382
–88.250
0x03A8
–93.000
0x03CE
–97.750
0x03F4
–102.500
0x0337
–78.875
0x035D
–83.625
0x0383
–88.375
0x03A9
–93.125
0x03CF
–97.875
0x03F5
–102.625
0x0338
–79.000
0x035E
–83.750
0x0384
–88.500
0x03AA
–93.250
0x03D0
–98.000
0x03F6
–102.750
0x0339
–79.125
0x035F
–83.875
0x0385
–88.625
0x03AB
–93.375
0x03D1
–98.125
0x03F7
–102.875
0x033A
–79.250
0x0360
–84.000
0x0386
–88.750
0x03AC
–93.500
0x03D2
–98.250
0x03F8
–103.000
0x033B
–79.375
0x0361
–84.125
0x0387
–88.875
0x03AD
–93.625
0x03D3
–98.375
0x03F9
–103.125
0x033C
–79.500
0x0362
–84.250
0x0388
–89.000
0x03AE
–93.750
0x03D4
–98.500
0x03FA
–103.250
0x033D
–79.625
0x0363
–84.375
0x0389
–89.125
0x03AF
–93.875
0x03D5
–98.625
0x03FB
–103.375
0x033E
–79.750
0x0364
–84.500
0x038A
–89.250
0x03B0
–94.000
0x03D6
–98.750
0x03FC
–103.500
0x033F
–79.875
0x0365
–84.625
0x038B
–89.375
0x03B1
–94.125
0x03D7
–98.875
0x03FD
–103.625
0x0340
–80.000
0x0366
–84.750
0x038C
–89.500
0x03B2
–94.250
0x03D8
–99.000
0x03FE
–103.750
0x0341
–80.250
0x0367
–84.875
0x038D
–89.625
0x03B3
–94.375
0x03D9
–99.125
0x03FF
Mute
0x0341
–80.250
0x0368
–85.000
0x038E
–89.750
0x03B4
–94.500
0x03DA
–99.250
0x0343
–80.375
0x0369
–85.125
0x038F
–89.875
0x03B5
–94.625
0x03DB
–99.375
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
45
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
VOLUME CONFIGURATION REGISTER (0x0E)
Bits
D2–D0:
Volume slew rate (used to control volume change and MUTE ramp rates). These bits control the
number of steps in a volume ramp. Volume steps occur at a rate that depends on the sample rate of
the I2S data as follows:
Sample rate (kHz)
Approximate ramp rate
8/16/32
125 ms/step
11.025/22.05/44.1
90.7 ms/step
12/24/48
83.3 ms/step
In two-band DRC, register 0x0A should be set to 0x30 and register 0x0E bits 6 and 5 should be set to 1.
Table 13. Volume Configuration Register (0x0E)
D7
D6
D5
D4
D3
D2
D1
D0
1
–
–
–
–
–
–
–
Reserved (1)
–
0
–
–
–
–
–
–
DRC2 volume 1 (ch4) from I2C register 0x08
–
1
–
–
–
–
–
–
DRC2 volume 1 (ch4) from I2C register 0x0A (1)
–
–
0
–
–
–
–
–
DRC2 volume 2 (ch3) from I2C register 0x09
–
–
1
–
–
–
–
–
DRC2 volume 2 (ch3) from I2C register 0x0A (1)
–
–
–
1
0
–
–
–
Reserved (1)
–
–
–
–
–
0
0
0
Volume slew 512 steps (43 ms volume ramp time at 48 kHz) (1)
–
–
–
–
–
0
0
1
Volume slew 1024 steps (85-ms volume ramp time at 48 kHz)
–
–
–
–
–
0
1
0
Volume slew 2048 steps (171-ms volume ramp time at 48 kHz)
–
–
–
–
–
0
1
1
Volume slew 256 steps (21-ms volume ramp time at 48 kHz)
–
–
–
–
–
1
X
X
Reserved
(1)
FUNCTION
Default values are in bold.
MODULATION LIMIT REGISTER (0x10)
Table 14. Modulation Limit Register (0x10)
(1)
46
D7
D6
D5
D4
D3
D2
D1
D0
MODULATION LIMIT
0
0
0
0
0
–
–
–
Reserved
–
–
–
–
–
0
0
0
99.2%
–
–
–
–
–
0
0
1
98.4%
–
–
–
–
–
0
1
0
97.7% (1)
–
–
–
–
–
0
1
1
96.9%
–
–
–
–
–
1
0
0
96.1%
–
–
–
–
–
1
0
1
95.3%
–
–
–
–
–
1
1
0
94.5%
–
–
–
–
–
1
1
1
93.8%
Default values are in bold.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
INTERCHANNEL DELAY REGISTERS (0x11, 0x12, 0x13, and 0x14)
Internal PWM channels 1, 2, 1, and 2 are mapped into registers 0x11, 0x12, 0x13, and 0x14.
Table 15. Channel Interchannel Delay Register Format
BITS DEFINITION
(1)
D7
D6
D5
D4
D3
D2
D1
D0
0
0
0
0
0
0
–
–
Minimum absolute delay, 0 DCLK cycles
FUNCTION
0
1
1
1
1
1
–
–
Maximum positive delay, 31 × 4 DCLK cycles
1
0
0
0
0
0
–
–
Maximum negative delay, –32 × 4 DCLK cycles
0
0
Reserved
SUBADDRESS
D7
D6
D5
D4
D3
D2
D1
D0
Delay = (value) × 4 DCLKs
0x11
1
0
1
0
1
1
–
–
Default value for channel 1 (1)
0x12
0
1
0
1
0
1
–
–
Default value for channel 2 (1)
0x13
1
0
1
0
1
1
–
–
Default value for channel 1 (1)
0x14
0
1
0
1
0
1
–
–
Default value for channel 2 (1)
Default values are in bold.
ICD settings have high impact on audio performance (e.g., dynamic range, THD, crosstalk, etc.) Therefore,
appropriate ICD settings must be used. By default, the device has ICD settings for the AD mode. If used in BD
mode, then update these registers before coming out of all-channel shutdown.
MODE
AD MODE
BD MODE
0x11
AC
B8
0x12
54
60
0x13
AC
A0
0x14
54
48
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
47
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
PWM SHUTDOWN GROUP REGISTER (0x19)
Settings of this register determine which PWM channels are active. The value should be 0x30 for BTL mode and
0x3A for PBTL mode. The default value of this register is 0x30. The functionality of this register is tied to the
state of bit D5 in the system control register.
This register defines which channels belong to the shutdown group (SDG). If a 1 is set in the shutdown group
register, that particular channel is not started following an exit out of all-channel shutdown command (if bit D5 is
set to 0 in system control register 2, 0x05).
Table 16. PWM Shutdown Group Register (0x19)
D7
D6
D5
D4
D3
D2
D1
D0
0
–
–
–
–
–
–
–
Reserved (1)
–
0
–
–
–
–
–
–
Reserved (1)
–
–
1
–
–
–
–
–
Reserved (1)
–
–
–
1
–
–
–
–
Reserved (1)
–
–
–
–
0
–
–
–
PWM channel 4 does not belong to shutdown group. (1)
–
–
–
–
1
–
–
–
PWM channel 4 belongs to shutdown group.
–
–
–
–
–
0
–
–
PWM channel 3 does not belong to shutdown group. (1)
–
–
–
–
–
1
–
–
PWM channel 3 belongs to shutdown group.
–
–
–
–
–
–
0
–
PWM channel 2 does not belong to shutdown group. (1)
–
–
–
–
–
–
1
–
PWM channel 2 belongs to shutdown group.
–
–
–
–
–
–
–
0
PWM channel 1 does not belong to shutdown group. (1)
–
–
–
–
–
–
–
1
PWM channel 1 belongs to shutdown group.
(1)
48
FUNCTION
Default values are in bold.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
START/STOP PERIOD REGISTER (0x1A)
This register is used to control the soft-start and soft-stop period following an enter/exit all-channel shutdown
command or change in the PDN state. This helps reduce pops and clicks at start-up and shutdown. The times
are only approximate and vary depending on device activity level and I2S clock stability.
Table 17. Start/Stop Period Register (0x1A)
D7
D6
D5
D4
D3
D2
D1
D0
FUNCTION
(1)
0
–
–
–
–
–
–
–
SSTIMER enabled
1
–
–
–
–
–
–
–
SSTIMER disabled
–
0
0
–
–
–
–
–
Reserved (1)
–
–
–
0
0
–
–
–
No 50% duty cycle start/stop period
–
–
–
0
1
0
0
0
16.5-ms 50% duty cycle start/stop period
–
–
–
0
1
0
0
1
23.9-ms 50% duty cycle start/stop period
–
–
–
0
1
0
1
0
31.4-ms 50% duty cycle start/stop period
–
–
–
0
1
0
1
1
40.4-ms 50% duty cycle start/stop period
–
–
–
0
1
1
0
0
53.9-ms 50% duty cycle start/stop period
–
–
–
0
1
1
0
1
70.3-ms 50% duty cycle start/stop period
–
–
–
0
1
1
1
0
94.2-ms 50% duty cycle start/stop period
–
–
–
0
1
1
1
1
125.7-ms 50% duty cycle start/stop period (1)
–
–
–
1
0
0
0
0
164.6-ms 50% duty cycle start/stop period
–
–
–
1
0
0
0
1
239.4-ms 50% duty cycle start/stop period
–
–
–
1
0
0
1
0
314.2-ms 50% duty cycle start/stop period
–
–
–
1
0
0
1
1
403.9-ms 50% duty cycle start/stop period
–
–
–
1
0
1
0
0
538.6-ms 50% duty cycle start/stop period
–
–
–
1
0
1
0
1
703.1-ms 50% duty cycle start/stop period
–
–
–
1
0
1
1
0
942.5-ms 50% duty cycle start/stop period
–
–
–
1
0
1
1
1
1256.6-ms 50% duty cycle start/stop period
–
–
–
1
1
0
0
0
1728.1-ms 50% duty cycle start/stop period
–
–
–
1
1
0
0
1
2513.6-ms 50% duty cycle start/stop period
–
–
–
1
1
0
1
0
3299.1-ms 50% duty cycle start/stop period
–
–
–
1
1
0
1
1
4241.7-ms 50% duty cycle start/stop period
–
–
–
1
1
1
0
0
5655.6-ms 50% duty cycle start/stop period
–
–
–
1
1
1
0
1
7383.7-ms 50% duty cycle start/stop period
–
–
–
1
1
1
1
0
9897.3-ms 50% duty cycle start/stop period
–
–
–
1
1
1
1
1
13,196.4-ms 50% duty cycle start/stop period
(1)
Default values are in bold.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
49
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
OSCILLATOR TRIM REGISTER (0x1B)
The TAS5727 PWM processor contains an internal oscillator to support autodetect of I2S clock rates. This
reduces system cost because an external reference is not required. Currently, TI recommends a reference
resistor value of 18.2 kΩ (1%). This should be connected between OSC_RES and DVSSO.
Writing 0x00 to register 0x1B enables the trim that was programmed at the factory.
Note that trim must always be run following reset of the device.
Table 18. Oscillator Trim Register (0x1B)
D7
D6
D5
D4
D3
D2
D1
D0
1
–
–
–
–
–
–
–
Reserved (1)
–
0
–
–
–
–
–
–
Oscillator trim not done (read-only) (1)
–
1
–
–
–
–
–
–
Oscillator trim done (read only)
–
–
0
0
0
0
–
–
Reserved (1)
–
–
–
–
–
–
0
–
Select factory trim (Write a 0 to select factory trim; default is 1.)
–
–
–
–
–
–
1
–
Factory trim disabled (1)
–
–
–
–
–
–
–
0
Reserved (1)
(1)
FUNCTION
Default values are in bold.
BKND_ERR REGISTER (0x1C)
When a back-end error signal is received from the internal power stage, the power stage is reset, stopping all
PWM activity. Subsequently, the modulator waits approximately for the time listed in Table 19 before attempting
to re-start the power stage.
Table 19. BKND_ERR Register (0x1C) (1)
D7
D6
D5
D4
D3
D2
D1
D0
0
0
0
0
0
0
0
X
Reserved
–
–
–
–
0
0
1
0
Set back-end reset period to 299 ms (2)
–
–
–
–
0
0
1
1
Set back-end reset period to 449 ms
–
–
–
–
0
1
0
0
Set back-end reset period to 598 ms
–
–
–
–
0
1
0
1
Set back-end reset period to 748 ms
–
–
–
–
0
1
1
0
Set back-end reset period to 898 ms
–
–
–
–
0
1
1
1
Set back-end reset period to 1047 ms
–
–
–
–
1
0
0
0
Set back-end reset period to 1197 ms
–
–
–
–
1
0
0
1
Set back-end reset period to 1346 ms
–
–
–
–
1
0
1
X
Set back-end reset period to 1496 ms
–
–
–
–
1
1
X
X
Set back-end reset period to 1496 ms
(1)
(2)
50
FUNCTION
This register can be written only with a non-reserved value. Also this register can be written once after the reset.
Default values are in bold.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
INPUT MULTIPLEXER REGISTER (0x20)
This register controls the modulation scheme (AD or BD mode) as well as the routing of I2S audio to the internal
channels.
Table 20. Input Multiplexer Register (0x20)
D31
D30
D29
D28
D27
D26
D25
D24
0
0
0
0
0
0
0
0
D23
D22
D21
D20
D19
D18
D17
D16
FUNCTION
(1)
0
–
–
–
–
–
–
–
Channel-1 AD mode
1
–
–
–
–
–
–
–
Channel-1 BD mode
–
0
0
0
–
–
–
–
SDIN-L to channel 1 (1)
–
0
0
1
–
–
–
–
SDIN-R to channel 1
–
0
1
0
–
–
–
–
Reserved
–
0
1
1
–
–
–
–
Reserved
–
1
0
0
–
–
–
–
Reserved
–
1
0
1
–
–
–
–
Reserved
–
1
1
0
–
–
–
–
Ground (0) to channel 1
–
1
1
1
–
–
–
–
Reserved
–
–
–
–
0
–
–
–
Channel 2 AD mode (1)
–
–
–
–
1
–
–
–
Channel 2 BD mode
–
–
–
–
–
0
0
0
SDIN-L to channel 2
–
–
–
–
–
0
0
1
SDIN-R to channel 2 (1)
–
–
–
–
–
0
1
0
Reserved
–
–
–
–
–
0
1
1
Reserved
–
–
–
–
–
1
0
0
Reserved
–
–
–
–
–
1
0
1
Reserved
–
–
–
–
–
1
1
0
Ground (0) to channel 2
–
–
–
–
–
1
1
1
Reserved
D15
D14
D13
D12
D11
D10
D9
D8
0
1
1
1
0
1
1
1
D7
D6
D5
D4
D3
D2
D1
D0
0
(1)
FUNCTION
Reserved (1)
1
1
1
0
0
1
0
FUNCTION
Reserved (1)
FUNCTION
Reserved
(1)
Default values are in bold.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
51
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
CHANNEL 4 SOURCE SELECT REGISTER (0x21)
This register selects the channel 4 source.
Table 21. Subchannel Control Register (0x21)
D31
D30
D29
D28
D27
D26
D25
D24
0
0
0
0
0
0
0
0
D23
D22
D21
D20
D19
D18
D17
D16
0
0
0
0
0
0
0
0
D15
D14
D13
D12
D11
D10
D9
D8
FUNCTION
Reserved (1)
FUNCTION
Reserved (1)
FUNCTION
(1)
0
1
0
0
0
0
1
–
Reserved
–
–
–
–
–
–
–
0
(L + R)/2
–
–
–
–
–
–
–
1
Left-channel post-BQ (1)
D7
D6
D5
D4
D3
D2
D1
D0
0
(1)
0
0
0
0
0
1
1
FUNCTION
Reserved
(1)
Default values are in bold.
PWM OUTPUT MUX REGISTER (0x25)
This DAP output mux selects which internal PWM channel is output to the external pins. Any channel can be
output to any external output pin.
Bits D21–D20:
Selects which PWM channel is output to OUT_A
Bits D17–D16:
Selects which PWM channel is output to OUT_B
Bits D13–D12:
Selects which PWM channel is output to OUT_C
Bits D09–D08:
Selects which PWM channel is output to OUT_D
Note that channels are encoded so that channel 1 = 0x00, channel 2 = 0x01, …, channel 4 = 0x03.
Table 22. PWM Output Mux Register (0x25)
D31
D30
D29
D28
D27
D26
D25
D24
0
0
0
0
0
0
0
1
D23
D22
D21
D20
D19
D18
D17
D16
(1)
52
FUNCTION
Reserved (1)
FUNCTION
(1)
0
0
–
–
–
–
–
–
Reserved
–
–
0
0
–
–
–
–
Multiplex channel 1 to OUT_A (1)
–
–
0
1
–
–
–
–
Multiplex channel 2 to OUT_A
–
–
1
0
–
–
–
–
Multiplex channel 1 to OUT_A
–
–
1
1
–
–
–
–
Multiplex channel 2 to OUT_A
–
–
–
–
0
0
–
–
Reserved (1)
–
–
–
–
–
–
0
0
Multiplex channel 1 to OUT_B
–
–
–
–
–
–
0
1
Multiplex channel 2 to OUT_B
–
–
–
–
–
–
1
0
Multiplex channel 1 to OUT_B (1)
–
–
–
–
–
–
1
1
Multiplex channel 2 to OUT_B
Default values are in bold.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
TAS5727
www.ti.com
SLOS670 – NOVEMBER 2010
Table 22. PWM Output Mux Register (0x25) (continued)
D15
D14
D13
D12
D11
D10
D9
D8
0
0
–
–
–
–
–
–
Reserved (2)
–
–
0
0
–
–
–
–
Multiplex channel 1 to OUT_C
–
–
0
1
–
–
–
–
Multiplex channel 2 to OUT_C (2)
–
–
1
0
–
–
–
–
Multiplex channel 1 to OUT_C
–
–
1
1
–
–
–
–
Multiplex channel 2 to OUT_C
–
–
–
–
0
0
–
–
Reserved (2)
–
–
–
–
–
–
0
0
Multiplex channel 1 to OUT_D
–
–
–
–
–
–
0
1
Multiplex channel 2 to OUT_D
–
–
–
–
–
–
1
0
Multiplex channel 1 to OUT_D
–
–
–
–
–
–
1
1
Multiplex channel 2 to OUT_D (2)
D7
D6
D5
D4
D3
D2
D1
D0
0
1
0
0
0
1
0
1
(2)
FUNCTION
FUNCTION
Reserved (2)
Default values are in bold.
DRC CONTROL REGISTER (0x46)
Table 23. DRC Control Register (0x46)
D31
D30
D29
D28
D27
D26
D25
D24
0
0
0
0
0
0
0
0
D23
D22
D21
D20
D19
D18
D17
D16
0
0
0
0
0
0
0
0
D15
D14
D13
D12
D11
D10
D9
D8
(1)
FUNCTION
Reserved (1)
FUNCTION
Reserved (1)
FUNCTION
Reserved
(1)
0
0
0
0
0
0
0
0
D7
D6
D5
D4
D3
D2
D1
D0
0
0
–
–
–
–
–
–
Reserved (1)
–
–
0
–
–
–
–
–
Reserved
–
–
1
–
–
–
–
–
Reserved
–
–
–
0
–
–
–
–
Reserved (1)
–
–
–
–
0
–
–
–
Reserved (1)
–
–
–
–
–
0
–
–
Reserved (1)
–
–
–
–
–
–
0
–
DRC2 turned OFF (1)
–
–
–
–
–
–
1
–
DRC2 turned ON
–
–
–
–
–
–
–
0
DRC1 turned OFF (1)
–
–
–
–
–
–
–
1
DRC1 turned ON
FUNCTION
Default values are in bold.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
53
TAS5727
SLOS670 – NOVEMBER 2010
www.ti.com
PWM SWITCHING RATE CONTROL REGISTER (0x4F)
PWM switching rate should be selected through the register 0x4F before coming out of all-channnel shutdown.
Table 24. PWM Switching Rate Control Register (0x4F)
D31
D30
D29
D28
D27
D26
D25
D24
0
0
0
0
0
0
0
0
D23
D22
D21
D20
D19
D18
D17
D16
0
0
0
0
0
0
0
0
D15
D14
D13
D12
D11
D10
D9
D8
FUNCTION
Reserved (1)
FUNCTION
Reserved (1)
FUNCTION
0
0
0
0
0
0
0
0
D7
D6
D5
D4
D3
D2
D1
D0
–
–
0
0
–
–
–
–
Reserved (1)
–
–
–
–
0
1
1
0
SRC = 6 (1)
–
–
–
–
0
1
1
1
SRC = 7
–
–
–
–
1
0
0
0
SRC = 8
–
–
–
–
1
0
0
1
SRC = 9
–
–
–
–
1
0
1
0
Reserved
–
–
–
–
1
1
–
–
Reserved
(1)
Reserved
(1)
FUNCTION
Default values are in bold.
BANK SWITCH AND EQ CONTROL (0x50)
Table 25. Bank Switching Command (0x50)
D31
D30
D29
D28
D27
D26
D25
D24
0
0
0
0
0
0
0
0
D23
D22
D21
D20
D19
D18
D17
D16
0
0
0
0
0
0
0
0
D15
D14
D13
D12
D11
D10
D9
D8
0
0
0
0
0
0
0
0
D7
D6
D5
D4
D3
D2
D1
D0
0
54
Reserved
FUNCTION
Reserved (1)
FUNCTION
Reserved (1)
FUNCTION
EQ ON
(1)
1
–
–
–
–
–
–
–
EQ OFF (bypass BQ 0–7 of channels 1 and 2)
–
0
–
–
–
–
–
–
Reserved (1)
–
–
0
–
–
–
–
–
Ignore bank-mapping in bits D31–D8. Use default mapping. (1)
–
–
–
0
–
–
–
–
L and R can be written independently. (1)
–
–
–
1
–
–
–
–
L and R are ganged for EQ biquads; a write to the left-channel
biquad is also written to the right-channel biquad. (0x29–0x2F is
ganged to 0x30–0x36. Also, 0x58–0x5B is ganged to 0x5C–0x5F.
–
–
–
–
0
–
–
–
Reserved (1)
–
–
–
–
–
0
0
0
No bank switching. All updates to DAP (1)
–
–
–
–
–
0
0
1
Configure bank 1 (32 kHz by default)
–
–
–
–
–
0
1
X
Reserved
–
–
–
–
–
1
X
X
Reserved
1
(1)
FUNCTION
(1)
Use bank-mapping in bits D31–D8.
Default values are in bold.
Submit Documentation Feedback
Copyright © 2010, Texas Instruments Incorporated
Product Folder Link(s): TAS5727
PACKAGE OPTION ADDENDUM
www.ti.com
7-Feb-2011
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package
Drawing
Pins
Package Qty
Eco Plan
(2)
Lead/
Ball Finish
MSL Peak Temp
(3)
TAS5727PHP
ACTIVE
HTQFP
PHP
48
250
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-3-260C-168 HR
TAS5727PHPR
ACTIVE
HTQFP
PHP
48
1000
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-3-260C-168 HR
Samples
(Requires Login)
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
14-Jul-2012
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
TAS5727PHPR
Package Package Pins
Type Drawing
HTQFP
PHP
48
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
1000
330.0
16.4
Pack Materials-Page 1
9.6
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
9.6
1.5
12.0
16.0
Q2
PACKAGE MATERIALS INFORMATION
www.ti.com
14-Jul-2012
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
TAS5727PHPR
HTQFP
PHP
48
1000
367.0
367.0
38.0
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All
semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time
of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which
have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such
components to meet such requirements.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Mobile Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated