PLL PLL602-89TXC-R

Preliminary
PLL602-89T
12-27 MHz XO IC with 3 Pairs of LVDS and 1 CMOS Outputs
FEATURES
•
•
VDDBUF
1
16
LVDS1BAR_CLK
VDDANA
2
15
LVDS1_CLK
VDDANA
3
14
GNDBUF
XOUT
4
13
LVDS2BAR_CLK
XIN
5
12
LVDS2_CLK
GNDBUF
6
11
VDDBUF
GNDANA
7
10
LVDS3BAR_CLK
CMOS_CLK
8
9
LVDS3_CLK
PLL602-89T
•
•
•
•
•
Low jitter XO for the 12MHz to 27MHz range.
Integrated crystal load capacitor: no external
load capacitor required.
3 pairs of LVDS outputs and 1 CMOS output.
12-27 MHz fundamental crystal input.
Low jitter (RMS): 2.5 ps period jitter (1 sigma).
2.5V to 3.3V operation.
Available in 16-Pin SSOP package.
PIN CONFIGURATION
(Top View)
16 - pin SSOP
DESCRIPTION
The PLL602-89T is a high performance multiple output XO IC chip. It provides 3 pairs of LVDS and 1 CMOS outputs. The chip combines a crystal oscillator (XO) with a multiple-output buffer. It accepts a low cost fundamental
parallel resonant mode crystal from 12MHz to 27MHz, which is reproduced at the outputs. The very low jitter (2.5
ps RMS period jitter) makes this chip ideal for data and telecommunication applications.
BLOCK DIAGRAM
LVDS1_CLK
LVDS1BAR_CLK
XIN
XOUT
Oscillator
Amplifier
LVDS2_CLK
LVDS2BAR_CLK
LVDS3_CLK
LVDS3BAR_CLK
CMOS_CLK
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 1
Preliminary
PLL602-89T
12-27 MHz XO IC with 3 Pairs of LVDS and 1 CMOS Outputs
PIN DESCRIPTION
Name
Pin
Number
Type
VDD
1,2,3,11
P
XOUT
4
I
XIN
5
I
GND
CMOS_CLK
LVDS3_CLK
LVDS3BAR_CLK
LVDS2_CLK
LVDS2BAR_CLK
LVDS1_CLK
LVDS1BAR_CLK
6,7,14
8
9
10
12
13
15
16
P
O
O
O
O
O
O
O
Description
+3.3V VDD connection. VDDANA and VDDBUF should be decoupled separately.
Crystal out connector. This is the output of the crystal oscillator circuitry.
The crystal should be mounted as close to the IC as possible, with minimum
parasitic capacitance.
Crystal in connector. This is the input of the crystal oscillator circuitry. The
crystal should be mounted as close to the IC as possible, with minimum
parasitic capacitance.
Ground connection.
CMOS output signal.
LVDS output.
LVDS complementary output.
LVDS output.
LVDS complementary output.
LVDS output.
LVDS complementary output.
ELECTRICAL SPECIFICATIONS
1. Absolute Maximum Ratings
PARAMETERS
SYMBOL
Supply Voltage
Input Voltage, dc
Output Voltage, dc
Storage Temperature
Ambient Operating Temperature*
Junction Temperature
Lead Temperature (soldering, 10s)
ESD Protection, Human Body Model
MIN.
V DD
VI
VO
TS
TA
TJ
-0.5
-0.5
-65
-40
MAX.
UNITS
4.6
V DD +0.5
V DD +0.5
150
85
125
260
2
V
V
V
°C
°C
°C
°C
kV
Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the
device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other
conditions above the operational limits noted in this specification is not implied.
* Note: Operating Temperature is guaranteed by design for all parts (COMMERCIAL and INDUSTRIAL), but tested for COMMERCIAL grade only.
2. Crystal Specifications
PARAMETERS
Crystal Resonator Frequency
Crystal Loading Rating
Recommended ESR
SYMBOL
CONDITIONS
MIN.
F XIN
C L (xtal)
RE
Parallel Fundamental Mode
12
TYP.
MAX.
UNITS
27
MHz
pF
Ω
21.5
30
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 2
Preliminary
PLL602-89T
12-27 MHz XO IC with 3 Pairs of LVDS and 1 CMOS Outputs
3. General Electrical Specifications
PARAMETERS
SYMBOL
Operating Voltage
CONDITIONS
MIN.
TYP.
MAX.
UNITS
V
Fout = 12 MHz
15
3.63
20
Fout = 25 MHz
20
25
V DD
Supply Current, Dynamic (with Loaded
Outputs)
I DD
2.25
CMOS outputs
loaded with 15pF,
LVDS outputs loaded
with 100 Ω
±50
Short Circuit Current
mA
mA
4. AC Electrical Specifications
PARAMETERS
SYMBOL
CONDITIONS
MAX.
UNITS
MHz
2
50
50
27
1.5
5
1.5
5
55
55
TYP.
MAX.
UNITS
25MHz
2.5
4
ps
25MHz
18
30
ps
TYP.
MAX.
UNITS
0.4
V
V
Input Crystal Frequency
MIN.
TYP.
12
tr
tr
tf
tf
Output Clock Rise Time
Output Clock Fall Time
Output Clock Duty Cycle
0.8V ~ 2.0V with 10 pF load
0.3V ~ 3.0V with 15 pF load
2.0V ~ 0.8V with 10 pF load
3.0V ~ 0.3V with 15pF load
Measured @ 1.25 V (LVDS)
Measured @ 50% V DD (CMOS)
2
45
45
ns
%
5. Jitter Specifications
PARAMETERS
Period jitter RMS
Peak to Peak jitter
CONDITIONS
FREQUENCY
With capacitive decoupling between
VDD and GND.
With capacitive decoupling between
VDD and GND. Over 10,000 cycles.
MIN.
6. CMOS Output Electrical Specifications
PARAMETERS
Output
Output
Output
level
Output
High Voltage
Low Voltage
High Voltage at CMOS
SYMBOL
CONDITIONS
MIN.
V OH
V OL
I OH = -12mA
I OL = 12mA
2.4
V OHC
I OH = -4mA
V DD – 0.4
V
10
mA
drive current
At TTL level
7. CMOS Switching Characteristics
PARAMETERS
Output Clock Rise/Fall Time
(Standard Drive)
SYMBOL
CONDITIONS
0.8V ~ 2.0V with 10 pF load
0.3V ~ 3.0V with 15 pF load
MIN.
TYP.
1.15
2.4
MAX.
UNITS
ns
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 3
Preliminary
PLL602-89T
12-27 MHz XO IC with 3 Pairs of LVDS and 1 CMOS Outputs
8. LVDS Electrical Characteristics
PARAMETERS
SYMBOL
Output Differential Voltage
V DD Magnitude Change
Output High Voltage
Output Low Voltage
Offset Voltage
Offset Magnitude Change
∆V OD
V OH
V OL
V OS
Power-off Leakage
I OXD
Output Short Circuit Current
I OSD
CONDITIONS
V OD
R L = 100 Ω
(see figure)
MIN.
TYP.
MAX.
UNITS
247
-50
355
454
50
1.6
0.9
1.125
0
∆V OS
V out = V DD or GND
V DD = 0V
1.4
1.1
1.2
3
1.375
25
mV
mV
V
V
V
mV
±1
±10
uA
-5.7
-8
mA
9. LVDS Switching Characteristics
PARAMETERS
SYMBOL
CONDITIONS
MIN.
TYP.
MAX.
UNITS
Differential Clock Rise Time
tr
0.2
0.7
1.0
ns
Differential Clock Fall Time
tf
R L = 100 Ω
C L = 10 pF
(see figure)
0.2
0.7
1.0
ns
LVDS Levels Test Circuit
LVDS Switching Test Circuit
OUT
OUT
CL = 10pF
50Ω
VOD
VDIFF
VOS
RL = 100Ω
50Ω
CL = 10pF
OUT
OUT
LVDS Transistion Time Waveform
OUT
0V (Differential)
OUT
80%
VDIFF
80%
0V
20%
20%
tR
tF
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 4
Preliminary
PLL602-89T
12-27 MHz XO IC with 3 Pairs of LVDS and 1 CMOS Outputs
PACKAGE INFORMATION
16 PIN SSOP ( inch )
SSOP
E
Symbol
Min.
Nom.
Max.
A
.053
.064
.069
A1
B
C
.004
.008
.007
.006
-
.010
.012
.010
D
.189
.193
.197
E
.150
.154
.157
H
.228
.236
.244
L
e
.016
.025
.050
H
D
A
A1
.025 BASIC
C
e
L
B
ORDERING INFORMATION
For part ordering, please contact our Sales Department:
47745 Fremont Blvd., Fremont, CA 94538, USA
Tel: (510) 492-0990 Fax: (510) 492-0991
PART NUMBER
The order number for this device is a combination of the following:
Device number, Package type and Operating temperature range
PLL602-89T
PART NUMBER
XC
TEMPERATURE RANGE
C=COMMERCIAL
I=INDUSTRIAL
PACKAGE TYPE
X=SSOP
Order Number
Marking
Package Option
PLL602-89TXC-R
PLL602-89TXC
P602-89T XC
P602-89T XC
SSOP - Tape and Reel
SSOP - Tube
PhaseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information urnished
by Phaselink is believed to be accurate and reliable. However, PhaseLink makes no guarantee or warranty concerning the accuracy of said information
and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product.
LIFE SUPPORT POLICY: PhaseLink’s products are not authorized for use as critical components in life support devices or systems
without the express written approval of the President of PhaseLink Corporation.
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 5