HANBIT HMD1M32M2EG-7

HANBit
HMD1M32M2EG
4Mbyte(1Mx32) EDO Mode, 1K Refresh, 72Pin SIMM, 5V Design
Part No. HMD1M32M2EG
DESCRIPTION
The HMD1M32M2EG is an 1M x 32 bits Dynamic RAM MODULE which is assembled 2 pieces of 1M x 16bit DRAMs in
42 pin SOJ package on single sides the printed circuit board with decoupling capacitors. The HMD1M32M2EG is
optimized for application to the systems, which are required high density and large capacity such as main memory of the
computers and an image memory systems, and to the others, which are, requested compact size.
The HMD1M32M2G provides common data and outputs.
PIN ASSIGNMENT
Features
w Part Indentification
-
HMD1M32M2EG – Gold plate Lead
PIN
SYMBOL
PIN
SYMBOL
PIN
SYMBOL
1
Vss
25
DQ22
49
DQ8
w 72 pins Single In-Line Package
2
DQ0
26
DQ7
50
DQ24
w EDO Mode Capability
3
DQ16
27
DQ23
51
DQ9
w Single +5V± 0.5V power supply
4
DQ1
28
A7
52
DQ25
w Fast Access Time & Cycle Time
5
DQ17
29
NC
53
DQ10
6
DQ2
30
Vcc
54
DQ26
7
DQ18
31
A8
55
DQ11
8
DQ3
32
A9
56
DQ27
9
DQ19
33
NC
57
DQ12
10
Vcc
34
/RAS2
58
DQ28
11
NC
35
NC
59
Vcc
12
A0
36
NC
60
DQ29
13
A1
37
NC
61
DQ13
14
A2
38
NC
62
DQ30
15
A3
39
Vss
63
DQ14
16
A4
40
/CAS0
64
DQ31
17
A5
41
/CAS2
65
DQ15
18
A6
42
/CAS3
66
NC
19
NC
43
/CAS1
67
PD1
20
DQ4
44
/RAS0
68
PD2
21
DQ20
45
NC
69
PD3
22
DQ5
46
NC
70
PD4
23
24
DQ21
DQ6
47
48
/WE
NC
71
72
NC
Vss
TRAC
tCAC
tRC
tHPC
45
13
69
16
HMD1M32M2EG-45
HMD1M32M2EG-50
HMD1M32M2EG-60
50
60
15
17
84
104
20
25
w Low Power
Active: 1,870/1,650/1,430 mW(MAX)
Standby: 11mW(CMOS level : MAX)
w /RAS Only Refresh, /CAS before /RAS Refresh,
Hidden Refresh Capability
w All inputs and outputs TTL Compatible
w 1,024 Refresh Cycles/16ms
PIN DESCRIPTION
Pin
A0 – A9
FUNCTION
PIN
PD1 – PD4
Address Inputs
FUNCTION
Presence Detect
DQ0 – DQ31
Data Input/Output
Vcc
Power (+5V)
/RAS0, /RAS2
Row Address Strobe
Vss
Ground
/CAS0 - /CAS3
Column Address Strobe
NC
No Connection
/WE
URL:www.hbe.co.kr
REV. 1.0 (August. 2002)
Read/Write Enable
-
-1-
HANBiT Electronics Co., Ltd .
HANBit
HMD1M32M2EG
FUNCTIONAL BLOCK DIAGRAM
U0
/RAS0
/CAS0
/CAS1
/RAS
/LCAS
/UCAS
/OE
/WE
/RAS
/CAS2
/LCAS
/CAS3
/UCAS
/OE
/WE
DQ0-DQ7
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
DQ8-DQ15
A0-A9
U1
/RAS2
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
A0-A9
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
DQ16-DQ23
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
DQ24-DQ31
/WE
A0-A9
Vcc
Vss
URL:www.hbe.co.kr
REV. 1.0 (August. 2002)
-2-
U0-U1
0.22uF Capacitor
C0 – C1
U0-U1 1Mx16 DRAM
U0-U1
HANBiT Electronics Co., Ltd .
HANBit
HMD1M32M2EG
ABSOLUTE MAXIMUM RATINGS*
SYMBOL
PARAMETER
RATING
UNIT
0 ~ 70
C
Storage Temperature (Plastic)
-55 ~ 125
C
Voltage on any Pin Relative to Vss
-1.0 ~ 7.0
V
VCC
Power Supply Voltage
-1.0 ~ 7.0
V
IOUT
Short Circuit Output Current
50
mA
Power Dissipation
2
W
Ambient Temperature under Bias
TA
TSTG
VIN/VOUT
PD
*NOTE: 1. Stress greater than above absolute Maximum Ratings? May cause permanent damage to the device.
RECOMMENDED DC OPERATING CONDITIONS (TA = 0 ~ 70C)
PARAMETER
SYMBOL
MIN
TYP.
MAX
UNIT
Supply Voltage
Vcc
4.5
5.0
5.5
V
Ground
Vss
0
0
0
V
Input High Voltage
VIH
2.4
-
Vcc+1
V
Input Low Voltage
VIL
-1.0
-
0.8
V
*NOTE: All voltages referenced to Vcc
DC AND OPERATING CHARACTERISTICS
SYMBOL
PARAMETER
MIN
MAX
UNIT
2.4
Vcc
V
0
0.4
V
-
340
NOTE
Output Level
VOH
Output High Level Voltage (IOUT = -5mA)
Output Level
VOL
Output Low Level Voltage (IOUT = 4.2mA)
Operating Current
ICC1
60ns
Average Power Supply Operating Current
70ns
-
300
(/RAS,/CAS,Address Cycling : tRC = tRC min)
-
-
-
-
4
-
340
mA
1,2
Standby Current (TTL)
ICC2
Power Supply Standby Current
mA
(/RAS,/CAS = VIH)
/RAS Only Refresh Current
ICC3
60ns
Average Power Supply Current
/RAS Only Mode
mA
2
mA
1,3
300
70ns
(/RAS Cycling, /CAS = VIH,: tRC = tRC min)
ICC
EDO Mode Current
Average Power Supply Current
ICC4
60ns
-
340
EDO Mode
URL:www.hbe.co.kr
REV. 1.0 (August. 2002)
-3-
HANBiT Electronics Co., Ltd .
HANBit
HMD1M32M2EG
(/RAS = VIL, /CAS, Address Cycling : tPC = tPC min)
70ns
-
300
mA
-
2
mA
-
340
-
300
-
10
mA
-10
10
uA
-10
10
uA
1,3
Standby Current (CMOS)
ICC5
Power Supply Standby Current
(/RAS,/CAS >= Vcc – 0.2V)
/CAS before /RAS Refresh Current
ICC6
(tRC
60ns
= tRC min)
70ns
mA
Standby Current /RAS = VIH
ICC7
/CAS = VIL
1
DOUT = Enable
Input Leakage Current
II(L)
Any Input (0V<=VIN<=7V)
All Other Pins Not Under Test = 0V
Output Leakage Current
IO(L)
(DOUT is Disabled, 0V<=VOUT<=7V)
Note: 1.Icc depends on output load condition when the device is selected.
Icc (max) is specified at the output open condition.
2. Address can be changed once or less while /RAS = VIL.
3. Address can be changed once or less while /CAS = VIH
CAPACITANCE
o
( TA=25 C, Vcc = 5V+/- 10%, f = 1Mhz )
DESCRIPTION
SYMBOL
MIN
MAX
UNITS
Input Capacitance (A0-A9)
CI1
-
35
pF
1
Input Capacitance (/WE)
C I2
-
34
pF
1,2
Input Capacitance (/RAS0,/RAS2)
CI3
-
27
pF
1,2
Input Capacitance (/CAS0-/CAS3)
CI4
-
27
pF
1,2
CDQ1
-
20
pF
1,2
Input/Output Capacitance (DQ0-31)
NOTE
Note: 1. Capacitance measured with Boonton Meter or effective capacitance measuring method.
2. /CAS = VIH to disable DOUT.
AC CHARACTERISTICS
o
( 0 C ≤ TA ≤ 70oC , Vcc = 5V±10%, See notes 1,15.)
The GMM731000CNS/SG writes data only in early write cycle (twcs>=twcs(min))
Delayed write cycle is not available because of I/O common.
URL:www.hbe.co.kr
REV. 1.0 (August. 2002)
-4-
HANBiT Electronics Co., Ltd .
HANBit
HMD1M32M2EG
READ, WRITE AND REFRESH CYCLE (Common Parameters)
SYMBOL
HMD1M32M2G-6
HMD1M32M2G-7
MIN
MAX
MIN
MAX
PARAMETER
UNIT
NOTE
tRC
Random Read or Write Cycle Time
110
-
130
-
ns
tPR
/RAS Precharge Time
40
-
50
-
ns
tRAS
/RAS Pulse Width
60
10K
70
10K
ns
tCAS
/CAS Pulse Width
15
10K
18
10K
ns
tASR
Row Address Setup Time
0
-
0
-
ns
tRAH
Row Address Hold Time
10
-
10
-
ns
tASC
Column Address Setup Time
0
-
0
-
ns
tcah
Column Address Hold Time
10
-
15
-
ns
9
tRCD
/RAS to /CAS Delay Time
20
45
20
52
ns
10
tRAD
/RAS to Column Address Delay Time
15
30
15
35
ns
tRSH
/RAS Hold Time
15
-
18
-
ns
tCSH
/CAS Hold Time
60
-
70
-
ns
tCRP
/CAS to /RAS Precharge Time
5
-
5
-
ns
tT
Transition Time (Rise and Fall)
3
50
3
50
ns
Refresh Period (1024 Cycle)
-
16
-
16
ms
tREF
8
Read Cycle
SYMBOL
HMD1M32M2G-6
HMD1M32M2G-7
MIN
MAX
MIN
MAX
PARAMETER
UNIT
NOTE
tRAC
Access Time from /RAS
-
60
-
70
ns
2,3
tCAC
Access Time from /CAS
-
15
-
18
ns
3,4
Access Time from Column Address
-
30
-
35
ns
3,5,14
tRCS
Read Command Setup Time
0
-
0
-
ns
tRCH
Read Command Hold Time to /CAS
0
-
0
-
ns
6
tRRH
Read Command Hold Time to /RAS
0
-
0
-
ns
6
tRAL
Column Address to /RAS Lead Time
30
-
35
-
ns
tOFF
Output Buffer Turn-off Time
-
15
-
15
ns
7
UNIT
NOTE
ns
11
tAA
Write Cycle
HMD1M32M2G-6
SYMBOL
twcs
HMD1M32M2G-7
PARAMETER
Write Command Setup Time
URL:www.hbe.co.kr
REV. 1.0 (August. 2002)
MIN
MAX
MIN
0
-
0
-5-
MAX
-
HANBiT Electronics Co., Ltd .
HANBit
HMD1M32M2EG
Write Command Hold Time
10
-
15
-
ns
Write Command Pulse Width
10
-
10
-
ns
tRWL
Write Command to /RAS Lead Time
15
-
18
-
ns
tCWL
Write Command to /CAS Lead Time
15
-
18
-
ns
tDS
Data-in Setup Time
0
-
0
-
ns
12
tDH
Data-in Hold Time
10
-
15
-
ns
12
UNIT
NOTE
tWCH
tWP
REFRESH CYCLE
HMD1M32M2G-6
SYMBOL
HMD1M32M2G-7
PARAMETER
MIN
MAX
MIN
MAX
10
-
10
-
ns
10
-
10
-
ns
5
-
5
-
ns
/CAS Setup Time
tCRS
(/CAS-before-/RAS Refresh Cycle)
/CAS Hold Time
tCHR
(/CAS-before-/RAS Refresh Cycle)
tRPC
/RAS Precharge to /CAS Hold Time
EDO MODE CYCLE
HMD1M32M2G-6
SYMBOL
HMD1M32M2G-7
PARAMETER
UNIT
MIN
MAX
MIN
MAX
NOTE
tPC
EDO Mode Cycle Time
40
-
45
-
ns
tCP
EDO Mode /RAS Precharge Time
10
-
10
-
ns
tRASP
EDO Mode /CAS Pulse Time
60
100K
70
100K
ns
13
-
35
-
40
ns
14
tACP
Access Time from /CAS Precharge
/RAS Hold Time from /CAS Precharge
35
40
ns
tRHCP
Note: 1. AC measurements assume tT = 5ns.
2. Assumes that tRCD<=tRCD(max) and tRCD<=tRCD(max). If tRCD or tRCD is greater than the maximum
recommended value shown in this table, tRCD exceeds the value shown.
3. Measured with a load circuit equivalent to 2TTL loads and 100PpF.
4. Assumes that tRCD >= tRCD (max) and tRCD<= tRCD (max).
5.Assumes that tRCD <= tRCD (max) and tRCD>= tRCD (max).
6.Either tRCH or tRRH must be satisfied for a read cycles.
7. tOFF(max) defines the time at which the outputs achieve the open circuit condition and is not referenced
to output
voltage levels.
8. VIH(min) and VIL(max) are reference levels for measuring timing of input signals.
Also, transition times are measured between VIH and VIL.
9. Operation with the tRCD (max) limit insures that tRAC (max) can be met, tRCD (max) is specified as a reference
point only, if tRCD is greater than the specified tRCD (max) limit, then access time is controlled exclusively
by tCAC .
10. Operation with the tRAD (max) limit insures that tRAC (max) can be met, tRAD (max) is specified as a reference
point only, if tRAD is greater than the specified tRAD (max) limit, then access time is controlled exclusively by tAA.
11. TWCS is not restrictive operating parameter. It is included in the data sheet as electrical characteristics only.
If twcs >= twcs (min), the cycle is an early write cycle and the data out pin will remain open circuit(high impedance) throughout the entire cycle.
12. These parameters are referenced to /CAS leading edge in early write cycles.
13. tRASP is defines /RAS pulse width in EDO Mode cycles.
14. Access time is determined by the longer of tAA or tCAC or tACP .
URL:www.hbe.co.kr
REV. 1.0 (August. 2002)
-6-
HANBiT Electronics Co., Ltd .
HANBit
HMD1M32M2EG
15. An initial pause of 200us is required after power up followed by a minimum of eight initialization cycle (eny
combination of cycles containing /RAS clock such as /RAS only refresh).
If the internal refresh count is used, a mnimum of eight /CAS before /RAS refresh cycle are required.
Packaging Dimension
107.95 mm
101.19 mm
3.18 ±0.51R
R1.57 mm
3.38 mm
19.05mm
10.16 mm
6.35 mm
Gold : 1.04±10 mm
6.35 mm
2.03mm
6.35mm
R1.57±1.0 mm
95.25 mm
5.08mm
MAX
2.54 mm
0.25 mm MAX
MIN
Gold : 1.04±0.10 mm
1.27mm
Solder:0.914±0.10mm
1.29±0.08 mm
ORDERING INFORMATION
Part Number
Density
Org.
Package
Component
Number
Vcc
MODE
SPEED
HMD1M32M2EG-6
4MByte
X32
72 Pin-SIMM
2EA
5V
EDO
60ns
HMD1M32M2EG-7
4MByte
x 32
72 Pin-SIMM
2EA
5V
EDO
70ns
URL:www.hbe.co.kr
REV. 1.0 (August. 2002)
-7-
HANBiT Electronics Co., Ltd .