SMSC USB3503AI-1-GL-TR

USB3503
USB 2.0 HSIC High-Speed Hub Controller
Optimized for Portable Applications
PRODUCT FEATURES
Datasheet
Features





— Port goes into power saving state when no devices are
connected downstream
— Port is shutdown when port is disabled.
— Digital core shut down in Standby Mode


Supports either Single-TT or Multi-TT configurations
for Full-Speed and Low-Speed connections.
Enhanced configuration options available through
serial I2C Slave Port
— VID/PID/DID
— String Descriptors
— Configuration options for Hub.

Internal Default configuration option when serial I2C
host not available.
MultiTRAKTM

PortMap

PortSwap

PHYBoostTM

USB Port ESD Protection (DP/DM)
— ±15kV (air and contact discharge)
— IEC 61000-4-2 level 4 ESD protection without external
devices
Integrated USB 2.0 Compatible 3-Port Hub.
HSIC Upstream Port
Advanced power saving features
— 1 μA Typical Standby Current
— Dedicated Transaction Translator per port.
— Configurable port mapping and disable sequencing.
— Configurable differential intra-pair signal swapping.
25-pin WLCS (1.97mm x 1.97mm Wafer Level Chip
Scale) Package - 0.4mm ball pitch
Applications
The USB3503 is targeted for applications where more
than one USB port is required. As mobile devices add
more features and the systems become more complex
it is necessary to have more than one USB port to take
communicate with the internal and peripheral devices.
 Mobile Phones
 Tablet Computers
 Ultra Mobile PCs
 Digital Still Cameras
 Digital Video Camcorders
 Gaming Consoles
 PDAs
 Portable Media Players
 GPS Personal Navigation Devices
 Media Players/Viewers
— Programmable USB transceiver drive strength for
recovering signal integrity

VariSenseTM

flexPWR® Technology
— Programmable USB receiver sensitivity
— Low current design ideal for battery powered
applications
— Internal supply switching provides low power modes


External 12, 19.2, 24, 25, 26, 27, 38.4, or 52 MHz
clock input
Internal 3.3V & 1.2V Voltage Regulators for single
supply operation.
— External VBAT and 1.8V dual supply input option

Internal Short Circuit protection of USB differential
signal pins.
SMSC USB3503A
Revision 1.1 (02-07-13)
DATASHEET
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Order Number(s):
TEMPERATURE
RANGE
PACKAGE TYPE
REEL SIZE
USB3503A-1-GL-TR
0C to 70C
25-Ball WLCSP
3000 pieces
USB3503AI-1-GL-TR
-40C to 85C
25-Ball WLCSP
3000 pieces
ORDER NUMBER
This product meets the halogen maximum concentration values per IEC61249-2-21
For RoHS compliance and environmental information, please visit www.smsc.com/rohs
Please contact your SMSC sales representative for additional documentation related to this product
such as application notes, anomaly sheets, and design guidelines.
Copyright © 2013 SMSC or its subsidiaries. All rights reserved.
Circuit diagrams and other information relating to SMSC products are included as a means of illustrating typical applications. Consequently, complete information sufficient for
construction purposes is not necessarily given. Although the information has been checked and is believed to be accurate, no responsibility is assumed for inaccuracies. SMSC
reserves the right to make changes to specifications and product descriptions at any time without notice. Contact your local SMSC sales office to obtain the latest specifications
before placing your product order. The provision of this information does not convey to the purchaser of the described semiconductor devices any licenses under any patent
rights or other intellectual property rights of SMSC or others. All sales are expressly conditional on your agreement to the terms and conditions of the most recently dated
version of SMSC's standard Terms of Sale Agreement dated before the date of your order (the "Terms of Sale Agreement"). The product may contain design defects or errors
known as anomalies which may cause the product's functions to deviate from published specifications. Anomaly sheets are available upon request. SMSC products are not
designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property
damage. Any and all such uses without prior written approval of an Officer of SMSC and further testing and/or modification will be fully at the risk of the customer. Copies of
this document or other SMSC literature, as well as the Terms of Sale Agreement, may be obtained by visiting SMSC’s website at http://www.smsc.com. SMSC is a registered
trademark of Standard Microsystems Corporation (“SMSC”). Product names and company names are the trademarks of their respective holders.
The Microchip name and logo, and the Microchip logo are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
SMSC DISCLAIMS AND EXCLUDES ANY AND ALL WARRANTIES, INCLUDING WITHOUT LIMITATION ANY AND ALL IMPLIED WARRANTIES OF MERCHANTABILITY,
FITNESS FOR A PARTICULAR PURPOSE, TITLE, AND AGAINST INFRINGEMENT AND THE LIKE, AND ANY AND ALL WARRANTIES ARISING FROM ANY COURSE
OF DEALING OR USAGE OF TRADE. IN NO EVENT SHALL SMSC BE LIABLE FOR ANY DIRECT, INCIDENTAL, INDIRECT, SPECIAL, PUNITIVE, OR CONSEQUENTIAL
DAMAGES; OR FOR LOST DATA, PROFITS, SAVINGS OR REVENUES OF ANY KIND; REGARDLESS OF THE FORM OF ACTION, WHETHER BASED ON CONTRACT;
TORT; NEGLIGENCE OF SMSC OR OTHERS; STRICT LIABILITY; BREACH OF WARRANTY; OR OTHERWISE; WHETHER OR NOT ANY REMEDY OF BUYER IS HELD
TO HAVE FAILED OF ITS ESSENTIAL PURPOSE, AND WHETHER OR NOT SMSC HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
Revision 1.1 (02-07-13)
2
DATASHEET
SMSC USB3503A
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table of Contents
Chapter 1 General Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
1.1 Customer Selectable Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
1.1.1 Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Chapter 2 Acronyms and Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
2.1 Acronyms. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
2.2 Reference Documents. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Chapter 3 USB3503 Pin Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
3.1 Pin Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.2 Signal Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.3 Pin Descriptions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.3.1 Pin Definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.3.2 I/O Type Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.3.3 Reference Clock . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.3.4 Interrupt . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
12
12
14
14
17
17
18
Chapter 4 Modes of Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
4.1 Operational Mode Flowchart . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4.2 Standby Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4.2.1 External Hardware RESET_N . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4.3 Hub Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4.3.1 Hub Initialization Stage (Hub.Init) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4.3.2 Hub Wait RefClk Stage (Hub.WaitRef). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4.3.3 Hub Configuration Stage (Hub.Config). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4.3.4 Hub Connect Stage (Hub.Connect) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4.3.5 Hub Communication Stage (Hub.Com) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
4.3.6 Hub Mode Timing Diagram. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
20
22
22
22
22
22
22
23
23
23
Chapter 5 Configuration Options . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
5.1 Hub Configuration Options . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.1.1 Multi/Single TT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.2 Default Serial Interface Register Memory Map. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3 Serial Interface Register Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.1 Register 00h: Vendor ID (LSB) - VIDL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.2 Register 01h: Vendor ID (MSB) - VIDM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.3 Register 02h: Product ID (LSB) - PIDL. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.4 Register 03h: Product ID (MSB) - PIDM. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.5 Register 04h: Device ID (LSB) - DIDL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.6 Register 05h: Device ID (MSB) - DIDM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.7 Register 06h: CONFIG_BYTE_1 - CFG1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.8 Register 07h: Configuration Data Byte 2 - CFG2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.9 Register 08h: Configuration Data Byte 3 - CFG3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.10 Register 09h: Non-Removable Device - NRD . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.11 Register 0Ah: Port Disable For Self Powered Operation - PDS . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.12 Register 0Bh: Port Disable For Bus Powered Operation - PDB . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.13 Register 0Ch: Max Power For Self Powered Operation - MAXPS . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.14 Register 0Dh: Max Power For Bus Powered Operation - MAXPB . . . . . . . . . . . . . . . . . . . . . . . . .
SMSC USB3503A
3
DATASHEET
25
25
25
28
28
28
28
28
28
29
29
30
30
31
31
32
32
32
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.15 Register 0Eh: Hub Controller Max Current For Self Powered Operation - HCMCS. . . . . . . . . . . .
5.3.16 Register 0Fh: Hub Controller Max Current For Bus Powered Operation - HCMCB . . . . . . . . . . . .
5.3.17 Register 10h: Power-On Time - PWRT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.18 Register 11h: Language ID High - LANGIDH . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.19 Register 12h: Language ID Low - LANGIDL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.20 Register 13h: Manufacturer String Length - MFRSL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.21 Register 14h: Product String Length - PRDSL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.22 Register 15h: Serial String Length - SERSL. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.23 Register 16h-53h: Manufacturer String - MANSTR . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.24 Register 54h-91h: Product String - PRDSTR . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.25 Register 92h-CFh: Serial String - SERSTR . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.26 Register D0: Downstream Battery Charging Enable - BC_EN . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.27 Register E5h: Port Power Status - PRTPWR . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.28 Register E6h: Over Current Sense Control - OCS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.29 Register E7h: Serial Port Interlock Control - SP_ILOCK . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.30 Register E8h: Serial Port Interrupt Status - INT_STATUS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.31 Register E9h: Serial Port Interrupt Mask - INT_MASK. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.32 Register EEh: Configure Portable Hub - CFGP . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.33 Register F4h: Varisense_UP3 - VSNSUP3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.34 Register F5h: Varisense_21 - VSNS21 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.35 Register F6h: Boost_Up3 - BSTUP3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.36 Register F8h: Boost_21 - BST21 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.37 Register FAh: Port Swap - PRTSP. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.38 Register FBh: Port Remap 12 - PRTR12 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.39 Register FCh: Port Remap 34 - PRTR34 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
5.3.40 Register FFh: Status/Command - STCD . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
33
33
33
33
34
34
34
34
34
35
35
35
36
36
37
37
38
39
39
40
40
41
41
42
43
44
Chapter 6 Serial Slave Interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
6.1 Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
6.2 Interconnecting the USB3503 to an I2C Master . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
6.3 I2C Message format . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
6.3.1 Sequential Access Writes. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
6.3.2 Sequential Access Reads. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
6.3.3 I2C Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
45
45
46
46
46
47
Chapter 7 USB Descriptors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49
7.1 USB Bus Reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.2 Hub Attached as a High-Speed Device (Customer-Configured for Single-TT Support Only) . . . . . . .
7.2.1 Standard Device Descriptor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.2.2 Configuration Descriptor. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.2.3 Interface Descriptor (Single-TT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.2.4 Endpoint Descriptor (Single-TT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.3 Hub Attached as a High-Speed Device (Customer-Configured as Multi-TT Capable) . . . . . . . . . . . .
7.3.1 Standard Device Descriptor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.3.2 Configuration Descriptor. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.3.3 Interface Descriptor (Single-TT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.3.4 Endpoint Descriptor (Single-TT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.3.5 Interface Descriptor (Multi-TT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.3.6 Endpoint Descriptor (Multi-TT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.4 Class-Specific Hub Descriptor. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.5 String Descriptors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.5.1 String Descriptor Zero (specifies languages supported) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
SMSC USB3503A
4
DATASHEET
49
49
49
50
51
52
52
52
53
54
55
55
56
56
59
59
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
7.5.2 String Descriptor 1 (Manufacturer String). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59
7.5.3 String Descriptor 2 (Product String) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59
7.5.4 String Descriptor 3 (Serial String). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60
Chapter 8 Battery Charging . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61
8.1 Downstream Port Battery Charging Support . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8.1.1 USB Battery Charging . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8.1.2 Special Behavior of PRTPWR Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
8.1.3 Battery Charging Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
61
61
61
62
Chapter 9 Integrated Power Regulators. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63
9.1 Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9.1.1 3.3V Regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9.1.2 1.2V Regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9.2 Power Configurations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9.2.1 Single Supply Configurations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9.2.1.1 VBAT Only. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9.2.1.2 3.3V Only. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9.2.2 Double Supply Configurations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9.2.2.1 VBAT + 1.8V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9.2.2.2 3.3V + 1.8V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
9.3 Regulator Control Signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
63
63
63
63
63
63
63
63
63
64
64
Chapter 10 Specifications. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65
10.1 Absolute Maximum Ratings. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.2 Recommended Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.3 Operating Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.4 DC Characteristics: Digital I/O Pins. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.5 DC Characteristics: Analog I/O Pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.6 Dynamic Characteristics: Digital I/O Pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.7 Dynamic Characteristics: Analog I/O Pins. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.8 Regulator Output Voltages and Capacitor Requirement . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.9 ESD and Latch-Up Performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.10 ESD Performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.10.1 Human Body Model (HBM) Performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.10.2 EN 61000-4-2 Performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.10.3 Air Discharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.10.4 Contact Discharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.11 AC Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.11.1 REFCLK . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.11.2 Serial Interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.11.3 USB 2.0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.11.4 USB 2.0 HSIC. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
65
65
66
68
69
70
70
71
71
72
72
72
72
72
73
73
73
73
73
Chapter 11 Application Reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74
11.1 Application Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74
Chapter 12 Package Outlines, Tape & Reel Drawings, Package Marking . . . . . . . . . . . . . . 77
Chapter 13 Datasheet Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82
SMSC USB3503A
5
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
List of Figures
Figure 1.1
Figure 3.1
Figure 3.2
Figure 4.1
Figure 4.2
Figure 6.1
Figure 6.2
Figure 6.3
Figure 6.4
Figure 8.1
Figure 11.1
Figure 11.2
Figure 12.1
Figure 12.2
Figure 12.3
Figure 12.4
Figure 12.5
Figure 12.6
USB3503 Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
USB3503 25-Ball Package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
INT_N Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Modes of Operation Flowchart . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Timing Diagram for Hub Stages. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
I2C Connections. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
I2C Sequential Access Write Format . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Sequential Access Read Format . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
I2C Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Battery Charging External Power Supply. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Internal Chip-to-Chip Interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Internal Chip-to-Chip Interface with Embedded Host Port . . . . . . . . . . . . . . . . . . . . . . . . . . .
WLCSP25, 1.97x1.97mm Body, 0.4mm Pitch . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
WLCSP25, Tape and Reel. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
WLCSP25, Reel Dimensions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
WLCSP25, Tape Sections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Reflow Profile and Critical Parameters for Lead-free (SnAgCu) Solder. . . . . . . . . . . . . . . . .
Package Marking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
SMSC USB3503A
6
DATASHEET
10
12
18
21
24
45
46
47
47
61
75
76
77
78
79
80
80
81
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
List of Tables
Table 3.1 Pin Descriptions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 3.2 USB3503 I/O Type Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 3.3 USB3503 Primary Reference Clock Frequencies . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 3.4 USB3503 Secondary Reference Clock Frequencies. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 4.1 Controlling Modes of Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 4.2 Timing Parameters for Hub Stages . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 5.1 Transaction Translator Buffer Chart . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 5.2 Serial Interface Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 6.1 I2C Timing Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 7.1 Device Descriptor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 7.2 Configuration Descriptor (High-Speed, Single-TT Only) . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 7.3 Interface Descriptor (High-Speed, Single-TT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 7.4 Endpoint Descriptor (For Status Change Endpoint, Single-TT). . . . . . . . . . . . . . . . . . . . . . . .
Table 7.5 Device Descriptor (High-Speed) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 7.6 Configuration Descriptor (High-Speed) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 7.7 Interface Descriptor (High-Speed, Single-TT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 7.8 Endpoint Descriptor (For Status Change Endpoint, Single-TT). . . . . . . . . . . . . . . . . . . . . . . .
Table 7.9 Interface Descriptor (Multi-TT, High-Speed) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 7.10 EndPoint Descriptor (For Status Change Endpoint, Multi-TT). . . . . . . . . . . . . . . . . . . . . . . . .
Table 7.11 Class-Specific Hub Descriptor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 7.12 String Descriptor Zero . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 7.13 String Descriptor 1, Manufacturer String . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 7.14 String Descriptor 2, Product String . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 7.15 String Descriptor 3, Serial String . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 10.1 Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 10.2 Recommended Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 10.3 Operating Current (Dual Supply) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 10.4 Operating Current (Single Supply). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 10.5 Digital I/O Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 10.6 DC Characteristics: Analog I/O Pins (DP/DM). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 10.7 Dynamic Characteristics: Digital I/O Pins (RESET_N) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 10.8 Dynamic Characteristics: Analog I/O Pins (DP/DM) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 10.9 Regulator Output Voltages and Capacitor Requirement . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 10.10ESD and Latch-up Performance. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 11.1 Component Values in Application Diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 11.2 Capacitance Values at VBUS of USB Connector . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Table 13.1 Customer Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
SMSC USB3503A
7
DATASHEET
14
17
17
18
20
24
25
26
47
49
50
51
52
52
53
54
55
55
56
56
59
59
59
60
65
65
66
67
68
69
70
70
71
71
74
74
82
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Chapter 1 General Description
The SMSC USB3503 is a low-power, USB 2.0 hub controller with HSIC upstream connectivity and
three USB 2.0 downtream ports. The USB3503 operates as a hi-speed hub and supports low-speed,
full-speed, and hi-speed downstream devices on all of the enabled downstream ports.
The USB3503 has been specifically optimized for mobile embedded applications. The pin-count has
been reduced by optimizing the USB3503 for mobile battery-powered embedded systems where power
consumption, small package size, and minimal BOM are critical design requirements. Standby mode
power has been minimized. Instead of a dedicated crystal, reference clock inputs are aligned to mobile
applications. Flexible integrated power regulators ease integration into battery powered devices. All
required resistors on the USB ports are integrated into the hub. This includes all series termination
resistors on D+ and D– pins and all required pull-down resistors on D+ and D– pins.
The USB3503 includes programmable features such as:
MultiTRAKTM Technology, which utilizes a dedicated Transaction Translator (TT) per port to maintain
consistent full-speed data throughput regardless of the number of active downstream connections.
MultiTRAKTM outperforms conventional USB 2.0 hubs with a single TT in USB full-speed data transfers.
PortMap, which provides flexible port mapping and disable sequences. The downstream ports of a
USB3503 hub can be reordered or disabled in any sequence to support multiple platform designs with
minimum effort. For any port that is disabled, the USB3503 hub controllers automatically reorder the
remaining ports to match the USB host controller’s port numbering scheme.
PortSwap, which adds per-port programmability to USB differential-pair pin locations. PortSwap allows
direct alignment of USB signals (D+/D-) to connectors to avoid uneven trace length or crossing of the
USB differential signals on the PCB.
PHYBoost, which provides programmable levels of Hi-Speed USB
signal drive strength in the downstream port transceivers. PHYBoost
attempts to restore USB signal integrity in a compromised system
environment. The graphic on the right shows an example of HiSpeed USB eye diagrams before and after PHYBoost signal integrity
restoration.
VariSense, which controls the USB receiver sensitivity enabling programmable levels of USB signal
receive sensitivity. This capability allows operation in a sub-optimal system environment, such as when
a captive USB cable is used.
SMSC USB3503A
8
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
1.1
Customer Selectable Features
A default configuration is available in the USB3503 following a reset. This configuration may be
sufficient for most applications. The USB3503 hub may also be configured by an external
microcontroller. When using the microcontroller interface, the hub appears as an I2C slave device.
The USB3503 hub supports customer selectable features including:

Optional customer configuration via I2C.

Supports compound devices on a port-by-port basis.

Customizable vendor ID, product ID, and device ID.

Configurable downstream port power-on time reported to the host.

Supports indication of the maximum current that the hub consumes from the USB upstream port.

Supports Indication of the maximum current required for the hub controller.

Configurable as a either a Self-Powered or Bus-Powered Hub

Supports custom string descriptors (up to 30 characters):
— Product string
— Manufacturer string
— Serial number string

SMSC USB3503A
When available, I2C configurable options for default configuration may include:
— Downstream ports as non-removable ports
— Downstream ports as disabled ports
— USB signal drive strength
— USB receiver sensitivity
— USB differential pair pin location
9
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
1.1.1
Block Diagram
RESET_N
Mode
Control
Standby
Hub Mode
Upstream HSIC
Port
VBAT
Upstream
HSIC
To I2C Master
VDD_CORE_REG
VDD12_BYP
VDD33_BYP
3.3V Reg
1.2V Reg
SDA
Serial
Interface
SIE
Repeater
TT #1
TT #2
SCL INT_N
Controller
TT #3
Port Controller
Routing & Port Re-Ordering Logic
PHY#3
PHY#2
PHY#1
PLL
USB Data
Downstream
USB Data
USB Data
Downstream
Downstream
REF_CLK HUB_CONNECT
Figure 1.1 USB3503 Block Diagram
SMSC USB3503A
10
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Chapter 2 Acronyms and Definitions
2.1
Acronyms
EP:
Endpoint
FS:
Full-Speed
HS:
Hi-Speed
I2C®:
Inter-Integrated Circuit1
LS:
Low-Speed
HSIC: High-Speed Inter-Chip
2.2
Reference Documents
1. USB Engineering Change Notice dated December 29th, 2004, UNICODE UTF-16LE For String
Descriptors.
2. Universal Serial Bus Specification, Revision 2.0, Dated April 27th, 2000.
3. Battery Charging Specification, Revision 1.1, Release Candidate 10, Dated Sept. 22, 2008
4. High-Speed Inter-Chip USB Electrical Specification, Version 1.0, Dated Sept. 23, 2007
SMSC MAKES NO WARRANTIES, EXPRESS, IMPLIED, OR STATUTORY, IN REGARD TO INFRINGEMENT OR
OTHER VIOLATION OF INTELLECTUAL PROPERTY RIGHTS. SMSC DISCLAIMS AND EXCLUDES ANY AND
ALL WARRANTIES AGAINST INFRINGEMENT AND THE LIKE.
No license is granted by SMSC expressly, by implication, by estoppel or otherwise, under any patent, trademark,
copyright, mask work right, trade secret, or other intellectual property right. **To obtain this software program the
appropriate SMSC Software License Agreement must be executed and in effect. Forms of these Software License
Agreements may be obtained by contacting SMSC.
1. I2C is a registered trademark of Philips Corporation.
SMSC USB3503A
11
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Chapter 3 USB3503 Pin Definitions
3.1
Pin Configuration
The illustration below shows the package diagram.
1
2
3
4
5
A
B
C
D
E
TOP VIEW
Figure 3.1 USB3503 25-Ball Package
3.2
Signal Definitions
WLCSP PIN
NAME
DESCRIPTION
E2
DATA
E1
STROBE
A5
VDD33_BYP
C4
PRTPWR
Port Power Control Output
B4
OCS_N
Over Current Sense Input
A1
USBDN1_DP
SMSC USB3503A
Upstream HSIC DATA pin of the USB Interface
Upstream HSIC STROBE pin of the USB Interface
3.3 V Regulator Bypass
USB downstream Port 1 D+ data pin
12
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
WLCSP PIN
NAME
DESCRIPTION
B1
USBDN1_DM
USB downstream Port 1 D- data pin
C2
USBDN2_DP
USB downstream Port 2 D+ data pin
D2
USBDN2_DM
USB downstream Port 2 D- data pin
C1
USBDN3_DP
USB downstream Port 3 D+ data pin
D1
USBDN3_DM
USB downstream Port 3 D- data pin
E5
SCL
I2C clock input
D5
SDA
I2C bi-directional data pin
E3
RESET_N
B5
HUB_CONNECT
C5
INT_N
D4
REF_SEL1
Reference Clock Select 1 input
E4
REF_SEL0
Reference Clock Select 0 input
B3
REFCLK
A4
RBIAS
Bias Resistor pin
D3
VDD12_BYP
1.2 V Regulator
A2
VDD33_BYP
3.3 V Regulator
B2
VBAT
A3
VDD_CORE_REG
C3
VSS
SMSC USB3503A
Active low reset signal
Hub Connect
Active low interrupt signal
Reference Clock input
Voltage input from the battery supply
Power supply input to 1.2V regulator for digital logic core
Ground
13
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
3.3
Pin Descriptions
This section provides a detailed description of each signal. The signals are arranged in functional
groups according to their associated interface.
The terms assertion and negation are used. This is done to avoid confusion when working with a
mixture of “active low” and “active high” signal. The term “assert”, or “assertion” indicates that a signal
is active, independent of whether that level is represented by a high or low voltage. The term “negate”,
or “negation” indicates that a signal is inactive.
3.3.1
Pin Definition
Table 3.1 Pin Descriptions
NAME
SYMBOL
TYPE
DESCRIPTION
UPSTREAM HIGH SPEED INTER-CHIP INTERFACE
HSIC Clock/Strobe
STROBE
I/O
HSIC Upstream Hub Strobe pin
HSIC Data
DATA
I/O
HSIC Upstream Hub Data pin
High-Speed USB Data
&
Port Disable Strap Option
USBDN_DP[2:1]
&
USBDN_DM[2:1]
A-I/O
These pins connect to the downstream USB
peripheral devices attached to the hub’s ports
Downstream Port Disable Strap option:
This pin will be sampled at RESET_N negation to
determine if the port is disabled.
Both USB data pins for the corresponding port
must be tied to VDD33_BYP to disable the
associated downstream port.
HS USB Data
USBDN_DP[3]
&
USBDN_DM[3]
A-I/O
These pins connect to the downstream USB
peripheral devices attached to the hub’s ports.
There is no downstream Port Disable Strap
option on these ports.
SERIAL PORT INTERFACE
Serial Data
SDA
I/OD
Serial Clock
SCL
I
SMSC USB3503A
I2C Serial Data
Serial Clock (SCL)
14
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 3.1 Pin Descriptions (continued)
NAME
SYMBOL
TYPE
DESCRIPTION
Interrupt
INT_N
OD
Interrupt
The function of this pin is determined by the setting
in the CFGP.INTSUSP configuration register.
When CFGP.INTSUSP = 0 (General Interrupt)
A transition from high to low identifies when one of
the interrupt enabled status registers has been
updated.
SOC must update the Serial Port Interrupt Status
Register to reset the interrupt pin high.
When CFGP.INTSUSP = 1 (Suspend Interrupt)
Indicates USB state of the hub.
‘Asserted’ low = Unconfigured or configured and in
USB Suspend
‘Negated’ high = Hub is configured, and is active
(i.e., not in suspend)
If unused, this pin must be tied to VDD33_BYP.
Over Current Sense
OCS_N
I
Over Current Sense - Input from external current
monitor indicating an over-current condition on port
3 or on ganged supply.
Negated High = No over current fault detected
Asserted Low = Over Current Fault Reported
Port Power
PRTPWR
OD
Port Power Control- Enables power to USB
peripheral devices downstream on port 3 or on
ganged supply.
Asserted High = External Device should provide
power for port(s).
Negated Low = External Device should disable
power to port(s).
MISC
Reference Clock Input
REFCLK
I
Reference clock input.
Reference Clock Select
REF_SEL[1:0]
I
The reference select input must be set to
correspond to the frequency applied to the
REFCLK input. The customer should tie these pins
to ground or VDD33_BYP. This input is latched
during HUB.Init stage.
Selects input reference clock frequency per
Table 3.3.
SMSC USB3503A
15
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 3.1 Pin Descriptions (continued)
NAME
SYMBOL
TYPE
RESET Input
RESET_N
I
USB Transceiver Bias
RBIAS
A-I/O
Hub Connect
HUB_CONNECT
I
DESCRIPTION
This active low signal is used by the system to
reset the chip and hold the chip in low power
STANDBY MODE.
A 12.0kΩ (+/- 1%) resistor is attached from ground
to this pin to set the transceiver’s internal bias
settings.
Hub will transition to the Hub Communication
Stage when this pin is asserted high. It can be
used in three different ways:
Tied to Ground - Hub will not transition to the Hub
Communication Stage until connect_n bit of the
SP_ILOCK register is negated.
Tied to VDD33_BYP - Hub will automatically
transition to the Hub Communication Stage
regardless of the setting of the connect_n bit and
without pausing for the SOC to reference status
registers.
Transition from low to high - Hub will transition to
the Hub Communication Stage after this pin
transitions from low to high. HUB_CONNECT
should never be driven high when USB3503 is in
Standby Mode.
POWER
1.2V VDD Power
VDD12_BYP
Power
1.2 V Regulator. A 1.0 μF (<1 Ω ESR) capacitor
to ground is required for regulator stability. The
capacitor should be placed as close as possible to
the USB3503.
3.3V VDD Power
VDD33_BYP
Power
3.3V Regulator. A 4.7μF (<1 Ω ESR) capacitor to
ground is required for regulator stability. The
capacitor should be placed as close as possible to
the USB3503.
Core Power Supply Input
VDD_CORE_REG
Power
Power supply to 1.2V regulator.
This power pin should be connected to
VDD33_BYP for single supply applications.
Refer to Chapter 9 for power supply configuration
options.
Battery Power Supply Input
VBAT
Power
Battery power supply.
Refer to Chapter 9 for power supply configuration
options.
VSS
SMSC USB3503A
VSS
Ground
Ground
16
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
3.3.2
I/O Type Descriptions
Table 3.2 USB3503 I/O Type Descriptions
I/O TYPE
I
3.3.3
DESCRIPTION
Digital Input.
OD
Digital Output. Open Drain.
I/O
Digital Input or Output.
A-I/O
Analog Input or Output.
Power
DC input or Output.
Ground
Ground.
Reference Clock
The REFCLK input is can be driven with a square wave from 0 V to VDD33_BYP. The USB3503 only
uses the positive edge of the clock. The duty cycle is not critical.
The USB3503 is tolerant to jitter on the reference clock. The REFCLK jitter should be limited to a peak
to peak jitter of less than 1 ns over a 10 μs time interval. If this level of jitter is exceeded the USB3503
high speed eye diagram may be degraded.
To select the REFCLK input frequency, the REF_SEL pins must be set according to Table 3.3 and
Table 3.4. To select the primary REFCLK frequencies defined in Table 3.3, INT_N must be sampled
high during the Hub.Init stage. If the INT_N pin is not used, the INT_N pin should be tied to
VDD33_BYP. To select the secondary REFCLK frequencies defined in Table 3.4, INT_N must be
sampled low during the Hub.Init stage. If the INT_N pin is not used, the INT_N pin should be tied to
ground. Since the INT_N pin is open-drain during normal function, selecting the secondary REFCLK
frequencies requires that the INT_N pin be driven low from an external source during Hub.Init and then,
after startup, that external source must turn into an input to receive the INT_N signal.
Table 3.3 USB3503 Primary Reference Clock Frequencies
SMSC USB3503A
REF_SEL[1:0]
FREQUENCY (MHz)
‘00’
38.4
‘01’
26.0
‘10’
19.2
‘11’
12.0
17
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 3.4 USB3503 Secondary Reference Clock Frequencies
3.3.4
REF_SEL[1:0]
FREQUENCY (MHz)
‘00’
24.0
‘01’
27.0
‘10’
25.0
‘11’
50.0
Interrupt
The general interrupt pin (INT_N) is intended to communicate a condition change within the hub. The
conditions that may cause an interrupt are captured within a register mapped to the serial port
(Register E8h: Serial Port Interrupt Status - INT_STATUS). The conditions that cause the interrupt to
assert can be controlled through use of an interrupt mask register (Register E9h: Serial Port Interrupt
Mask - INT_MASK).
The general interrupt and all interrupt conditions are functionally latched and event driven. Once the
interrupt or any of the conditions have asserted, the status bit will remain asserted until the SOC
negates the bit using the serial port. The bits will then remain negated until a new event condition
occurs. The latching nature of the register causes the status to remain even if the condition that caused
the interrupt ceases to be active. The event driven nature of the register causes the interrupt to only
occur when a new event occurs- when a condition is removed and then is applied again.
The function of the interrupt and the associated status and masking registers are illustrated in
Figure 3.2. Registers & Register bits shown in the figure are defined in Table 5.2, “Serial Interface
Registers,” on page 26.
INT_STATUS<4:0>
S
R
S
R
Port Power Register Updated
(PrtPwr)
S
R
Reserved
S
R
Reserved
S
R
CLR
SET
CLR
SET
CLR
SET
CLR
SET
CLR
Suspended OR
NOT Configured
Q
<4>
Q
Q
Q
Q
Q
Q
Q
Q
INT_N
<3>
INT_STATUS <7>
S
<2>
R
SET
CLR
2to1 MUX
1
0
Hub Configured by USB Host
(HubConf)
SET
Set Based on Edge Detection
Hub in USB Suspend Mode
(SuspInd)
Q
Q
<1>
<0>
Q
D
SET
CLR
Q
Q
CFGP.INTSUSP
D
SET
CLR
Q
Q
INT_MASK
Serial Port
Write Logic
SCL/SDA
Figure 3.2 INT_N Operation
SMSC USB3503A
18
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Figure 3.2 also shows an alternate configuration option (CFGP.INTSUSP) for a suspend interrupt. This
option allows the user to change the behavior of the INT_N pin to become a direct level indication of
configuration and suspend status.
When selected, the INT_N indicates that the entire hub has entered the USB suspend state.
NOTE: Because INT_N is driven low when active, care must be taken when selecting the external
pullup resistor value for this open drain output. A sufficiently large resistor must be selected to insure
suspend current requirements can be satisfied for the system.
SMSC USB3503A
19
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Chapter 4 Modes of Operation
The USB3503 provides two modes of operation - Standby Mode and Hub Mode - which balance power
consumption with functionality. The operating mode of the USB3503 is selected by setting values on
primary inputs according to the table below.
Table 4.1 Controlling Modes of Operation
4.1
RESET_N
INPUT
RESULTING
MODE
0
Standby
Lowest Power Mode – no function other than monitoring RESET_N
input to move to higher states. All regulators are powered off.
1
Hub
Full Feature Mode - Operates as a configurable USB hub. Power
consumption based on how many ports are active, at what speeds
they are running and amount of data transferred.
SUMMARY
Operational Mode Flowchart
The flowchart in Figure 4.1 shows the modes of operation. It also shows how the USB3503 traverses
through the Hub mode stages (shown in bold.) The flow of control is dictated by control register bits
shown in Italics as well as other events such as availability of reference clock. Refer to Section 5.3,
"Serial Interface Register Definitions," on page 28 for the detailed definition of the control register bits.
In this specification register bits are referenced using the syntax <Register>.<RegisterBit>. A summary
of all registers can be found in Table 5.2, “Serial Interface Registers,” on page 26.
The remaining sections in this chapter provide more detail on each stage and mode of operation.
SMSC USB3503A
20
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Legend
Standby
Mode
Start
(SOC Set Pin RESET_N=0)
Hub Mode
Hub Initialization Stage
Core Regulator Enabled
Power-On-Reset
PLL Synchronization
Hub Wait RefClk Stage
Wait for Pin
HUB_CONNECT=1
OR I2C bit
SP_ILOCK.connect_n=0
N
REF_CLK available
Y
Hub Connect Stage
Wait for
REF_CLK
Host Enumerates and
Configures Hub
Hub Configuration Stage
1
Host Initiates Data Transfers
to Downstream Devices
SP_ILOCK.
config_n
0
I2C Write
Wait for
I2C bit
SP_ILOCK.config_n=0
System to
power down
HSIC I/F
Timeout or
I2C Write
SP_ILOCK.
config_n=1
N
Y
Timeout
SOC Set Pin RESET_N=0
Hub Communication Stage
(USB Traffic)
Figure 4.1 Modes of Operation Flowchart
SMSC USB3503A
21
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
4.2
Standby Mode
Standby Mode provides a very low power state for maximum power efficiency when no signaling is
required. This is the lowest power state. In Standby Mode all internal regulators are powered off, the
PLL is not running, and core logic is powered down in order to reduce power. Because core logic is
powered off, no configuration settings are retained in this mode and must be re-initialized after
RESET_N is negated high.
4.2.1
External Hardware RESET_N
A valid hardware reset is defined as an assertion of RESET_N low for a minimum of 100us after all
power supplies are within operating range. While reset is asserted, the Hub (and its associated
external circuitry) enters STANDBY MODE and consumes extremely low current as defined in
Table 10.3 and Table 10.4.
Assertion of RESET_N (external pin) causes the following:
— All downstream ports are disabled.
— All transactions immediately terminate; no states are saved.
— All internal registers return to the default state.
— The PLL is halted.
After RESET_N is negated high in the Hub.Init stage, the Hub reads customer-specific data from the
ROM.
4.3
Hub Mode
Hub Mode provides functions of configuration and high speed USB hub operation including connection
and communication. Upon entering Hub Mode and initializing internal logic, the device passes through
several sequential stages based on a fixed time interval.
4.3.1
Hub Initialization Stage (Hub.Init)
The first stage is the initialization stage and occurs when Hub mode is entered based on the conditions
in Table 4.1. In this stage the 1.2V regulator is enabled and stabilizes, internal logic is reset, and the
PLL locks if a valid REFCLK is supplied. Configuration registers are initialized to their default state and
REF_SEL[1:0] input values are latched. The USB3503 will complete initialization and automatically
enter the next stage after Thubinit. Because the digital logic within the device is not yet stable, no
communication with the device using the serial port is possible. Configuration registers are initialized
to their default state.
4.3.2
Hub Wait RefClk Stage (Hub.WaitRef)
During this stage the serial port is not functional.
If the reference clock is provided before entering hub mode, the USB3503 will transition to the Hub
Configuration stage without pausing in the Hub Wait RefClk stage. Otherwise, the USB3503 will
transition to the Hub configuration stage once a valid reference clock is supplied and the PLL has
locked.
4.3.3
Hub Configuration Stage (Hub.Config)
In this stage, the SOC has an opportunity to control the configuration of the USB3503 and modify any
of the default configuration settings specified in the integrated ROM. These settings include USB
SMSC USB3503A
22
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
device descriptors, port electrical settings such as PHY BOOST, and control features. The SOC
implements the changes using the serial slave port interface to write configuration & control registers.
See Section 5.3.29, "Register E7h: Serial Port Interlock Control - SP_ILOCK," on page 37 for definition
of SP_ILOCK register and how it controls progress through hub stages. If the SP_ILOCK.config_n bit
has its default asserted low and the bit is not written by the serial port, then the USB3503 completes
configuration without any I2C intervention.
If the SP_ILOCK.config_n bit has its default negated high or the SOC negates the bit high using the
serial port during Thubconfig, the USB3503 will remain in the Hub Configuration Stage indefinitely. This
will allow the SOC to update other configuration and control registers without any remaining time-out
restrictions. Once the SP_ILOCK.config_n bit is asserted low by the SOC the device will transition to
the next stage.
4.3.4
Hub Connect Stage (Hub.Connect)
Next, the USB3503 enters the Hub Connect Stage. See Section 5.3.32, "Register EEh: Configure
Portable Hub - CFGP," on page 39 and Section 5.3.29, "Register E7h: Serial Port Interlock Control SP_ILOCK," on page 37 for definition of control registers which affect how the device transitions
through the hub stages.
By using the appropriate controls, the USB3503 can be set to immediately transition, or instead to
remain in the Hub Connect Stage indefinitely until one of the SOC handshake events occur. When set
to wait on the handshake, the SOC may read or update any of the serial port registers. Once the SOC
finishes accessing registers and is ready for USB communication to start, it can perform one of the
selected handshakes which that cause the USB3503 to connect within Thubconnect and transition to the
Hub Communication Stage.
4.3.5
Hub Communication Stage (Hub.Com)
Once it exits the Hub Connect Stage, the USB3503 enters Hub Communication Stage. In this stage
full USB operation is supported under control of the USB Host on the upstream port. The USB3503
will remain in the Hub Communication Stage until the operating mode is changed by the system
asserting RESET_N low.
While in the Hub Communication Stage, communication over the serial port is no longer supported and
the resulting behavior of the serial port if accessed is undefined. In order to re-enable the serial port
interface, the device must exit Hub Communication Stage. Exiting this stage is only possible by
entering Standby mode.
4.3.6
Hub Mode Timing Diagram
The following timing diagram shows the progression through the stages of Hub Mode and the
associated timing parameters.
SMSC USB3503A
23
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
RESET_N
T_HUBINIT
T_HUBCONFIG
T_HUBCONNECT
Device
Mode.Stage
Standby
Hub.Init
Hub.Config
Hub.Connect
Hub.Com
Figure 4.2 Timing Diagram for Hub Stages
The following table lists the timing parameters associated with the stages of the Hub Mode.
Table 4.2 Timing Parameters for Hub Stages
CHARACTERISTIC
SYMBOL
Hub Initialization
Time
THUBINIT
Hub Configuration
Time-out
THUBCONFIG
Hub Connect Time
THUBCONNECT
SMSC USB3503A
MIN
TYP
MAX
UNITS
3
4
ms
94
95
96
ms
0
1
10
us
24
DATASHEET
CONDITIONS
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Chapter 5 Configuration Options
5.1
Hub Configuration Options
The SMSC Hub supports a number of features (some are mutually exclusive), and must be configured
in order to correctly function when attached to a USB host controller. There are two principal ways to
configure the hub: by writing to configuration registers using the serial slave port, or by internal default
settings. Any configuration registers which are not written by the serial slave retain their default
settings.
5.1.1
Multi/Single TT
SMSC’s USB 2.0 Hub is fully specification compliant to the Universal Serial Bus Specification Revision
2.0 April 27,2000 (12/7/2000 and 5/28/2002 Errata). Please reference Chapter 11 (Hub Specification)
for general details regarding Hub operation and functionality.
For performance reasons, the Hub provides 1 Transaction Translator (TT) per port (defined as MultiTT configuration), and each TT has 1512 bytes of periodic buffer space and 272 Bytes of non- periodic
buffer space (divided into 4 non-periodic buffers per TT), for a total of 1784 bytes of buffer space for
each Transaction Translator.
When configured as a Single-TT Hub (required by USB 2.0 Specification), the Single Transaction
Translator will have 1512 bytes of periodic buffer space and 272 bytes of non-periodic buffer space
(divided into 4 non-periodic buffers per TT), for a total of 1784 bytes of buffer space for the entire
Transaction Translator. Each Transaction Translator’s buffer is divided as shown in Table 5.1,
"Transaction Translator Buffer Chart".
Table 5.1 Transaction Translator Buffer Chart
5.2
Periodic Start-Split Descriptors
256 Bytes
Periodic Start-Split Data
752 Bytes
Periodic Complete-Split Descriptors
128 Bytes
Periodic Complete-Split Data
376 Bytes
Non-Periodic Descriptors
16 Bytes
Non-Periodic Data
256 Bytes
Total for each Transaction Translator
1784 Bytes
Default Serial Interface Register Memory Map
The Serial Interface Registers are used to customize the USB3503 for specific applications. Reserved
registers or reserved bits within a defined register should not be written to non-default values or
undefined behavior may result.
SMSC USB3503A
25
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 5.2 Serial Interface Registers
REG
ADDR
R/W
REGISTER NAME
ABBREVIATION
SECTION
00h
R/W
VID LSB
VIDL
5.3.1, page 28
01h
R/W
VID MSB
VIDM
5.3.2, page 28
02h
R/W
PID LSB
PIDL
5.3.3, page 28
03h
R/W
PID MSB
PIDM
5.3.4, page 28
04h
R/W
DID LSB
DIDL
5.3.5, page 28
05h
R/W
DID MSB
DIDM
5.3.6, page 29
06h
R/W
Config Data Byte 1
CFG1
5.3.7, page 29
07h
R/W
Config Data Byte 2
CFG2
5.3.8, page 30
08h
R/W
Config Data Byte 3
CFG3
5.3.9, page 30
09h
R/W
Non-Removable Devices
NRD
5.3.10, page 31
0Ah
R/W
Port Disable (Self)
PDS
5.3.11, page 31
0Bh
R/W
Port Disable (Bus)
PDB
5.3.12, page 32
0Ch
R/W
Max Power (Self)
MAXPS
5.3.13, page 32
0Dh
R/W
Max Power (Bus)
MAXPB
5.3.14, page 32
0Eh
R/W
Hub Controller Max Current
(Self)
HCMCS
5.3.15, page 33
0Fh
R/W
Hub Controller Max Current
(Bus)
HCMCB
5.3.16, page 33
10h
R/W
Power-on Time
PWRT
5.3.17, page 33
11h
R/W
LANG_ID_H
LANGIDH
5.3.18, page 33
12h
R/W
LANG_ID_L
LANGIDL
5.3.19, page 34
13h
R/W
MFR_STR_LEN
MFRSL
5.3.20, page 34
14h
R/W
PRD_STR_LEN
PRDSL
5.3.21, page 34
15h
R/W
SER_STR_LEN
SERSL
5.3.22, page 34
16h53h
R/W
MFR_STR
MANSTR
5.3.23, page 34
54h91h
R/W
PROD_STR
PRDSTR
5.3.24, page 35
92hCFh
R/W
SER_STR
SERSTR
5.3.25, page 35
D0h
R/W
Downstream Battery Charging
BC_EN
5.3.26, page 35
SMSC USB3503A
26
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 5.2 Serial Interface Registers (continued)
REG
ADDR
R/W
REGISTER NAME
ABBREVIATION
D1-E1h
R/W
Reserved
N/A
E2h
R/W
Reserved
N/A
E3-E4h
R/W
Reserved
N/A
E5h
R
Port Power Status
PRTPWR
5.3.27, page 36
E6h
R/W
Over Current Sense Control
OCS
5.3.28, page 36
E7h
R/W
Serial Port Interlock Control
SP_ILOCK
5.3.29, page 37
E8h
R/W
Serial Port Interrupt Status
INT_STATUS
5.3.30, page 37
E9h
R/W
Serial Port Interrupt Mask
INT_MASK
5.3.31, page 38
EAhEDh
R/W
Reserved
N/A
EEh
R/W
Configure Portable Hub
CFGP
EFhF3h
R
Reserved
N/A
F4h
R/W
Varisense_Up3
VSNSUP3
5.3.33, page 39
F5h
R/W
Varisense_21
VSNS21
5.3.34, page 40
F6h
R/W
Boost_Up3
BSTUP3
5.3.35, page 40
F7h
R/W
Reserved
N/A
F8h
R/W
Boost_21
BST21
F9h
R/W
Reserved
N/A
FAh
R/W
Port Swap
PRTSP
5.3.37, page 41
FBh
R/W
Port Remap 12
PRTR12
5.3.38, page 42
FCh
R/W
Port Remap 34
PRTR34
5.3.39, page 43
FDh
R/W
Reserved
N/A
FEh
R/W
Reserved
N/A
FFh
R/W
I2C Status/Command
STCD
SMSC USB3503A
27
DATASHEET
SECTION
5.3.32, page 39
5.3.36, page 41
5.3.40, page 44
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3
Serial Interface Register Definitions
5.3.1
Register 00h: Vendor ID (LSB) - VIDL
Default = 0x24h - Corresponds to SMSC Vendor ID.
BIT NUMBER
BIT NAME
DESCRIPTION
7:0
VID_LSB
Least Significant Byte of the Vendor ID. This is a 16-bit value that uniquely
identifies the Vendor of the user device (assigned by USB-Interface Forum). This
field is set by the customer using the serial interface options.
5.3.2
Register 01h: Vendor ID (MSB) - VIDM
Default = 0x04h - Corresponds to SMSC Vendor ID.
BIT NUMBER
BIT NAME
DESCRIPTION
7:0
VID_MSB
Most Significant Byte of the Vendor ID. This is a 16-bit value that uniquely
identifies the Vendor of the user device (assigned by USB-Interface Forum). This
field is set by the customer using serial interface options.
5.3.3
Register 02h: Product ID (LSB) - PIDL
Default = 0x03h - Corresponds to SMSC USB part number for 3-port device.
BIT NUMBER
BIT NAME
DESCRIPTION
7:0
PID_LSB
Least Significant Byte of the Product ID. This is a 16-bit value that the Vendor
can assign that uniquely identifies this particular product (assigned by customer).
This field is set by the customer using the serial interface options.
5.3.4
Register 03h: Product ID (MSB) - PIDM
Default = 0x35h Corresponds to SMSC 3503 device.
BIT NUMBER
BIT NAME
DESCRIPTION
7:0
PID_MSB
Most Significant Byte of the Product ID. This is a 16-bit value that the Vendor
can assign that uniquely identifies this particular product (assigned by customer).
This field is set by the customer using the serial interface options.
5.3.5
Register 04h: Device ID (LSB) - DIDL
Default = 0xA0h
BIT NUMBER
BIT NAME
DESCRIPTION
7:0
DID_LSB
Least Significant Byte of the Device ID. This is a 16-bit device release number
in BCD format (assigned by customer). This field is set by the customer using
the serial interface options.
SMSC USB3503A
28
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.6
Register 05h: Device ID (MSB) - DIDM
Default = 0xA1h
BIT NUMBER
BIT NAME
DESCRIPTION
7:0
DID_MSB
Most Significant Byte of the Device ID. This is a 16-bit device release number
in BCD format (assigned by customer). This field is set by the customer using
the serial interface options.
5.3.7
Register 06h: CONFIG_BYTE_1 - CFG1
Default = 0x98h - Corresponds to Self Powered, Ganged Port Power
BIT NUMBER
7
6
5
4
BIT NAME
DESCRIPTION
SELF_BUS_PW Self or Bus Power: Selects between Self- and Bus-Powered operation.
R
The Hub is either Self-Powered or Bus-Powered.
When configured as a Bus-Powered device, the SMSC Hub consumes less than
100mA of current prior to being configured. After configuration, the Bus-Powered
SMSC Hub (along with all associated hub circuitry, any embedded devices if part
of a compound device, and 100mA per externally available downstream port)
must consume no more than 500mA of upstream VBUS current. The current
consumption is system dependent, and the customer must ensure that the USB
2.0 specifications are not violated.
When configured as a Self-Powered device, <1mA of upstream VBUS current is
consumed and all ports are available, with each port being capable of sourcing
500mA of current.
This field is set by the customer using the serial interface options.
0 = Bus-Powered operation.
1 = Self-Powered operation.
Reserved
Reserved
Reserved
Reserved
MTT_ENABLE Multi-TT enable: Enables one transaction translator per port operation.
Selects between a mode where only one transaction translator is available for
all ports (Single-TT), or each port gets a dedicated transaction translator (MultiTT) {Note: The host may force Single-TT mode only}.
3
2:1
0
0 = single TT for all ports.
1 = one TT per port (multiple TT’s supported)
Reserved
Reserved
CURRENT_SNS Over Current Sense: Selects current sensing on a port-by-port basis, all ports
ganged, or none (only for bus-powered hubs) The ability to support current
sensing on a port or ganged basis is hardware implementation dependent.
PORT_PWR
00 = Ganged sensing (all ports together).
01 = Individual port-by-port.
1x = Over current sensing not supported. (must only be used with Bus- Powered
configurations!)
Port Power Switching: Enables power switching on all ports simultaneously
(ganged), or port power is individually switched on and off on a port- by-port
basis (individual). The ability to support power enabling on a port or ganged
basis is hardware implementation dependent.
0 = Ganged switching (all ports together)
1 = Individual port-by-port switching.
SMSC USB3503A
29
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.8
Register 07h: Configuration Data Byte 2 - CFG2
Default = 0x20h - Not a Compound Device
BIT NUMBER
BIT NAME
DESCRIPTION
7:4
Reserved
Reserved
3
COMPOUND
2:0
5.3.9
Reserved
Compound Device: Allows the customer to indicate that the Hub is part of a
compound (see the USB Specification for definition) device. The applicable
port(s) must also be defined as having a “Non-Removable Device”.
0 = No.
1 = Yes, Hub is part of a compound device.
Reserved
Register 08h: Configuration Data Byte 3 - CFG3
Default = 0x03h
BIT NUMBER
BIT NAME
7:4
3
Reserved
PRTMAP_EN
DESCRIPTION
Reserved
Port Re-Mapping enable: Selects the method used by the hub to assign port
numbers and disable ports
‘0’ = Standard Mode. The following registers are used to define which ports are
enabled, and the ports are mapped as Port “n” on the hub is reported as Port
‘n’ to the host, unless one of the ports is disabled, then the higher numbered
ports are remapped in order to report contiguous port numbers to the host.
Section 5.3.11 Register 0A
Section 5.3.12 Register 0B
‘1’ = Port Re-Map mode. The mode enables remapping via the registers defined
below.
2:1
Reserved
0
STRING_EN
Section 5.3.38 Register FB
Section 5.3.39 Register FC
Reserved
Enables String Descriptor Support
‘0’ = String Support Disabled
‘1’ = String Support Enabled
SMSC USB3503A
30
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.10
Register 09h: Non-Removable Device - NRD
Default = 0x00h
BIT NUMBER
BIT NAME
DESCRIPTION
7:0
NR_DEVICE
Non-Removable Device: Indicates which port(s) include non- removable devices.
‘0’ = port is removable
‘1’ = port is non- removable.
Informs the Host if one of the active physical ports has a permanent device that
is undetachable from the Hub. (Note: The device must provide its own descriptor
data.)
Bit
Bit
Bit
Bit
Bit
Bit
Bit
Bit
5.3.11
7=
6=
5=
4=
3=
2=
1=
0=
Reserved
Reserved
Reserved
Reserved
Port 3 non-removable.
Port 2 non-removable.
Port 1 non removable.
Reserved
Register 0Ah: Port Disable For Self Powered Operation - PDS
Default = 0x00h
BIT NUMBER
7:0
BIT NAME
DESCRIPTION
PORT_DIS_SP Port Disable, Self-Powered: Disables 1 or more ports.
‘0’ = port is available
‘1’ = port is disabled.
During Self-Powered operation and PRTMAP_EN = ‘0’, this selects the ports
which will be permanently disabled, and are not available to be enabled or
enumerated by a Host Controller. The ports can be disabled in any order, the
internal logic will automatically report the correct number of enabled ports to the
USB Host, and will reorder the active ports in order to ensure proper function.
Bit
Bit
Bit
Bit
Bit
Bit
Bit
Bit
SMSC USB3503A
7=
6=
5=
4=
3=
2=
1=
0=
Reserved
Reserved
Reserved
Reserved
Port 3 Disable.
Port 2 Disable.
Port 1 Disable.
Reserved
31
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.12
Register 0Bh: Port Disable For Bus Powered Operation - PDB
Default = 0x00h
BIT NUMBER
7:0
BIT NAME
DESCRIPTION
PORT_DIS_BP Port Disable, Bus-Powered: Disables 1 or more ports.
‘0’ = port is available
‘1’ = port is disabled.
During Bus-Powered operation and PRTMAP_EN = ‘0’, this selects the ports
which will be permanently disabled, and are not available to be enabled or
enumerated by a Host Controller. The ports can be disabled in any order, the
internal logic will automatically report the correct number of enabled ports to the
USB Host, and will reorder the active ports in order to ensure proper function.
Bit
Bit
Bit
Bit
Bit
Bit
Bit
Bit
5.3.13
7=
6=
5=
4=
3=
2=
1=
0=
Reserved
Reserved
Reserved
Reserved
Port 3 Disable.
Port 2 Disable.
Port 1 Disable.
Reserved
Register 0Ch: Max Power For Self Powered Operation - MAXPS
Default = 0x01h
BIT NUMBER
7:0
BIT NAME
DESCRIPTION
MAX_PWR_SP Max Power Self_Powered: Value in 2mA increments that the Hub consumes
from an upstream port when operating as a self-powered hub. This value
includes the hub silicon along with the combined power consumption (from
VBUS) of all associated circuitry on the board. This value also includes the
power consumption of a permanently attached peripheral if the hub is configured
as a compound device, and the embedded peripheral reports 0mA in its
descriptors.
Example: A value of 8mA would be written to this register as 0x04h
Note: The USB 2.0 Specification does not permit this value to exceed 100mA
5.3.14
Register 0Dh: Max Power For Bus Powered Operation - MAXPB
Default = 0xFAh- Corresponds to 500mA.
BIT NUMBER
7:0
SMSC USB3503A
BIT NAME
DESCRIPTION
MAX_PWR_BP Max Power Bus_Powered: Value in 2mA increments that the Hub consumes
from an upstream port when operating as a bus-powered hub. This value
includes the hub silicon along with the combined power consumption (from
VBUS) of all associated circuitry on the board. This value also includes the
power consumption of a permanently attached peripheral if the hub is configured
as a compound device, and the embedded peripheral reports 0mA in its
descriptors.
Example: A value of 8mA would be written to this register as 0x04h
32
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.15
Register 0Eh: Hub Controller Max Current For Self Powered Operation
- HCMCS
Default = 0x02h Corresponds to 2mA.
BIT NUMBER
7:0
BIT NAME
DESCRIPTION
HC_MAX_C_SP Hub Controller Max Current Self-Powered: Value in 1mA increments that the Hub
consumes from an upstream port when operating as a self- powered hub. This
value includes the hub silicon along with the combined power consumption (from
VBUS) of all associated circuitry on the board. This value does NOT include the
power consumption of a permanently attached peripheral if the hub is configured
as a compound device.
Example: A value of 8mA would be written to this register as 0x08h
Note: The USB 2.0 Specification does not permit this value to exceed 100mA
5.3.16
Register 0Fh: Hub Controller Max Current For Bus Powered Operation
- HCMCB
Default = 0x64h- Corresponds to 100mA.
BIT NUMBER
7:0
5.3.17
BIT NAME
DESCRIPTION
HC_MAX_C_BP Hub Controller Max Current Bus-Powered: Value in 1mA increments that the Hub
consumes from an upstream port when operating as a bus- powered hub.
Example: A value of 8mA would be written to this register as 0x08h
Register 10h: Power-On Time - PWRT
Default = 0x00h - Corresponds to 0ms. Required for a hub with no power switches
BIT NUMBER
7:0
BIT NAME
DESCRIPTION
POWER_ON_TI Power On Time: The length of time that is takes (in 2 ms intervals) from the time
ME
the host initiated power-on sequence begins on a port until power is good on
that port. System software uses this value to determine how long to wait before
accessing a powered-on port. Setting affects only the hub descriptor field
“PwrOn2PwrGood” see Section 7.4, "Class-Specific Hub Descriptor," on
page 56.
Note: This register represents time from when a host sends a SetPortFeature(PORT_POWER)
request to the time power is supplied through an external switch to a downstream port. It
should be set to 0 if no power switch is used- for instance within a compound device.
5.3.18
Register 11h: Language ID High - LANGIDH
Default = 0x04h - Corresponds to US English code 0x0409h
BIT NUMBER
BIT NAME
7:0
LANG_ID_H
SMSC USB3503A
DESCRIPTION
USB LANGUAGE ID (Upper 8 bits of a 16 bit ID field)
33
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.19
Register 12h: Language ID Low - LANGIDL
Default = 0x09h - Corresponds to US English code 0x0409h
BIT NUMBER
BIT NAME
7:0
LANG_ID_L
5.3.20
DESCRIPTION
USB LANGUAGE ID (lower 8 bits of a 16 bit ID field)
Register 13h: Manufacturer String Length - MFRSL
Default = 0x00h
BIT NUMBER
7:0
5.3.21
BIT NAME
DESCRIPTION
MFR_STR_LEN Manufacturer String Length
Register 14h: Product String Length - PRDSL
Default = 0x00h
BIT NUMBER
7:0
5.3.22
BIT NAME
DESCRIPTION
PRD_STR_LEN Product String Length
Register 15h: Serial String Length - SERSL
Default = 0x00h
BIT NUMBER
7:0
5.3.23
BIT NAME
DESCRIPTION
SER_STR_LEN Serial String Length
Register 16h-53h: Manufacturer String - MANSTR
Default = 0x00h
BIT NUMBER
BIT NAME
7:0
MFR_STR
DESCRIPTION
Manufacturer String, UNICODE UTF-16LE per USB 2.0 Specification
Note: The String consists of individual 16 Bit UNICODE UTF-16LE characters.
The Characters will be stored starting with the LSB at the least
significant address and the MSB at the next 8-bit location (subsequent
characters must be stored in sequential contiguous address in the
same LSB, MSB manner). Please pay careful attention to the Byte
ordering or your selected programming tools.
SMSC USB3503A
34
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.24
Register 54h-91h: Product String - PRDSTR
Default = 0x00h
BIT NUMBER
BIT NAME
7:0
PRD_STR
DESCRIPTION
Product String, UNICODE UTF-16LE per USB 2.0 Specification
Note: The String consists of individual 16 Bit UNICODE UTF-16LE characters.
The Characters will be stored starting with the LSB at the least
significant address and the MSB at the next 8-bit location (subsequent
characters must be stored in sequential contiguous address in the
same LSB, MSB manner). Please pay careful attention to the Byte
ordering or your selected programming tools.
5.3.25
Register 92h-CFh: Serial String - SERSTR
Default = 0x00h
BIT NUMBER
BIT NAME
7:0
SER_STR
DESCRIPTION
Serial String, UNICODE UTF-16LE per USB 2.0 Specification
Note: The String consists of individual 16 Bit UNICODE UTF-16LE characters.
The Characters will be stored starting with the LSB at the least
significant address and the MSB at the next 8-bit location (subsequent
characters must be stored in sequential contiguous address in the
same LSB, MSB manner). Please pay careful attention to the Byte
ordering or your selected programming tools.
5.3.26
Register D0: Downstream Battery Charging Enable - BC_EN
Default = 0x00h
BIT NUMBER
BIT NAME
7:0
BC_EN
DESCRIPTION
Battery Charging Enable: Enables the battery charging feature for the
corresponding downstream port.
‘0’ = Downstream Battery Charging support is not enabled.
‘1’ = Downstream Battery charging support is enabled
Bit
Bit
Bit
Bit
Bit
Bit
Bit
Bit
SMSC USB3503A
7=
6=
5=
4=
3=
2=
1=
0=
Reserved
Reserved
Reserved
Reserved
Port 3 Battery Charging Enable.
Port 2 Battery Charging Enable.
Port 1 Battery Charging Enable.
Reserved
35
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.27
Register E5h: Port Power Status - PRTPWR
Default = 0x00h
BIT NUMBER
7:4
3:1
BIT NAME
DESCRIPTION
Reserved
Reserved.
PRTPWR[3:1] Read Only.
Optional status to SOC indicating that power to the downstream port was
enabled by the USB Host for the specified port. Not required for an embedded
application.
This is a read-only status bit. Actual control over port power is implemented by
the USB Host, OCS register and Downstream Battery Charging logic if enabled.
See Section 8.1.2, "Special Behavior of PRTPWR Register," on page 61 for more
information.
0
5.3.28
Reserved
0 = USB Host has not enabled port to be powered or in downstream battery
charging and corresponding OCS bit has been set.
1 = USB Host has enabled port to be powered
Reserved.
Register E6h: Over Current Sense Control - OCS
Default = 0x00h
BIT NUMBER
BIT NAME
7:4
3
Reserved
OCS[3]
DESCRIPTION
Reserved. {Note: Software must never write a ‘1’ to these bits}
When SP_ILOCK.OcsPinSel = 1
Register Bit is reserved. Setting bit has no effect on HUB operation, instead
OCS_N device pin controls over current condition reporting.
When SP_ILOCK.OcsPinSel = 0
Optional control from SOC on indicating external current monitor indicating an
over-current condition on port 3 for HUB status reporting to USB host. Also
resets corresponding PRTPWR status register bit. Not required for an embedded
application.
2:1
0
SMSC USB3503A
OCS[2:1]
Reserved
0 = No Over Current Condition
1 = Over Current Condition
Optional control from SOC on indicating external current monitor indicating an
over-current condition on the specified port for HUB status reporting to USB
host. Also resets corresponding PRTPWR status register bit. Not required for an
embedded application.
0 = No Over Current Condition
1 = Over Current Condition
Reserved.
36
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.29
Register E7h: Serial Port Interlock Control - SP_ILOCK
Default=0x32h - Corresponds to OCS_N/PRT_PWR pins & pausing to connect until write from I2C
BIT NUMBER
BIT NAME
7:6
Reserved
Reserved
5
OcsPinSel
1= OCS device pin will assume role as an active low Over Current Sense input
0= OCS device pin disabled, register control established
4
PrtPwrPinSel
3:2
Reserved
1
connect_n
0
config_n
DESCRIPTION
1=PRTPWR device pin will assume role as an active high Port Power Switch
Control output
0=PRTPWR device pin disabled, register control established
Reserved
The SOC can utilize this bit to control when the hub attempts to connect to the
upstream host.
1 = Device will remain in Hub Mode.Connect Stage indefinitely until bit is cleared
by the SOC.
0 = Device will transition to the Hub Mode.Communication Stage after this bit is
asserted low by default or through a serial port write.
If the SOC intends to update the default configuration using the serial port, this
register should be the first register updated by the SOC. In this way the timing
dependency between configuration and device operation can be minimized- the
SOC is only required to write to Serial Port Interlock Register within Thubconfig
and not all the registers it is attempting to configure.
Once all registers have been written for the desired configuration, the SOC must
clear this bit to ‘0’ for the device to resume normal operation using the new
configuration.
It may be desirable for the device to initiate autonomous operation with no SOC
intervention at all. This is why the default setting is to allow the device to initiate
automatic operation if the SOC does not intervene by writing the interlock
register within the allotted configuration timeout.
1 = Device will remain in Hub Mode.Configuration Stage indefinitely, and allow
SOC to write through the serial port to set any desired configuration.
0 = Device will transition out of Hub.Configuration Stage immediately after this
bit is asserted low through a serial port write. (A default low assertion results in
transition after a timeout.)
5.3.30
Register E8h: Serial Port Interrupt Status - INT_STATUS
Default = 0x00h
BIT NUMBER
BIT NAME
7
Interrupt
6:5
SMSC USB3503A
Reserved
DESCRIPTION
Read:
1 = INT_N pin has been asserted low due to unmasked interrupt
0 = INT_N pin has not been asserted low due to unmasked interrupt
Write:
1 = No Effect – INT_N pin and register retains its current value
0 = Negate INT_N pin high
Reserved
37
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
BIT NUMBER
BIT NAME
4
HubSuspInt
3
HubCfgInt
2
PrtPwrInt
1:0
Reserved
5.3.31
DESCRIPTION
Read:
1 = Hub has entered USB suspend
0 = Hub has not entered USB suspend since last HubSuspInt reset
Write:
1 = No Effect
0 = Negate HubSuspInt status low
Read:
1 = Hub has been configured by USB Host
0 = Hub has not been configured by USB Host since last HubConfInt reset
Write:
1 = No Effect
0 = Negate HubConfInt status low
Read:
1 = Port Power register has been updated
0 = Port Power register has not been updated since last PrtPwrInt reset
Write:
1 = No Effect
0 = Negate PrtPwrInt status low
Reserved
Register E9h: Serial Port Interrupt Mask - INT_MASK
Default = 0x00h
BIT NUMBER
BIT NAME
7:5
Reserved
4
DESCRIPTION
Reserved
HubSuspMask 1 = INT_N pin is asserted low when Hub enters suspend
0 = INT_N pin is not affected by Hub entering suspend
3
HubCfgMask
1 = INT_N pin is asserted low when Hub configured by USB Host
0 = INT_N pin is not affected by Hub configuration event
2
PrtPwrMask
1:0
Reserved
1 = INT_N pin is asserted low when Port Power register has been updated by
USB Host
0 = INT_N pin is not affected by Port Power register
Reserved
SMSC USB3503A
38
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.32
Register EEh: Configure Portable Hub - CFGP
Default = 0x00h - Corresponds to 95ms startup & Phone RefClks available
BIT NUMBER
BIT NAME
DESCRIPTION
7
ClkSusp
6
IntSusp
(Read/Write)
1 = Force device to run internal clock even during USB suspend (will cause
device to violate USB suspend current limit - intended for test or self-powered
applications which require use of serial port during USB session.)
0 = Allow device to gate off its internal clocks during suspend mode in order to
meet USB suspend current requirements.
(Read/Write)
1 = INT_N pin function is a level sensitive USB suspend interrupt indication.
Allows system to adjust current consumption to comply with USB specification
limits when hub is in the USB suspend state.
0 = INT_N pin function retains event sensitive role of a general serial port
interrupt.
See Section 3.3.4, "Interrupt," on page 18 for more information.
5:4
CfgTout
(Read Only)
Specifies timeout value for allowing SOC to configure the device. Corresponds
to the Thubconfig parameter. See Section Table 4.2, "Timing Parameters for Hub
Stages".
‘00’ = 95ms - Use to meet legacy 100ms connect timing
3
Reserved
Reserved
2:0
Reserved
Reserved
5.3.33
Register F4h: Varisense_UP3 - VSNSUP3
Default = 0x00h
BIT NUMBER
7:3
2:0
SMSC USB3503A
BIT NAME
DESCRIPTION
Reserved
Reserved
DN3_SQUELCH These two bits control the Squelch setting of the downstream port 3.
‘000’ = Nominal value
‘001’ = 90% of Nominal value
‘010’ = 80% of Nominal value
‘011’ = 70% of Nominal value
‘100’ = 60% of Nominal value
‘101’ = 50% of Nominal value
‘110’ = 120% of Nominal value
‘111’ = 110% of Nominal value
39
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.34
Register F5h: Varisense_21 - VSNS21
Default = 0x00h
BIT NUMBER
7
6:4
DESCRIPTION
Reserved
Reserved
DN2_SQUELCH These two bits control the Squelch setting of the downstream port 2.
‘000’ = Nominal value
‘001’ = 90% of Nominal value
‘010’ = 80% of Nominal value
‘011’ = 70% of Nominal value
‘100’ = 60% of Nominal value
‘101’ = 50% of Nominal value
‘110’ = 120% of Nominal value
‘111’ = 110% of Nominal value
Reserved
Reserved
DN1_SQUELCH These three bits control the Squelch setting of the downstream port 1.
‘000’ = Nominal value
‘001’ = 90% of Nominal value
‘010’ = 80% of Nominal value
‘011’ = 70% of Nominal value
‘100’ = 60% of Nominal value
‘101’ = 50% of Nominal value
‘110’ = 120% of Nominal value
‘111’ = 110% of Nominal value
3
2:0
5.3.35
BIT NAME
Register F6h: Boost_Up3 - BSTUP3
Default = 0x30h
BIT NUMBER
7:3
2:0
BIT NAME
DESCRIPTION
Reserved
Reserved
BOOST_IOUT_3 USB electrical signaling drive strength Boost Bit for Downstream Port ‘3’.
Boosts USB High Speed Current.
3’b000: Nominal
3’b001: -5%
3’b010: +10%
3’b011: +5%
3’b100: +20%
3’b101: +15%
3’b110: +30%
3’b111: +25%
SMSC USB3503A
40
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.36
Register F8h: Boost_21 - BST21
Default = 0x00h
BIT NUMBER
7
6:4
BIT NAME
DESCRIPTION
Reserved
Reserved
BOOST_IOUT_2 USB electrical signaling drive strength Boost Bit for Downstream Port ‘2’.
Boosts USB High Speed Current.
3’b000: Nominal
3’b001: -5%
3’b010: +10%
3’b011: +5%
3’b100: +20%
3’b101: +15%
3’b110: +30%
3’b111: +25%
Reserved
Reserved
BOOST_IOUT_1 USB electrical signaling drive strength Boost Bit for Downstream Port ‘1’.
Boosts USB High Speed Current.
3
2:0
3’b000: Nominal
3’b001: -5%
3’b010: +10%
3’b011: +5%
3’b100: +20%
3’b101: +15%
3’b110: +30%
3’b111: +25%
5.3.37
Register FAh: Port Swap - PRTSP
Default = 0x00h
BIT NUMBER
BIT NAME
DESCRIPTION
7:0
PRTSP
Port Swap: Swaps the Upstream HSIC and Downstream USB DP and DM Pins
for ease of board routing to devices and connectors.
‘0’ = USB D+ functionality is associated with the DP pin and D- functionality is
associated with the DM pin.
‘1’ = USB D+ functionality is associated with the DM pin and D- functionality is
associated with the DP pin.
Bit
Bit
Bit
Bit
Bit
Bit
Bit
Bit
SMSC USB3503A
7=
6=
5=
4=
3=
2=
1=
0=
Reserved
Reserved
Reserved
Reserved
Port 3 DP/DM Swap.
Port 2 DP/DM Swap.
Port 1 DP/DM Swap.
Reserved
41
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.38
Register FBh: Port Remap 12 - PRTR12
Default = 0x21h - Physical Port is mapped to the corresponding logical port.
BIT NUMBER
BIT NAME
7:0
PRTR12
DESCRIPTION
Port remap register for ports 1 & 2.
When a hub is enumerated by a USB Host Controller, the hub is only permitted
to report how many ports it has, the hub is not permitted to select a numerical
range or assignment. The Host Controller will number the downstream ports of
the hub starting with the number ‘1’, up to the number of ports that the hub
reported having.
The host’s port number is referred to as “Logical Port Number” and the physical
port on the hub is the Physical Port Number”. When remapping mode is enabled
(see PRTMAP_EN in Section 5.3.9) the hub’s downstream port numbers can be
remapped to different logical port numbers (assigned by the host.)
Note: the customer must ensure that Contiguous Logical Port Numbers are
used, starting from #1 up to the maximum number of enabled ports, this ensures
that the hub’s ports are numbered in accordance with the way a Host will
communicate with the ports.
Bit [7:4] = ‘0000’ Physical Port 2 is Disabled
‘0001’ Physical Port 2 is mapped to Logical Port 1
‘0010’ Physical Port 2 is mapped to Logical Port 2
‘0011’ Physical Port 2 is mapped to Logical Port 3
‘0100’ Reserved, will default to ‘0000’ value
‘0101’ Reserved, will default to ‘0000’ value
to
‘1111’
Bit [3:0] = ‘0000’ Physical Port 1 is Disabled
‘0001’ Physical Port 1 is mapped to Logical Port 1
‘0010’ Physical Port 1 is mapped to Logical Port 2
‘0011’ Physical Port 1 is mapped to Logical Port 3
‘0100’ Reserved, will default to ‘0000’ value
‘0101’ Reserved, will default to ‘0000’ value
to
‘1111’
SMSC USB3503A
42
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.39
Register FCh: Port Remap 34 - PRTR34
Default = 0x03h - Physical port is mapped to corresponding logical port.
BIT NUMBER
BIT NAME
7:0
PRTR34
DESCRIPTION
Port remap register for ports 3.
When a hub is enumerated by a USB Host Controller, the hub is only permitted
to report how many ports it has, the hub is not permitted to select a numerical
range or assignment. The Host Controller will number the downstream ports of
the hub starting with the number ‘1’, up to the number of ports that the hub
reported having.
The host’s port number is referred to as “Logical Port Number” and the physical
port on the hub is the Physical Port Number”. When remapping mode is enabled
(see PRTMAP_EN in Section 5.3.9) the hub’s downstream port numbers can be
remapped to different logical port numbers (assigned by the host).
Note: the customer must ensure that Contiguous Logical Port Numbers are
used, starting from #1 up to the maximum number of enabled ports, this ensures
that the hub’s ports are numbered in accordance with the way a Host will
communicate with the ports.
Bit [7:4] = ‘0000’ Reserved – software must not write ‘1’ to any of these bits.
‘0001’ Reserved, will default to ‘0000’ value
to
‘1111’
Bit [3:0] = ‘0000’ Physical Port 3 is Disabled
‘0001’ Physical Port 3 is mapped to Logical Port 1
‘0010’ Physical Port 3 is mapped to Logical Port 2
‘0011’ Physical Port 3 is mapped to Logical Port 3
‘0100’ Reserved, will default to ‘0000’ value Physical Port 3 is
mapped to Logical Port 4
‘0101’ Reserved, will default to ‘0000’ value
to
‘1111’
SMSC USB3503A
43
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
5.3.40
Register FFh: Status/Command - STCD
Default = 0x00h
BIT NUMBER
BIT NAME
DESCRIPTION
7:2
1
Reserved
RESET
Reserved {Note: Software must never write a ‘1’ to these bits}
Reset the Serial Interface and internal memory registers in address range
00h-E1h and EFh-FFh back to RESET_N assertion default settings.
{Note: During this reset, this bit is automatically cleared to its default value
of 0.}
0 = Normal Run/Idle State.
1 = Force a reset of the registers to their default state.
0
CONFIG_PROTECT
Protect the Configuration
0 = serial slave interface is active.
1 = The internal configuration memory (address range 00h-E1h and EFhFFh) is “write-protected” to prevent unintentional data corruption.
{Note 1: This bit is write once and is only cleared by assertion of the
external RESET_N pin.}
SMSC USB3503A
44
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Chapter 6 Serial Slave Interface
6.1
Overview
The serial slave interface on USB3503 is implemented as I2C. It is a standard I2C slave interface that
operates at the standard (100Kbps), fast (400Kbps), and the fast mode plus (1Mbps) modes.
The USB3503 I2C slave interface address is 0x08h.
REFCLK must be running for I2C to operate. The register map is outlined in section Section 5.3.
The I2C Slave Base Address is 0x08. The interrupt pin INT_N is used to communicate status changes
on selected events that are mapped into the Serial Port Interrupt Status Register. INT_N is asserted
low whenever an unmasked bit is set in the Serial Port Interrupt Status Register. SOC must update
the Serial Port Interrupt Status Register to negate the interrupt high.
The SOC can mask events to not cause the interrupt pin to transition by updating the Serial Port
Interrupt Mask Register. The status events will still be captured in the status register even if the
interrupt pin is not asserted. The serial port has limited speed and latency capability so events mapped
into the serial ports and its interrupt are not expected to be latency critical.
6.2
Interconnecting the USB3503 to an I2C Master
SOC
VDD
SCL
SDA
I2C
MASTER
CONTROLLER
INT
SCL
SDA
INT
USB3503
Figure 6.1 I2C Connections
Note 6.1
SMSC USB3503A
The largest pullup values which meet the customer application should be selected in order
to minimize power consumption. Pullup values must also have low enough resistance to
support the desired i 2C operating speed with the expected total capacitance in the
45
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
application. Typical applications are expected to use pullup values between 220Ω and
2.7kΩ for operation at 1MHz on SCL and SDA. Larger pullup resistors may be acceptable
for operation at 400KHz or 100KHz.
6.3
I2C Message format
6.3.1
Sequential Access Writes
The I2C interface will support sequential writing of the register address space of the USB3503. This
mode is useful for configuring contiguous blocks of registers. Please see section on SOC interface for
address definitions. Figure 6.2 shows the format of the sequential write operation. Where color is
visible in the figure, blue indicates signaling from the I2C master, and gray indicates signaling from the
USB3503 slave:
S
7-Bit Slave Address
0
A
xxxxxxxx
A
Register
Address
(bits 7-0)
nnnnnnnn
A
...
Data value for
XXXXXX
nnnnnnnn
A
P
Data value for
XXXXXX + y
Figure 6.2 I2C Sequential Access Write Format
In this operation, following the 7-bit slave address, an 8-bit register address is written indicating the
start address for sequential write operation. Every data access after that is a data write to a data
register where the register address increments after each access and ACK from the slave must occur.
Sequential write access is terminated by a Stop condition.
6.3.2
Sequential Access Reads
The I2C interface will support direct reading of the USB3503 registers. In order to read one or more
register addresses, the starting address must be set by using a write sequence followed by a read.
The read register interface supports auto-increment mode. The master should send a NACK instead
of an ACK when the last byte has been transferred.
In this operation, following the 7-bit slave address, 8-bit register address is written indicating the start
address for sequential read operation to be followed. In the read sequence, every data access is a
data read from a data register where the register address increments after each access. Write
sequence can end with optional Stop (P). If so the Read sequence must start with a Start (S) otherwise
it must start with Repeated Start (Sr).
SMSC USB3503A
46
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Figure 6.3 shows the format of the read operation. Where color is visible in the figure, blue and gold
indicate signaling from the I2C master, and gray indicates signaling from the USB3503 slave.
O p tio n a l. If p r e s e n t, N e x t
a c c e s s m u s t h a v e S ta r t ( S ) ,
o th e r w is e R e p e a t S ta r t ( S r )
S
7 - B it
S la v e
A d d r e s s
0
x x x x x x x x
A
A
P
R e g is te r
A d d r e s s
( b its 7 - 0 )
If p r e v io u s w r ite s e ttin g u p
R e g is te r a d d r e s s e n d e d w ith a
S to p ( P ) , o th e r w is e it w ill b e
R e p e a te d S ta rt (S r)
S
7 - B it S la v e A d d r e s s
1
ACK
n n n n n n n n
ACK
n n n n n n n n
ACK
R e g is te r v a lu e
fo r x x x x x x x x + 1
R e g is te r v a lu e
fo r x x x x x x x x
...
n n n n n n n n
NACK
P
R e g is te r v a lu e
fo r x x x x x x x x + y
Figure 6.3 Sequential Access Read Format
I2C Timing
6.3.3
Below is the timing diagram and timing specifications for the different I2C modes that the USB3503
supports.
I2C_DATA
AB_DATA
tBUF
tLOW
tR
tHD;STA
tF
I2AB_CLK
C_CLK
tHD;STA
tHD;DAT
tHIGH
tSU;DAT
tSU;STO
tSU;STA
Figure 6.4 I2C Timing Diagram
Table 6.1 I2C Timing Specifications
STANDARD-MODE
FAST-MODE
FAST-MODE PLUS
SYMBOL
PARAMETER
MIN
MAX
MIN
MAX
MIN
MAX
UNIT
fSCL
SCL clock
frequency
0
100
0
400
0
1000
KHz
tHD;STA
Hold time
START condition
4
SMSC USB3503A
0.6
47
DATASHEET
0.26
μs
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 6.1 I2C Timing Specifications (continued)
STANDARD-MODE
MIN
PARAMETER
MIN
tLOW
LOW period of the
SCL clock
4.7
1.3
0.5
μs
tHIGH
HIGH period of the
SCL clock
4
0.6
0.26
μs
tSU;STA
Set-up time for a
repeated START
condition
4.7
0.6
0.26
μs
tHD;DAT
DATA hold time
0
0
0
ns
tSU;DAT
DATA set-up time
250
100
50
ns
tR
Rise time of both
SDA and SCL
signals
1000
300
120
ns
tF
Fall time of both
SCL and SDA lines
300
300
120
ns
tSU;STO
Set-up time for a
STOP condition
4
0.6
0.26
μs
tBUF
Bus free time
between a STOP
and START
condition
4.7
1.3
0.5
μs
48
DATASHEET
MAX
FAST-MODE PLUS
SYMBOL
SMSC USB3503A
MAX
FAST-MODE
MIN
MAX
UNIT
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Chapter 7 USB Descriptors
A customer can indirectly affect which descriptors are reported via one of two methods. The two
methods are: Internal Default ROM Configuration, or direct load through the serial port interface.
The SMSC Hub will not electrically attach to the USB until after it has loaded valid data for all userdefined descriptor fields (either through Internal Default ROM, or serial port).
7.1
USB Bus Reset
In response to the upstream port signaling a reset to the Hub, the Hub does the following:
Note 7.1 The Hub does not propagate the upstream USB reset to downstream devices.
— Sets default address to 0.
— Sets configuration to: Unconfigured.
— Negates PRTPWR[3:1] register for all downstream ports.
— Clears all TT buffers.
— Moves device from suspended to active (if suspended).
— Complies with Section 11.10 of the USB 2.0 Specification for behavior after completion of the
reset sequence.
The Host then configures the Hub and the Hub's downstream port devices in accordance with the USB
Specification.
7.2
Hub Attached as a High-Speed Device (Customer-Configured
for Single-TT Support Only)
The following tables provide descriptor information for Customer-Configured Single-TT-Only Hubs
attached for use with High-Speed devices.
7.2.1
Standard Device Descriptor
The following table provides device descriptor values for High-Speed operation.
Table 7.1 Device Descriptor
OFFSET
FIELD
SIZE
VALUE
0
Length
1
12h
Size of this Descriptor.
1
DescriptorType
1
01h
Device Descriptor Type.
2
USB
2
0200h
4
DeviceClass
1
09h
Class code assigned by USB-IF for Hubs.
5
DeviceSubClass
1
00h
Class code assigned by USB-IF for Hubs.
6
DeviceProtocol
1
01h
Protocol Code.
7
MaxPacketSize0
1
40h
64-byte packet size.
8
Vendor
2
user/
default
SMSC USB3503A
DESCRIPTION
USB Specification Release Number.
Vendor ID; Customer value defined in ROM or serial
port load.
49
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 7.1 Device Descriptor (continued)
OFFSET
FIELD
SIZE
VALUE
DESCRIPTION
10
Product
2
user/
default
Product ID; Customer value defined in ROM or serial
port load.
12
Device
2
user/
default
Device ID; Customer value defined in ROM or serial
port load
14
Manufacturer
1
xxh
If STRING_EN =0 Optional string is not supported, and
xx = 00.
If STRING_EN = 1, String support is enabled, and
xx = 01
15
Product
1
yyh
If STRING_EN =0 Optional string is not supported, and
yy = 00.
If STRING_EN = 1, String support is enabled, and
yy = 02
16
SerialNumber
1
zzh
If STRING_EN =0 Optional string is not supported, and
zz = 00.
If STRING_EN = 1, String support is enabled, and
zz = 03
17
7.2.2
NumConfigurations
1
01h
Supports 1 configuration.
Configuration Descriptor
The following table provides configuration descriptor values for High-Speed, Single-TT-Only operation.
Table 7.2 Configuration Descriptor (High-Speed, Single-TT Only)
OFFSET
FIELD
SIZE
VALUE
0
Length
1
09h
Size of this Descriptor.
1
DescriptorType
1
02h
Configuration Descriptor Type.
2
TotalLength
2
yyyyh
Total combined length of all descriptors for this
configuration (configuration, interface, endpoint, and
class- or vendor-specific).
yyyyh = 0019h
4
NumInterfaces
1
01h
Number of interfaces supported by this configuration.
5
ConfigurationValue
1
01H
Value to use as an argument to the SetConfiguration()
request to select this configuration.
6
Configuration
1
00h
Index of string descriptor describing this configuration
(string not supported).
SMSC USB3503A
DESCRIPTION
50
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 7.2 Configuration Descriptor (High-Speed, Single-TT Only) (continued)
OFFSET
FIELD
SIZE
VALUE
DESCRIPTION
7
Attributes
1
user/
signal
Configuration characteristics: Communicates the
capabilities of the hub regarding Remote Wake-up
capability, and also reports the self-power status. In all
cases, the value reported to the host always indicates
that the hub supports Remote Wakeup.
The value reported to the host is dependant upon the
SELF_BUS_PWR bit (CONFIG_BYTE_1)
= A0h for Bus-Powered (SELF_BUS_PWR = 0).
= E0h for Self-Powered (SELF_BUS_PWR = 1).
All other values are reserved.
8
MaxPower
1
user
Maximum Power Consumption of the Hub from VBUS
when fully operational. This value includes all support
circuitry associated with the hub (including an attached
“embedded” peripheral if hub is part of a compound
device), and is in 2mA increments. The Hub supports
Self-Powered and Bus-Powered operation. The
SELF_BUS_PWR bit (CONFIG_BYTE_1) is used to
determine which of the values below are reported. The
value reported to the host must coincide with the
current operating mode, and will be determined by the
following rules.
The value that is reported to the host will be:
‘MAX_PWR_BP’ if SELF_BUS_PWR = ‘0’
‘MAX_PWR_SP’ if SELF_BUS_PWR = ‘1’
In all cases the reported value is sourced from the
MAX POWER data field (for Self or Bus power) that
was loaded by Internal Default, or serial port
configuration.
7.2.3
Interface Descriptor (Single-TT)
The following table provides interface descriptor values for High-Speed, Single-TT operation.
Table 7.3 Interface Descriptor (High-Speed, Single-TT)
OFFSET
FIELD
SIZE
VALUE
0
Length
1
09h
Size of this Descriptor.
1
DescriptorType
1
04h
Interface Descriptor Type.
2
InterfaceNumber
1
00h
Number of this interface.
3
AlternateSetting
1
00h
Value used to select this alternate setting for the
interface.
4
NumEndpoints
1
01h
Number of endpoints used by this interface (not
including endpoint 0).
5
InterfaceClass
1
09h
Hub class code.
6
InterfaceSubclass
1
00h
Subclass code.
SMSC USB3503A
DESCRIPTION
51
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 7.3 Interface Descriptor (High-Speed, Single-TT) (continued)
OFFSET
FIELD
SIZE
VALUE
7
InterfaceProtocol
1
00h
Single-TT.
8
Interface
1
00h
Index of the string descriptor describing this interface
(strings not supported).
7.2.4
DESCRIPTION
Endpoint Descriptor (Single-TT)
The following table provides endpoint descriptor values for Single-TT operation.
Table 7.4 Endpoint Descriptor (For Status Change Endpoint, Single-TT)
OFFSET
FIELD
SIZE
VALUE
0
Length
1
07h
Size of this Descriptor.
1
DescriptorType
1
05h
Endpoint Descriptor Type.
2
EndpointAddress
1
81h
The address of the endpoint on the USB device.
3
Attributes
1
03h
Describes the endpoint’s attributes. (interrupt only, no
synchronization, data endpoint).
4
MaxPacketSize
2
0001h
6
Interval
1
0Ch
7.3
DESCRIPTION
Maximum packet size for this endpoint.
Interval for polling endpoint for data transfers (Maximum
Possible).
Hub Attached as a High-Speed Device (Customer-Configured
as Multi-TT Capable)
The following tables provide descriptor information for Customer-Configured Multi-TT High-Speed
devices.
7.3.1
Standard Device Descriptor
The following table provides device descriptor values for High-Speed operation.
Table 7.5 Device Descriptor (High-Speed)
OFFSET
FIELD
SIZE
VALUE
0
Length
1
12
Size of this Descriptor
1
DescriptorType
1
01h
Device Descriptor Type.
2
USB
2
0200h
4
DeviceClass
1
09h
Class code assigned by USB-IF for Hubs.
5
DeviceSubClass
1
00h
Class code assigned by USB-IF for Hubs.
6
DeviceProtocol
1
02h
Protocol code (Multi-TTs).
SMSC USB3503A
DESCRIPTION
USB Specification Release Number.
52
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 7.5 Device Descriptor (High-Speed) (continued)
OFFSET
FIELD
SIZE
VALUE
DESCRIPTION
7
MaxPacketSize0
1
40h
64-byte packet size.
8
Vendor
2
user
Vendor ID; Customer value defined in ROM or serial
port load.
10
Product
2
user
Product ID; Customer value defined in ROM or serial
port load.
12
Device
2
user
Device ID; Customer value defined in ROM or serial port
load.
14
Manufacturer
1
xxh
If STRING_EN =0 Optional string is not supported, and
xx = 00.
If STRING_EN = 1, String support is enabled, and
xx = 01
15
Product
1
yyh
If STRING_EN =0 Optional string is not supported, and
yy = 00.
If STRING_EN = 1, String support is enabled, and
yy = 02
16
SerialNumber
1
zzh
If STRING_EN =0 Optional string is not supported, and
zz = 00.
If STRING_EN = 1, String support is enabled, and
zz = 03
17
7.3.2
NumConfigurations
1
01h
Supports 1 configuration.
Configuration Descriptor
The following table provides configuration descriptor values for High-Speed operation.
Table 7.6 Configuration Descriptor (High-Speed)
OFFSET
FIELD
SIZE
VALUE
0
Length
1
09h
Size of this Descriptor.
1
DescriptorType
1
02h
Configuration Descriptor Type.
2
TotalLength
2
yyyyh
Total combined length of all descriptors for this
configuration (configuration, interface, endpoint, and
class- or vendor-specific).
yyyyh = 0029h.
4
NumInterfaces
1
01h
Number of Interface supported by this configuration.
5
ConfigurationValue
1
01H
Value to use as an argument to the SetConfiguration()
request to select this configuration.
6
Configuration
1
00h
Index of string descriptor describing this configuration
(String not supported).
SMSC USB3503A
DESCRIPTION
53
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 7.6 Configuration Descriptor (High-Speed) (continued)
OFFSET
FIELD
SIZE
VALUE
DESCRIPTION
7
Attributes
1
user/
signal
Configuration characteristics: Communicates the
capabilities of the hub regarding Remote Wake-up
capability, and also reports the self-power status. In all
cases, the value reported to the host always indicates
that the hub supports Remote Wakeup.
The value reported to the host is dependant upon the
SELF_BUS_PWR bit (CONFIG_BYTE_1)
= A0h for Bus-Powered (SELF_BUS_PWR = 0).
= E0h for Self-Powered (SELF_BUS_PWR = 1).
All other values are reserved.
8
MaxPower
1
user
Maximum Power Consumption of the Hub from VBUS
when fully operational. This value includes all support
circuitry associated with the hub (including an attached
“embedded” peripheral if hub is part of a compound
device), and is in 2mA increments. The Hub supports
Self-Powered and Bus-Powered operation. The
SELF_BUS_PWR bit (CONFIG_BYTE_1) is used to
determine which of the values below are reported. The
value reported to the host must coincide with the
current operating mode, and will be determined by the
following rules.
The value that is reported to the host will be:
‘MAX_PWR_BP’ if SELF_BUS_PWR = ‘0’
‘MAX_PWR_SP’ if SELF_BUS_PWR = ‘1’
In all cases the reported value is sourced from the MAX
POWER data field (for Self or Bus power) that was
loaded by Internal Default, or serial port configuration.
7.3.3
Interface Descriptor (Single-TT)
The following table provides interface descriptor values for High-Speed Single-TT operation.
Table 7.7 Interface Descriptor (High-Speed, Single-TT)
OFFSET
FIELD
SIZE
VALUE
0
Length
1
09h
Size of this Descriptor.
1
DescriptorType
1
04h
Interface Descriptor Type.
2
InterfaceNumber
1
00h
Number of this interface.
3
AlternateSetting
1
00h
Value used to select this alternate setting for the
interface.
4
NumEndpoints
1
01h
Number of endpoints used by this interface (not
including endpoint 0).
5
InterfaceClass
1
09h
Hub class code.
6
InterfaceSubclass
1
00h
Subclass code
SMSC USB3503A
DESCRIPTION
54
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 7.7 Interface Descriptor (High-Speed, Single-TT) (continued)
OFFSET
FIELD
SIZE
VALUE
7
InterfaceProtocol
1
01h
Single-TT.
8
Interface
1
00h
Index of the string descriptor describing this interface
(strings not supported).
7.3.4
DESCRIPTION
Endpoint Descriptor (Single-TT)
The following table provides endpoint descriptor values for Single-TT operation.
Table 7.8 Endpoint Descriptor (For Status Change Endpoint, Single-TT)
OFFSET
FIELD
SIZE
VALUE
0
Length
1
07h
Size of this Descriptor.
1
DescriptorType
1
05h
Endpoint Descriptor Type.
2
EndpointAddress
1
81h
The address of the endpoint on the USB device.
3
Attributes
1
03h
Describes the endpoint’s attributes. (interrupt only, no
synchronization, data endpoint).
4
MaxPacketSize
2
0001h
6
Interval
1
0Ch
7.3.5
DESCRIPTION
Maximum packet size for this endpoint.
Interval for polling endpoint for data transfers (Maximum
Possible).
Interface Descriptor (Multi-TT)
The following table provides interface descriptor values for High-Speed Multi-TT operation.
Table 7.9 Interface Descriptor (Multi-TT, High-Speed)
OFFSET
FIELD
SIZE
VALUE
0
Length
1
09h
Size of this Descriptor.
1
DescriptorType
1
04h
Interface Descriptor Type.
2
InterfaceNumber
1
00h
Number of this interface.
3
AlternateSetting
1
01h
Value used to select this alternate setting for the
interface.
4
NumEndpoints
1
01h
Number of endpoints used by this interface (not
including endpoint 0).
5
InterfaceClass
1
09h
Hub class code.
6
InterfaceSubclass
1
00h
Subclass code.
7
InterfaceProtocol
1
02h
Multiple-TTs.
8
Interface
1
00h
Index of the string descriptor describing this interface
(strings not supported).
SMSC USB3503A
DESCRIPTION
55
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
7.3.6
Endpoint Descriptor (Multi-TT)
The following table provides endpoint descriptor values for Multi-TT operation.
Table 7.10 EndPoint Descriptor (For Status Change Endpoint, Multi-TT)
OFFSET
FIELD
SIZE
VALUE
0
Length
1
07h
Size of this Descriptor.
1
DescriptorType
1
05h
Endpoint Descriptor Type.
2
EndpointAddress
1
81h
The address of the endpoint on the USB device.
3
Attributes
1
03h
Describes the endpoint’s attributes. (interrupt only, no
synchronization, data endpoint).
4
MaxPacketSize
2
0001h
6
Interval
1
0Ch
7.4
DESCRIPTION
Maximum packet size for this endpoint.
Interval for polling endpoint for data transfers (Maximum
Possible).
Class-Specific Hub Descriptor
The following table provides class-specific Hub descriptor values.
Note: The Hub must respond to Hub Class Descriptor type 29h (the USB 1.1 and USB 2.0
value) and 00h (the USB 1.0 value).
Table 7.11 Class-Specific Hub Descriptor
OFFSET
FIELD
SIZE
VALUE
0
Length
1
09h
Size of this Descriptor.
1
DescriptorType
1
29h
Hub Descriptor Type.
SMSC USB3503A
DESCRIPTION
56
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 7.11 Class-Specific Hub Descriptor (continued)
OFFSET
FIELD
SIZE
VALUE
DESCRIPTION
2
NbrPorts
1
user
Number of downstream facing ports this Hub supports.
See Section 11.23.2.1 of the USB Specification for
additional details regarding the use of this field.
The value reported is implementation dependent, and is
derived from the value defined during Internal Default,
or serial port load. The PORT_DIS_SP field defines the
ports that are permanently disabled when in SelfPowered operation, and the PORT_DIS_BP field
defines the ports that are permanently disabled when in
Bus-Powered operation.
Internal logic will subtract the number of ports which are
disabled, from the total number available (which is 3),
and will report the remainder as the number of ports
supported. The value reported to the host must coincide
with the current operating mode, and will be determined
by the following rules.
The field used to determine the value that is reported to
the host will be:
‘PORT_DIS_BP’ if SELF_BUS_PWR = ‘0’
‘PORT_DIS_SP’ if SELF_BUS_PWR = ‘1’
3
HubCharacteristics
2
user
Defines support for Logical power switching mode,
Compound Device support, Over-current protection, TT
Think Time, and Port Indicator support, See Section
11.23.2.1 in the USB Specification for additional details
regarding the use of this field.
The values delivered to a host are all derived from
values defined during Internal Default, or serial port
load, and are assigned as follows:
D1:0 = ‘00’b if PORT_PWR = ‘0’
D1:0 = ‘01’b if PORT_PWR = ‘1’
D2 = ‘COMPOUND’
D4:3 = ‘CURRENT_SNS’
D6:5 = ‘00’b for 8FS (max) bit times of TT think time.
D7 = hardcoded to ‘0’ (no Port Indicator Support)
D15:8 = ‘00000000’b
5
PwrOn2PwrGood
1
user
Time (in 2 ms intervals) from the time the power-on
sequence begins on a port until power is good on that
port. See Section 11.23.2.1 in the USB Specification.
The value contained in the ‘POWER_ON_TIME’ field is
directly reported to the host, and is determined by
Internal Default, or serial port load.
SMSC USB3503A
57
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 7.11 Class-Specific Hub Descriptor (continued)
OFFSET
FIELD
SIZE
VALUE
DESCRIPTION
6
HubContrCurrent
1
user
Maximum current requirements of the Hub Controller
electronics in 1 mA increments. See Section 11.23.2.1
in the USB Specification for additional details on the use
of this field.
This field reports the maximum current that only the hub
consumes from upstream VBUS when fully operational.
This value includes all support circuitry associated with
the hub (but does not include the current consumption
of any permanently attached peripherals if the hub is
part of a compound device).
The Hub supports Self-Powered and Bus-Powered
operation. The SELF_BUS_PWR bit
(CONFIG_BYTE_1) defined in Section 5.3.7, "Register
06h: CONFIG_BYTE_1 - CFG1," on page 29 is used to
determine which of the stored values are reported. The
value reported to the host must coincide with the
current operating mode, and will be determined by the
following rules.
The value that is reported to the host will be:
‘HC_MAX_C_BP’ if SELF_BUS_PWR = ‘0’
‘HC_MAX_C_SP’ if SELF_BUS_PWR = ‘1’
‘HC_MAX_C_BP/SP’ are defined in Section 5.3.15, and
Section 5.3.16, "Register 0Fh: Hub Controller Max
Current For Bus Powered Operation - HCMCB," on
page 33. In all cases the reported value is sourced from
the Hub Controller Max Current data field (for Self or
Bus power) that was determined by Internal Default, or
serial port load.
7
DeviceRemovable
1
user
Indicates if port has a removable device attached. See
Section 11.23.2.1 in the USB Specification.
The value contained in the ‘NR_DEVICE’ field is directly
reported to the host, and is determined by Internal
Default, or serial port load.
8
SMSC USB3503A
PortPwrCtrlMask
1
FFh
Field for backwards USB 1.0 compatibility.
58
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
7.5
String Descriptors
The USB3503 supports a 30 Character Manufacturer String Descriptor, a 30 Character Product String
and a 30 character Serial String.
7.5.1
String Descriptor Zero (specifies languages supported)
Table 7.12 String Descriptor Zero
OFFSET
FIELD
SIZE
VALUE
0
Length
1
04h
Size of this Descriptor.
1
DescriptorType
1
03h
String Descriptor Type.
2
LANGID
2
xxxxh
7.5.2
DESCRIPTION
Language ID code from LANG_ID_H and LANG_ID_L
registers
String Descriptor 1 (Manufacturer String)
Table 7.13 String Descriptor 1, Manufacturer String
OFFSET
FIELD
SIZE
VALUE
DESCRIPTION
0
Length
1
yyh
Size of this Descriptor. The yy value is created by taking
the MFR_STR_LEN{bytes} + 2{bytes}
1
DescriptorType
1
03h
String Descriptor Type.
2
String
N
string
Manufacturer String
The string is located in the MFR_STR register and the
size (N) is held in the MFR_STR_LEN register
7.5.3
String Descriptor 2 (Product String)
Table 7.14 String Descriptor 2, Product String
OFFSET
FIELD
SIZE
VALUE
DESCRIPTION
0
Length
1
yyh
Size of this Descriptor. The yy value is created by taking
the PRD_STR_LEN{bytes} + 2{bytes}
1
DescriptorType
1
03h
String Descriptor Type.
2
String
N
string
Product String
The string is located in the PROD_STR register and the
size (N) is held in the PRD_STR_LEN register
SMSC USB3503A
59
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
7.5.4
String Descriptor 3 (Serial String)
Table 7.15 String Descriptor 3, Serial String
OFFSET
FIELD
SIZE
VALUE
DESCRIPTION
0
Length
1
yyh
Size of this Descriptor. The yy value is created by taking
the SER_STR_LEN{bytes} + 2{bytes}
1
DescriptorType
1
03h
String Descriptor Type.
2
String
N
string
Serial String
The string is located in the SER_STR register and the
size (N) is held in the SER_STR_LEN register
SMSC USB3503A
60
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Chapter 8 Battery Charging
In order to detect the charger, the device applies and monitors voltages on the USBUP_DP and
USBUP_DM pins. If a voltage within the specified range is detected, the Charger Detection Register
in the I2C register space shall be updated to reflect the proper status.
8.1
Downstream Port Battery Charging Support
The USB3503 can configure any of the downstream ports to support battery charger handshake.
The Hub’s role in downstream battery charging is to provide an acknowledge to a device’s query as
to if the hub system supports USB battery charging. The hub silicon does not provide any current or
power FETs or any such thing to actually charge the device. Those components would need to be
provided as external components in the final Hub board design.
INT
USB3503
(Serial Mapped
Register)
DC Power
SCL
SDA
SOC
PRTPWR
VBUS
Figure 8.1 Battery Charging External Power Supply
If the final Hub board design provides an external supply capable of supplying current per the battery
charging specification, the hub can be configured to indicate the presence of such a supply to the
device. This indication is on a per/port basis. i.e. the board can configure two ports to support battery
charging (thru high current power FET’s) and leave the other port as a standard USB port.
8.1.1
USB Battery Charging
In the terminology of the USB battery charging specification, if the port is configured to support battery
charging, the downstream port is a “Charging Host Port”. All AC/DC characteristics will comply with
only this type. If the port is not configured to support battery charging, the port is a “Standard Host
Port”. AC/DC characteristics comply with the USB 2.0 specification.
A downstream port will only behave as a “Charging Host Port” or a “Standard Host Port”. The port will
not switch between “Charging Host Port” or Standard Host Port” at any time after initial power-up and
configuration.
8.1.2
Special Behavior of PRTPWR Register
The USB Battery charging specification does not address system issues. It only defines a low level
protocol for a device and host (or hub) to communicate a simple question and optional answer.
Device queries if the host to which it is connected supports battery charging.
The host will respond that it does support battery charging or does not respond at all. There is no
negative response. (A lack of response is taken as a negative response)
SMSC USB3503A
61
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
When ports are configured for downstream battery charging, the corresponding PRTPWR setting will
be controlled by downstream battery charging logic instead of the normal hub logic.
PRTPWR setting will assert after initial hub customer configuration (Internal default/Serial register
writes). PRTPWR will remain asserted and under the control of the battery charge logic until one of
two events.
1. An overcurrent is detected on the corresponding OCS_N pin. In this case, PRTPWR setting will
negate. The only way to re-enable the PRTPWR setting from this state is to RESET the USB3503.
2. The hub enters Hub.Communication stage, connects on its upstream port and is enumerated by a
USB host. In this case, control over the PRTPWR setting reverts back to the hub logic inside the
USB3503 and the normal USB behavior applies. In this case, the host must enable PRTPWR.
Since the enumeration process for a hub sets the PORT_POWER feature for all downstream ports,
this information can be used to switch control over the PRTPWR setting between the battery charge
logic and the hub logic.

When the Hub PORT_POWER feature is ‘1’, the hub logic controls the PRTPWR setting.

When the Hub PORT_POWER feature is ‘0’, the battery charging logic controls the PRTPWR
setting.
No matter which controller is controlling the PRTPWR setting, an overcurrent event will always negate
PRTPWR setting.
8.1.3
Battery Charging Configuration
Configuration of ports to support battery charging is done through serial port configuration load.
Register D0: Downstream Battery Charging Enable - BC_EN is allocated for Battery Charging support.
The register, starting from Bit 1, enables Battery charging for each down stream port when asserted.
Bit 1 represents port 1 and so on. Each port with battery charging enabled asserts the corresponding
PRTPWR register bit.
SMSC USB3503A
62
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Chapter 9 Integrated Power Regulators
9.1
Overview
The integrated power regulators are designed to provide significant flexibility to the system in providing
power to the USB3503. Several different configurations are allowed in order to align the USB3503
power structure to the supplies available in the system.
9.1.1
3.3V Regulator
The USB3503 has an integrated regulator to convert from VBAT to 3.3V.
9.1.2
1.2V Regulator
The USB3503 has an integrated regulator to convert from a variable voltage input on
VDD_CORE_REG to 1.2V. The 1.2V regulator shall be tolerant to the presence of low voltage (~0V)
on the VDD_CORE_REG pin in order to support system power solutions where a 1.8V supply is not
always present in low power states.
The 1.2V regulator shall support an input voltage range consistent with a 1.8V input in order to reduce
power consumption in systems which provide multiple power supply levels. In addition the 1.2V
regulator shall support an input voltage up to 3.3V for systems which provide only a single power
supply. The device will support operation where the 3.3V regulator output can drive the 1.2V regulator
input such that VBAT is the only required supply.
9.2
Power Configurations
The USB3503 support operation with no back current when power is connected in each of the following
configurations.
9.2.1
Single Supply Configurations
9.2.1.1
VBAT Only
VBAT should be tied to the VBAT system supply. VDD33_BYP regulator output and VDD_CORE_REG
should be tied together on the board. In this configuration the 3.3V regulator will be active, and the
3.3V to 1.2V regulator will be active.
9.2.1.2
3.3V Only
VBAT should be tied to the 3.3V system supply. VDD33_BYP and VDD_CORE_REG pins should be
tied together on the board. In this configuration, the 3.3V regulator will operate in dropout. The 1.2V
regulator will be active.
9.2.2
Double Supply Configurations
9.2.2.1
VBAT + 1.8V
VBAT should be tied to the VBAT system supply. VDD33_BYP regulator output requires external
capacitor. VDD_CORE_REG should be tied to the 1.8V system supply. In this configuration, the 3.3V
regulator and the 1.2V regulator will be active.
SMSC USB3503A
63
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
9.2.2.2
3.3V + 1.8V
VBAT should be tied to the 3.3V system supply. VDD33_BYP should be connected to the 3.3V external
capacitor. VDD_CORE_REG should be tied to the 1.8v system supply. In this configuration the 3.3V
regulator will operate in dropout. The 1.2V regulator will be active.
9.3
Regulator Control Signals
The regulators are controlled by RESET_N. When RESET_N is brought high the VDD33 regulator will
turn on. When RESET_N is brought low the VDD33 regulator will turn off.
SMSC USB3503A
64
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Chapter 10 Specifications
10.1
Absolute Maximum Ratings
Table 10.1 Absolute Maximum Ratings
PARAMETER
SYMBOL
CONDITIONS
MIN
MAX
UNITS
VBAT
VBAT
-0.5
5.5
V
VDD_CORE_REG
VDD_CORE_REG
-0.5
4.6
V
VDD33
VDD33_BYP
-0.5
4.6
V
Maximum IO Voltage to Ground
VIO
-0.5
4.6
V
REFCLK Voltage
VMAX_REFCLK
-0.5
3.6
V
-0.5
5.5
V
0
70
C
-40
85
C
-55
150
C
Voltage on USB+ and USB- pins VMAX_USB
Operating Temperature
TMAX_OP
Commercial
Operating Temperature
TMAX_OP
Industrial
Storage Temperature
TMAX_STG
Note: Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent
damage to the device. Exposure to absolute maximum rating conditions for extended periods
may affect device reliability.
Note: This is a stress rating only and functional operation of the device at any other condition above
those indicated in the operation sections of this specification is not implied.
Note: When powering this device from laboratory or system power supplies, it is important that the
Absolute Maximum Ratings not be exceeded or device failure can result. Some power supplies
exhibit voltage spikes on their outputs when the AC power is switched on or off. In addition,
voltage transients on the AC power line may appear on the DC output. When this possibility
exists, it is suggested that a clamp circuit be used.
10.2
Recommended Operating Conditions
Table 10.2 Recommended Operating Conditions
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
5.5
V
VBAT
VBAT
VDD_CORE_REG
VDD_CORE_REG
Note 10.1
1.6
1.8
2.0
V
VDD_CORE_REG
VDD_CORE_REG
Note 10.2
3.0
3.3
3.6
V
Input Voltage (DP, DM)
VIUSB
5.5
V
SMSC USB3503A
2.9
-0.3
65
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 10.2 Recommended Operating Conditions (continued)
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
Input Voltage (STROBE,
DATA)
VIHSIC
-0.3
1.2
1.32
V
Input Voltage on I/O Pins
VI
-0.3
1.8
3.6
V
Voltage on REFCLK
VREFCLK
-0.3
3.6
V
Ambient Temperature
TA
Commercial
0
70
C
Ambient Temperature
TA
Industrial
-40
85
C
Note 10.1 Applicable only when VDD_CORE_REG is supplied from external power supply.
Note 10.2 Applicable only when VDD_CORE_REG is tied to VDD33_BYP.
10.3
Operating Current
The following conditions are assumed unless otherwise specified:
VBAT = 3.0 to 5.5V; VDD_CORE = 1.6 to 2.0V; VSS = 0V;
TA = 0C to +70C (Commercial), -40C to +85C (Industrial)
Table 10.3 Operating Current (Dual Supply)
PARAMETER
SYMBOL
High Speed USB Operation
with Upstream HSIC
IVBAT(HS)
High Speed USB Operation
with Upstream HSIC
IVBAT(HS)
High Speed USB Operation
with Upstream HSIC
IVBAT(HS)
High Speed USB Operation
with Upstream HSIC
IVBAT(HS)
High Speed USB Operation
with Upstream HSIC
IVBAT(HS)
Unconfigured
(High Speed)
SMSC USB3503A
ICORE(HS)
ICORE(HS)
ICORE(HS)
ICORE(HS)
CONDITIONS
Active USB Transfer
RESET_N = 1
3 Downstream Ports
Active
Active USB Transfer
RESET_N = 1
2 Downstream Ports
Active, 1 Port Disabled
Active USB Transfer
RESET_N = 1
1 Downstream Port
Active, 2 Ports Disabled
High Speed Idle
RESET_N = 1
3 Downstream Ports
Enabled, No USB Data
Transfer
MIN
TYP
MAX
UNITS
55
65
68
mA
29
33
38
mA
33
43
45
mA
26
28
35
mA
19
23
25
mA
22
24
30
mA
20
21
23
mA
24
25
29
mA
12
13
14
mA
ICORE(HS)
High Speed Idle
RESET_N = 1
1Downstream Port
Enabled, No USB Data
Transfer
19
20
23
mA
IVBAT(UNCONF)
RESET_N = 1
7
8
10
mA
17
18
22
mA
ICORE(UNCONF)
66
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 10.3 Operating Current (Dual Supply) (continued)
PARAMETER
STANDBY Mode
SYMBOL
IVBAT(STDBY)
ICORE(STDBY)
STANDBY Mode
IVBAT(STDBY)
ICORE(STDBY)
SUSPEND Mode
IVBAT(SPND)
ICORE(SPND)
SUSPEND Mode
IVBAT(SPND)
ICORE(SPND)
CONDITIONS
MIN
TYP
MAX
RESET_N = 0
Commercial Temp
0
0.4
2.5
μA
0
0
0.5
μA
RESET_N = 0
Industrial Temp
0
0.6
3.9
μA
0
0
0.9
μA
USB Suspend
Commercial Temp
65
73
110
μA
125
165
765
μA
65
73
125
μA
125
165
1050
μA
USB Suspend
Industrial Temp
UNITS
The following conditions are assumed unless otherwise specified:
VBAT = 3.0 to 5.5V; VSS = 0V; TA = 0C to +70C (Commercial), -40C to +85C (Industrial)
Table 10.4 Operating Current (Single Supply)
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
High Speed USB Operation
with Upstream HSIC
IVBAT(HS)
Active USB Transfer
RESET_N = 1
3 Downstream Ports
Active
88
98
110
mA
High Speed USB Operation
with Upstream HSIC
IVBAT(HS)
Active USB Transfer
RESET_N = 1
2 Downstream Ports
Active, 1 Port Disabled
69
72
80
mA
High Speed USB Operation
with Upstream HSIC
IVBAT(HS)
Active USB Transfer
RESET_N = 1
1 Downstream Port
Active, 2 Ports Disabled
45
48
55
mA
High Speed USB Operation
with Upstream HSIC
IVBAT(HS)
High Speed Idle
RESET_N = 1
3 Downstream Ports
Enabled, No USB Data
Transfer
47
50
53
mA
High Speed USB Operation
with Upstream HSIC
IVBAT(HS)
High Speed Idle
RESET_N = 1
1Downstream Port
Enabled, No USB Data
Transfer
34
35
36
mA
Unconfigured
(High Speed)
IVBAT(UNCONF)
RESET_N = 1
28
29
30
mA
STANDBY Mode
IVBAT(STDBY)
RESET_N = 0
Commercial Temp
0
0.6
2.6
μA
SMSC USB3503A
67
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 10.4 Operating Current (Single Supply) (continued)
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
0
0.6
3.1
μA
STANDBY Mode
IVBAT(STDBY)
RESET_N = 0
Industrial Temp
SUSPEND Mode
IVBAT(SPND)
USB Suspend
Commercial Temp
215
250
925
μA
SUSPEND Mode
IVBAT(SPND)
USB Suspend
Industrial Temp
215
250
1330
μA
10.4
DC Characteristics: Digital I/O Pins
Note: TA = -40˚C to 85˚C
Table 10.5 Digital I/O Characteristics
PARAMETER
SYMBOL
CONDITIONS
MIN
Low-Level Input Voltage
VIL
Note 10.3
Low-Level Input Voltage
VIL
Note 10.4
High-Level Input Voltage
TYP
MAX
UNITS
-0.3
0.42
V
-0.3
0.34
V
VIH
1.25
VDD33_BYP
+ 0.3V
V
Low-Level Input Voltage
RESET
VIL_RST
-0.3
0.38
V
High-Level Input Voltage
RESET
VIH_RST
1.0
VDD33_BYP
+ 0.3V
V
Low-Level Input Voltage
OSC
VIL_OSC
-0.3
0.55
V
High-Level Input Voltage
OSC
VIH_OSC
0.8
VDD33_BYP
+ 0.3V
V
Low-Level Input Voltage
REFCLK
VIL_REF
-0.3
0.5
V
High-Level Input Voltage
REFCLK
VIH_REF
1.4
VDD33_BYP
+ 0.3V
V
Clock Input Capacitance
REFCLK
CIN
2
pF
Low-Level Output Voltage
VOL
0.4
V
Pin Capacitance
Cpin
2
20
pF
Output Current Capability
IO
20
24
mA
@ IOL=12mA
sink current
12
Note 10.3 For I2C interface using pullups to less than 2.1V.
Note 10.4 For I2C interface using pullups to greater than 2.1V.
SMSC USB3503A
68
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
10.5
DC Characteristics: Analog I/O Pins
Table 10.6 DC Characteristics: Analog I/O Pins (DP/DM)
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
LS/FS FUNCTIONALITY
Input levels
Differential Receiver Input
Sensitivity
VDIFS
Differential Receiver
Common-Mode Voltage
VCMFS
Single-Ended Receiver Low
Level Input Voltage
VILSE
Single-Ended Receiver High
Level Input Voltage
VIHSE
2.0
Single-Ended Receiver
Hysteresis
VHYSSE
0.050
| V(DP) - V(DM) |
0.2
V
0.8
2.5
V
0.8
V
V
0.150
V
0.3
V
3.6
V
49.5
Ω
Output Levels
Low Level Output Voltage
VFSOL
Pull-up resistor on DP;
RL = 1.5kΩ to VDD33_BYP
High Level Output Voltage
VFSOH
Pull-down resistor on DP,
DM;
RL = 15kΩ to GND
2.8
Driver Output Impedance for
HS
ZHSDRV
Steady state drive
40.5
Input Impedance
ZINP
RX, RPU, RPD disabled
1.0
Pull-dn Resistor Impedance
RPD
Note 10.5
14.25
HS Differential Input
Sensitivity
VDIHS
| V(DP) - V(DM) |
100
HS Data Signaling Common
Mode Voltage Range
VCMHS
-50
500
mV
HS Squelch Detection
Threshold (Differential)
VHSSQ
100
150
mV
HS Disconnect Threshold
VHSDSC
525
625
mV
-10
10
mV
Termination
45
MΩ
16.9
20
kΩ
HS FUNCTIONALITY
Input levels
mV
Output Levels
High Speed Low Level
Output Voltage (DP/DM
referenced to GND)
SMSC USB3503A
VHSOL
45Ω load
69
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 10.6 DC Characteristics: Analog I/O Pins (DP/DM) (continued)
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
High Speed High Level
Output Voltage (DP/DM
referenced to GND)
VHSOH
45Ω load
360
440
mV
High Speed IDLE Level
Output Voltage (DP/DM
referenced to GND)
VOLHS
45Ω load
-10
10
mV
±10
μA
10
pF
Leakage Current
OFF-State Leakage Current
ILZ
Port Capacitance
Transceiver Input
Capacitance
CIN
Pin to GND
5
Note 10.5 The resistor value follows the 27% Resistor ECN published by the USB-IF.
10.6
Dynamic Characteristics: Digital I/O Pins
Table 10.7 Dynamic Characteristics: Digital I/O Pins (RESET_N)
PARAMETER
SYMBOL
Minimum Active Low Pulse
on RESET_N
10.7
TRESET
CONDITIONS
RESET_N = ‘0’
MIN
TYP
MAX
UNITS
μs
100
Dynamic Characteristics: Analog I/O Pins
Table 10.8 Dynamic Characteristics: Analog I/O Pins (DP/DM)
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
FS Output Driver Timing
FS Rise Time
TFR
CL = 50pF; 10 to 90% of
|VOH - VOL|
4
20
ns
FS Fall Time
TFF
CL = 50pF; 10 to 90% of
|VOH - VOL|
4
20
ns
Output Signal Crossover
Voltage
VCRS
Excluding the first
transition from IDLE state
1.3
2.0
V
Differential Rise/Fall Time
Matching
TFRFM
Excluding the first
transition from IDLE state
90
111.1
%
TLR
CL = 50-600pF;
10 to 90% of
|VOH - VOL|
75
300
ns
LS Output Driver Timing
LS Rise Time
SMSC USB3503A
70
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 10.8 Dynamic Characteristics: Analog I/O Pins (DP/DM) (continued)
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
LS Fall Time
TLF
CL = 50-600pF;
10 to 90% of
|VOH - VOL|
75
300
ns
Differential Rise/Fall Time
Matching
TLRFM
Excluding the first
transition from IDLE state
80
125
%
HS Output Driver Timing
Differential Rise Time
THSR
500
ps
Differential Fall Time
THSF
500
ps
Driver Waveform
Requirements
Eye pattern of Template 1
in USB 2.0 specification
High Speed Mode Timing
Receiver Waveform
Requirements
Eye pattern of Template 4
in USB 2.0 specification
Data Source Jitter and
Receiver Jitter Tolerance
Eye pattern of Template 4
in USB 2.0 specification
10.8
Regulator Output Voltages and Capacitor Requirement
Table 10.9 Regulator Output Voltages and Capacitor Requirement
PARAMETER
SYMBOL
Regulator Output Voltage
VDD33
Regulator Capacitor
CBYP33
Capacitor ESR
VDD12
Regulator Capacitor
CBYP12
10.9
MIN
TYP
MAX
5.5V > VBAT > 2.9V
2.8
3.3
3.6
3.6V > VDD33 > 2.8V
UNITS
V
μF
4.7
CESR33
Regulator Output Voltage
Capacitor ESR
CONDITIONS
1.1
1.2
1
Ω
1.3
V
μF
1.0
CESR12
1
Ω
ESD and Latch-Up Performance
Table 10.10 ESD and Latch-up Performance
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
COMMENTS
Human Body Model
±5
kV
Device
EN/IEC 61000-4-2 Contact
Discharge
±15
kV
3rd party system test
ESD PERFORMANCE
System
SMSC USB3503A
71
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Table 10.10 ESD and Latch-up Performance (continued)
PARAMETER
System
CONDITIONS
MIN
TYP
EN/IEC 61000-4-2 Air-gap
Discharge
MAX
UNITS
±15
kV
COMMENTS
3rd party system test
LATCH-UP PERFORMANCE
All Pins
10.10
EIA/JESD 78, Class II
150
mA
ESD Performance
The USB3503 is protected from ESD strikes. By eliminating the requirement for external ESD
protection devices, board space is conserved, and the board manufacturer is enabled to reduce cost.
The advanced ESD structures integrated into the USB3503 protect the device whether or not it is
powered up.
10.10.1
Human Body Model (HBM) Performance
HBM testing verifies the ability to withstand the ESD strikes like those that occur during handling and
manufacturing, and is done without power applied to the IC. To pass the test, the device must have
no change in operation or performance due to the event. All pins on the USB3503 provide ±5 kV HBM
protection, as shown in Table 10.10.
10.10.2
EN 61000-4-2 Performance
The EN 61000-4-2 ESD specification is an international standard that addresses system-level immunity
to ESD strikes while the end equipment is operational. In contrast, the HBM ESD tests are performed
at the device level with the device powered down.
SMSC contracts with Independent laboratories to test the USB3503 to EN 61000-4-2 in a working
system. Reports are available upon request. Please contact your SMSC representative, and request
information on 3rd party ESD test results. The reports show that systems designed with the USB3503
can safely provide the ESD performance shown in without additional board level protection.
In addition to defining the ESD tests, EN 61000-4-2 also categorizes the impact to equipment operation
when the strike occurs (ESD Result Classification). Both air discharge and contact discharge test
techniques for applying stress conditions are defined by the EN 61000-4-2 ESD document.
10.10.3
Air Discharge
To perform this test, a charged electrode is moved close to the system being tested until a spark is
generated. This test is difficult to reproduce because the discharge is influenced by such factors as
humidity, the speed of approach of the electrode, and construction of the test equipment.
10.10.4
Contact Discharge
The uncharged electrode first contacts the pin to prepare this test, and then the probe tip is energized.
This yields more repeatable results, and is the preferred test method. The independent test laboratories
contracted by SMSC provide test results for both types of discharge methods.
SMSC USB3503A
72
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
10.11
AC Specifications
10.11.1
REFCLK
External Clock:50% duty cycle ± 10%, ± 350ppm, Jitter < 100ps rms.
10.11.2
Serial Interface
The SMSC Hub conforms to AC specifications as set forth in the I2C Specification for Slave-Only
devices.
10.11.3
USB 2.0
The SMSC Hub conforms to all voltage, power, and timing characteristics and specifications as set
forth in the USB 2.0 Specification. Please refer to the USB 2.0 Specification which is available from
the www.usb.org web site.
10.11.4
USB 2.0 HSIC
The upstream port of the SMSC HSIC Hub conforms to all voltage, power, and timing characteristics
and specifications as set forth in the High-Speed Inter-Chip USB Electrical Specification Version 1.0.
Please refer to the USB 2.0 HSIC Specification which is available from the www.usb.org web site.
SMSC USB3503A
73
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Chapter 11 Application Reference
11.1
Application Diagram
The USB3503 requires several external components to function and insure compliance with the USB
2.0 specification.
Table 11.1 Component Values in Application Diagrams
REFERENCE
DESIGNATOR
CVDD12BYP
CVDD33BYP
COUT
RBIAS
RPU1
RPU2
VALUE
DESCRIPTION
NOTES
1.0 μF
Capacitor to ground for regulator
stability.
Place as close to the
USB3503 as possible
4.7 μF
Capacitor to ground for regulator
stability.
Place as close to the
USB3503 as possible
0.1 μF
Bypass capacitor to ground.
Place as close to the
USB3503 as possible
12.0k
Series resistor to establish reference
voltage used by analog circuits.
Place as close to the
USB3503 as possible
10k or 1k
Pull-up for I2C bus. 10k for 100kHz or
400kHz operation. 1k for 1MHz
operation.
10k (or greater)
Pull-up for open-drain outputs
Table 11.2 Capacitance Values at VBUS of USB Connector
PORT
MIN VALUE
Downstream
120μF
SMSC USB3503A
MAX VALUE
74
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Port 1 Disabled
USB3503A-1
VDD33_BYP
LTE
Baseband
Processor
USBDN1_DP
DATA
USBDN1_DM
STROBE
USBDN2_DP
USBDN2_DM
REFCLK
USBDN3_DP
RESET_N
HUB_CONNECT
USBDN3_DM
OCS_N
PORT_PWR
VDD_INTN
OCS_N tied to VDD33_BYP
when unused.
3G
Baseband
Processor
RBIAS
Applications
Processor
RBIAS
RPU2
INT_N
VDD_I2C
VBAT
SCL
SDA
RPU1
VBAT
COUT
+1.8V
RPU1
VDD_CORE_REG
VDD33_BYP
Connect pins to
either
VDD33_BYP or
GND.
REF_SEL1
REF_SEL0
COUT
VDD33_BYP
VDD12_BYP
VSS
CVDD12BYP
CVDD33BYP
Figure 11.1 Internal Chip-to-Chip Interface
Note: While RESET_N is driven low, all other inputs from Applications Processor should also be
driven low in order to minimize current draw.
Note: To disable a downstream port, tie DP and DM to VDD33_BYP pin of the USB3503.
SMSC USB3503A
75
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
LTE
Baseband
Processor
USB3503A-1
3G
Baseband
Processor
USBDN1_DP
DATA
USBDN1_DM
STROBE
USBDN2_DP
USBDN2_DM
REFCLK
USBDN3_DP
RESET_N
HUB_CONNECT
VDD_INTN
FAULT
RBIAS
RPU2
VBUS
EN
+5V
RBIAS
Applications
Processor
DP
DM
VBUS
GND
USBDN3_DM
OCS_N
PORT_PWR
Embedded
Host Port
+5V
INT_N
VDD_I2C
VBAT
SCL
SDA
RPU1
VBAT
COUT
+1.8V
RPU1
VDD_CORE_REG
VDD33_BYP
Connect pins to
either
VDD33_BYP or
GND.
REF_SEL1
REF_SEL0
COUT
VDD33_BYP
VDD12_BYP
VSS
CVDD12BYP
CVDD33BYP
Figure 11.2 Internal Chip-to-Chip Interface with Embedded Host Port
SMSC USB3503A
76
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Revision 1.1 (02-07-13)
Figure 12.1 WLCSP25, 1.97x1.97mm Body, 0.4mm Pitch
Chapter 12 Package Outlines, Tape & Reel Drawings, Package Marking
Datasheet
77
DATASHEET
SMSC USB3503A
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Figure 12.2 WLCSP25, Tape and Reel
Datasheet
Revision 1.1 (02-07-13)
78
DATASHEET
SMSC USB3503A
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Figure 12.3 WLCSP25, Reel Dimensions
SMSC USB3503A
79
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Figure 12.4 WLCSP25, Tape Sections
Figure 12.5 Reflow Profile and Critical Parameters for Lead-free (SnAgCu) Solder
SMSC USB3503A
80
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Figure 12.6 Package Marking
SMSC USB3503A
81
DATASHEET
Revision 1.1 (02-07-13)
USB 2.0 HSIC High-Speed Hub Controller Optimized for Portable Applications
Datasheet
Chapter 13 Datasheet Revision History
Table 13.1 Customer Revision History
REVISION LEVEL & DATE
SECTION/FIGURE/ENTRY
CORRECTION
Rev. 1.1 (02-07-13)
Document co-branded: Microchip logo added, company disclaimer modified.
Rev. 1.1 (12-19-11)
Table 4.2, "Timing
Parameters for Hub Stages"
Removed the second sentence in the Standby
Summary:
“All port interfaces are high impedance”
Section 4.2.1, "External
Hardware RESET_N"
Removed second bullet:
“The USB data pins will be in a high-impedance
state.”
Table 3.4, "USB3503
Secondary Reference Clock
Frequencies"
Changed Frequency values in Table 3.4 as follows:
01 = 27.0MHz
10 = 25.0MHz
Rev. 1.0 (10-24-11)
SMSC USB3503A
Document release
82
DATASHEET
Revision 1.1 (02-07-13)