TI DAC8811ICDRBR

DAC8811
www.ti.com
SLAS411B – NOVEMBER 2004 – REVISED FEBRUARY 2007
16-Bit, Serial Input Multiplying Digital-to-Analog Converter
FEATURES
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
±0.5 LSB DNL
16-Bit Monotonic
±1 LSB INL
Low Noise: 12 nV/√Hz
Low Power: IDD = 2 µA
+2.7 V to +5.5 V Analog Power Supply
2 mA Full-Scale Current ±20%,
with VREF = 10 V
50-MHz Serial Interface
0.5 µs Settling Time
4-Quadrant Multiplying Reference
Reference Bandwidth: 10 MHz
±10 V Reference Input
Reference Dynamics: -105 THD
Tiny 8-Lead 3 x 3 mm SON and 3 x 5 mm
MSOP Packages
Industry-Standard Pin Configuration
DESCRIPTION
The DAC8811 multiplying digital-to-analog converter
(DAC) is designed to operate from a single 2.7-V to
5.5-V supply.
The applied external reference input voltage VREF
determines the full-scale output current. An internal
feedback resistor (RFB) provides temperature
tracking for the full-scale output when combined with
an external I-to-V precision amplifier.
A serial data interface offers high-speed, three-wire
microcontroller-compatible inputs using data-in (SDI),
clock (CLK), and chip-select (CS).
On power-up, the DAC register is filled with zeroes,
and the DAC output is at zero scale.
The DAC8811 is packaged in space-saving 8-lead
SON and MSOP packages.
DAC8811
Automatic Test Equipment
Instrumentation
Digitally Controlled Calibration
Industrial Control PLCs
D/A
Converter
VREF
APPLICATIONS
•
•
•
•
RFB
VDD
Power-On
Reset
CS
IOUT
16
DAC
Register
16
CLK
SDI
Shift
Register
GND
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2004–2007, Texas Instruments Incorporated
DAC8811
www.ti.com
SLAS411B – NOVEMBER 2004 – REVISED FEBRUARY 2007
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be
more susceptible to damage because very small parametric changes could cause the device not to meet its published
specifications.
PACKAGE/ORDERING INFORMATION (1)
PRODUCT
MINIMUM
RELATIVE
ACCURACY
(LSB)
DIFFERENTIAL
NONLINEARITY
(LSB)
PACKAGELEAD
(DESIGNATOR)
SPECIFIED
TEMPERATURE
RANGE
PACKAGE
MARKING
DAC8811C
±1
±1
MSOP-8 (DGK)
-40°C to 85°C
D11
DAC8811ICDGKT
Tape and Reel, 250
DAC8811C
±1
±1
MSOP-8 (DGK)
-40°C to 85°C
D11
DAC8811ICDGKR
Tape and Reel, 2500
DAC8811C
±1
±1
SON-8 (DRB)
-40°C to 85°C
D11
DAC8811ICDRBT
Tape and Reel, 250
DAC8811C
±1
±1
SON-8 (DRB)
-40°C to 85°C
D11
DAC8811ICDRBR
Tape and Reel, 2500
DAC8811B
±2
±1
MSOP-8 (DGK)
-40°C to 85°C
D11
DAC8811IBDGKT
Tape and Reel, 250
DAC8811B
±2
±1
MSOP-8 (DGK)
-40°C to 85°C
D11
DAC8811IBDGKR
Tape and Reel, 2500
DAC8811B
±2
±1
SON-8 (DRB)
-40°C to 85°C
D11
DAC8811IBDRBT
Tape and Reel, 250
DAC8811B
±2
±1
SON-8 (DRB)
-40°C to 85°C
D11
DAC8811IBDRBR
Tape and Reel, 2500
(1)
TRANSPORT
MEDIA,
QUANTITY
ORDERING
NUMBER
For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
Web site at www.ti.com.
ABSOLUTE MAXIMUM RATINGS
over operating free-air temperature range (unless otherwise noted) (1)
DAC8811
UNIT
–0.3 to 7
V
Digital input voltage to GND
–0.3 to +VDD + 0.3
V
V (IOUT) to GND
–0.3 to +VDD + 0.3
V
Operating temperature range
–40 to 105
°C
VREF, RFB to GND
–25 to 25
V
Storage temperature range
–65 to 150
°C
125
°C
VDD to GND
Junction temperature range (TJ max)
Power dissipation
Thermal impedance, RΘJA
W
55
°C/W
Lead temperature, soldering
Vapor phase (60s)
215
°C
Lead temperature, soldering
Infrared (15s)
220
°C
ESD rating, HBM
4000
V
ESD rating, CDM
1000
V
(1)
2
(TJ max – TA) / RΘJA
Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. Exposure to absolute
maximum conditions for extended periods may affect device reliability.
Submit Documentation Feedback
DAC8811
www.ti.com
SLAS411B – NOVEMBER 2004 – REVISED FEBRUARY 2007
ELECTRICAL CHARACTERISTICS
VDD = 2.7 V to 5.5 V; IOUT = Virtual GND, GND = 0 V; VREF = 10 V; TA = full operating temperature. All specifications -40°C to
85°C, unless otherwise noted.
PARAMETER
CONDITIONS
DAC8811
MIN
TYP
MAX
UNITS
STATIC PERFORMANCE
Resolution
16
Bits
Relative accuracy
DAC8811C
±1
LSB
Relative accuracy
DAC8811B
±2
LSB
±1
LSB
nA
±0.5
Differential nonlinearity
Output leakage current
Data = 0000h, TA = 25°C
10
Output leakage current
Data = 0000h, TA = TMAX
10
nA
Full-scale gain error
All ones loaded to DAC register
±4
mV
±1
Full-scale tempco
±3
ppm/°C
2
mA
50
pF
OUTPUT CHARACTERISTICS (1)
Output current
Output capacitance
REFERENCE
Code dependent
INPUT (1)
VREF Range
–15
15
V
Input resistance
5
kΩ
Input capacitance
5
pF
LOGIC INPUTS AND OUTPUT (1)
VIL
Input low voltage
VDD = 2.7V
VDD = 5V
VDD = 2.7V
2.1
VDD = 5V
2.4
0.6
V
0.8
V
V
VIH
Input high voltage
IIL
Input leakage current
10
µA
CIL
Input capacitance
10
pF
50
MHz
V
INTERFACE TIMING
fCLK
Clock input frequency
t(CH)
Clock pulse width high
10
ns
t(CL)
Clock pulse width low
10
ns
t(CSS)
CS to Clock setup time
0
ns
t(CSH)
Clock to CS hold time
10
ns
t(DS)
Data setup time
5
ns
t(DH)
Data hold time
10
ns
POWER REQUIREMENTS
VDD
2.7
IDD (normal operation)
Logic inputs = 0 V
VDD = 4.5 V to 5.5 V
VIH = VDD and VIL = GND
VDD = 2.7 V to 3.6 V
VIH = VDD and VIL = GND
5.5
V
5
µA
3
5
µA
1
2.5
µA
AC CHARACTERISTICS (1) (2)
To ±0.1% of full-scale, Data = 0000h to FFFFh to 0000h
0.3
ts
Output voltage settling time
To ±0.0015% of full-scale, Data = 0000h to FFFFh to
0000h
0.5
BW –3 dB
Reference mutiplying BW
VREF = 5 VPP, Data = FFFFh
10
MHz
DAC glitch impulse
VREF = 0 V to 10 V, Data = 7FFFh to 8000h to 7FFFh
2
nV/s
Feedthrough error VOUT/VREF
Data = 0000h, VREF = 100 mVRMS, f = 100kHz
(1)
(2)
–70
µs
dB
Specified by design and characterization; not production tested.
All ac characteristic tests are performed in a closed-loop system using the THS4011 I-to-V converter amplifier.
Submit Documentation Feedback
3
DAC8811
www.ti.com
SLAS411B – NOVEMBER 2004 – REVISED FEBRUARY 2007
ELECTRICAL CHARACTERISTICS (continued)
VDD = 2.7 V to 5.5 V; IOUT = Virtual GND, GND = 0 V; VREF = 10 V; TA = full operating temperature. All specifications -40°C to
85°C, unless otherwise noted.
PARAMETER
DAC8811
CONDITIONS
MIN
Digital feedthrough
CS = 1 and fCLK = 1 MHz
Total harmonic distortion
VREF = 5 VPP, Data = FFFFh, f = 1 kHz
Output spot noise voltage
f = 1 kHz, BW = 1 Hz
TYP
MAX
2
–105
12
UNITS
nV/s
dB
nV/√Hz
PIN ASSIGNMENTS
DGK PACKAGE
(TOP VIEW)
DRB PACKAGE
(TOP VIEW)
CLK
1
8
CS
VDD
SDI
2
7
VDD
6
GND
RFB
3
6
GND
5
IOUT
VREF
4
5
IOUT
CLK
1
8
CS
SDI
2
7
RFB
3
VREF
4
Table 1. TERMINAL FUNCTIONS
4
PIN
NAME
DESCRIPTION
1
CLK
Clock input; positive edge triggered clocks data into shift register
2
SDI
Serial register input; data loads directly into the shift register MSB first. Extra leading bits are ignored.
3
RFB
Internal matching feedback resistor. Connect to external op amp output.
4
VREF
DAC reference input pin. Establishes DAC full-scale voltage. Constant input resistance versus code.
5
IOUT
DAC current output. Connects to inverting terminal of external precision I/V op amp.
6
GND
Analog and digital ground.
7
VDD
Positive power supply input. Specified operating range of 2.7 V to 5.5 V.
8
CS
Chip-select; active low digital input. Transfers shift register data to DAC register on rising edge. See Table 2 for
operation.
Submit Documentation Feedback
DAC8811
www.ti.com
SLAS411B – NOVEMBER 2004 – REVISED FEBRUARY 2007
TYPICAL CHARACTERISTICS: VDD = 5 V
At TA = 25°C, +VDD = 5 V, unless otherwise noted.
LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
1.0
TA = +25_ C
0.8
TA = +25_ C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
8192 16384 24576 32768 40960 49512 57344 65536
0
8192 16384 24576 32768 40960 49512 57344 65536
Digital Input Code
Digital Input Code
1.0
Figure 2.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = − 40_ C
0.8
0.6
0.6
0.4
0.4
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
1.0
0
8192 16384 24576 32768 40960 49512 57344 65536
Digital Input Code
8192 16384 24576 32768 40960 49512 57344 65536
Digital Input Code
Figure 3.
Figure 4.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = +85_C
0.8
TA = +85_ C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
TA = − 40_ C
0.8
DNL (LSB)
INL (LSB)
Figure 1.
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
8192 16384 24576 32768 40960 49512 57344 65536
Digital Input Code
0
Figure 5.
8192 16384 24576 32768 40960 49512 57344 65536
Digital Input Code
Figure 6.
Submit Documentation Feedback
5
DAC8811
www.ti.com
SLAS411B – NOVEMBER 2004 – REVISED FEBRUARY 2007
TYPICAL CHARACTERISTICS: VDD = 5 V (continued)
At TA = 25°C, +VDD = 5 V, unless otherwise noted.
SUPPLY CURRENT
vs LOGIC INPUT VOLTAGE
REFERENCE MULTIPLYING BANDWIDTH
1.6
VDD = +5.0V
A ttenuation (dB)
1.2
0xFFFF
0x8000
0x4000
0x2000
0x1000
0x0800
0x0400
0x0200
0x0100
0x0080
0x0040
0x0020
0x0010
0x0008
0x0004
0x0002
0x0001
1.0
0.8
0.6
0.4
0.2
VDD = +2.7V
0
0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
4.0
4.5
5.0
0x0000
1 00
10 0k
1M
10 M
Figure 7.
Figure 8.
DAC GLITCH
DAC SETTLING TIME
Code: 7FFFh to 8000h
Output Voltage (5V/div)
Output Voltage (50mV/div)
10k
100M
Bandwidth (H z )
Logic Input Voltage (V)
Voltage Output Settling
Trigger Pulse
Trigger Pulse
Time (0.1µs/div)
Time (0.2µs/div)
Figure 9.
6
1k
Figure 10.
Submit Documentation Feedback
Digital Code
Supply Current, IDD (mA)
1.4
6
0
−6
− 12
− 18
− 24
− 30
− 36
− 42
− 48
− 54
− 60
− 66
− 72
− 78
− 84
− 90
− 96
− 102
− 108
− 114
10
DAC8811
www.ti.com
SLAS411B – NOVEMBER 2004 – REVISED FEBRUARY 2007
TYPICAL CHARACTERISTICS: VDD = 2.7 V
At TA = 25°C, +VDD = 2.7 V, unless otherwise noted.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
0.6
0.6
0.4
0.4
0.2
0
−0.2
0
−0.2
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
0
8192 16384 24576 32768 40960 49512 57344 65536
Digital Input Code
0
Figure 12.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = − 40_ C
0.8
8192 16384 24576 32768 40960 49512 57344 65536
Digital Input Code
Figure 11.
1.0
TA = −40_ C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
0.2
−0.4
−1.0
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
8192 16384 24576 32768 40960 49512 57344 65536
Digital Input Code
0
Figure 14.
LINEARITY ERROR
vs DIGITAL INPUT CODE
DIFFERENTIAL LINEARITY ERROR
vs DIGITAL INPUT CODE
1.0
TA = +85_C
0.8
8192 16384 24576 32768 40960 49512 57344 65536
Digital Input Code
Figure 13.
1.0
TA = +85_ C
0.8
0.6
0.6
0.4
0.4
DNL (LSB)
INL (LSB)
TA = +25_ C
0.8
DNL (LSB)
INL (LSB)
1.0
TA = +25_ C
0.8
0.2
0
−0.2
0.2
0
−0.2
−0.4
−0.4
−0.6
−0.6
−0.8
−0.8
−1.0
−1.0
0
8192 16384 24576 32768 40960 49512 57344 65536
Digital Input Code
0
Figure 15.
8192 16384 24576 32768 40960 49512 57344 65536
Digital Input Code
Figure 16.
Submit Documentation Feedback
7
DAC8811
www.ti.com
SLAS411B – NOVEMBER 2004 – REVISED FEBRUARY 2007
THEORY OF OPERATION
The DAC8811 is a single channel current output, 16-bit digital-to-analog converter (DAC). The architecture,
illustrated in Figure 17, is an R-2R ladder configuration with the three MSBs segmented. Each 2R leg of the
ladder is either switched to GND or the IOUT terminal. The IOUT terminal of the DAC is held at a virtual GND
potential by the use of an external I/V converter op amp. The R-2R ladder is connected to an external reference
input VREF that determines the DAC full-scale current. The R-2R ladder presents a code independent load
impedance to the external reference of 5 kΩ ±25%. The external reference voltage can vary in a range of -15 V
to 15 V, thus providing bipolar IOUT current operation. By using an external I/V converter and the DAC8811 RFB
resistor, output voltage ranges of -VREF to VREF can be generated.
R
R
R
VREF
2R
2R
2R
2R
2R
2R
2R
2R
2R
2R
2R
2R
RFB
IOUT
GND
Figure 17. Equivalent R-2R DAC Circuit
When using an external I/V converter and the DAC8811 RFB resistor, the DAC output voltage is given by
Equation 1:
V OUT + *VREF CODE
65536
(1)
Each DAC code determines the 2R leg switch position to either GND or IOUT. Because the DAC output
impedance as seen looking into the IOUT terminal changes versus code, the external I/V converter noise gain will
also change. Because of this, the external I/V converter op amp must have a sufficiently low offset voltage such
that the amplifier offset is not modulated by the DAC IOUT terminal impedance change. External op amps with
large offset voltages can produce INL errors in the transfer function of the DAC8811 due to offset modulation
versus DAC code. For best linearity performance of the DAC8811, an op amp (OPA277) is recommended
(Figure 18). This circuit allows VREF swinging from -10 V to +10 V.
VDD
U1
VDD
VREF
DAC8811
RFB
U2 15 V
IOUT
V+
_
OPA277
GND
+
V−
−15 V
Figure 18. Voltage Output Configuration
8
Submit Documentation Feedback
VO
DAC8811
www.ti.com
SLAS411B – NOVEMBER 2004 – REVISED FEBRUARY 2007
THEORY OF OPERATION (continued)
SDI
D15 D14 D13 D12 D11 D10
D9
D8
D1
D0
CLK
t(DS)
t(CH)
t(CSS)
t(DH)
t(CSH)
t(CL)
CS
Figure 19. DAC8811 Timing Diagram
Table 2. Control Logic Truth Table (1)
CLK
CS
Serial Shift Register
DAC Register
X
H
No effect
Latched
↑+
L
Shift register data advanced one bit
Latched
X
H
No effect
Latched
X
↑+
Shift register data transferred to DAC register
New data loaded from serial register
(1)
↑+ Positive logic transition; X = Don't care
Table 7.1. Serial Input Register Data Format, Data Loaded MSB First
Bit
B15
(MSB)
B14
B13
B12
B11
B10
B9
B8
B7
B6
B5
B4
B3
B2
B1
B0
(LSB)
Data
D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
APPLICATION INFORMATION
Stability Circuit
For a current-to-voltage design (see Figure 20), the DAC8811 current output (IOUT) and the connection with the
inverting node of the op amp should be as short as possible and according to correct PCB layout design. For
each code change there is a step function. If the GBP of the op amp is limited and parasitic capacitance is
excessive at the inverting node then gain peaking is possible. Therefore, for circuit stability, a compensation
capacitor C1 (4 pF to 20 pF typ) can be added to the design, as shown in Figure 20.
VDD
C1
U1
VDD
VREF
VREF
GND
RFB
IOUT
−
VOUT
+
U2
Figure 20. Gain Peaking Prevention Circuit With Compensation Capacitor
Positive Voltage Output Circuit
As Figure 21 illustrates, in order to generate a positive voltage output, a negative reference is input to the
DAC8811. This design is suggested instead of using an inverting amp to invert the output due to tolerance
errors of the resistor. For a negative reference, VOUT and GND of the reference are level-shifted to a virtual
ground and a -2.5 V input to the DAC8811 with an op amp.
Submit Documentation Feedback
9
DAC8811
www.ti.com
SLAS411B – NOVEMBER 2004 – REVISED FEBRUARY 2007
APPLICATION INFORMATION (continued)
VDD
+2.5V Reference
VOUT
VIN
GND
VDD
VREF
−
+
RFB
C1
OPA277
DAC8811
−2.5V
IOUT
OPA277
−
+
VOUT
GND
0 3 VOUT 3 +2.5V
Figure 21. Positive Voltage Output Circuit
Bipolar Output Circuit
The DAC8811, as a 2-quadrant multiplying DAC, can be used to generate a unipolar output. The polarity of the
full-scale output IOUT is the inverse of the input reference voltage at VREF.
Some applications require full 4-quadrant multiplying capabilities or bipolar output swing. As shown in Figure 22,
external op amp U4 is added as a summing amp and has a gain of 2X that widens the output span to 5 V. A
4-quadrant multiplying circuit is implemented by using a 2.5-V offset of the reference voltage to bias U4.
According to the circuit transfer equation given in Equation 2, input data (D) from code 0 to full scale produces
output voltages of VOUT = -2.5 V to VOUT = +2.5 V.
V OUT +
ǒ32,D768 *1Ǔ
V REF
(2)
External resistance mismatching is the significant error in Figure 22.
10 kW
VDD
VDD
+2.5V
(+10V)
VREF
10 kW
C2
5 kW
−
RFB
C1
DAC8811
VOUT
U4
OPA277
−
IOUT
GND
+
+
U2
OPA277
−2.5V 3 VOUT 3 +2.5V
(−10V 3 VOUT 3 +10V)
Figure 22. Bipolar Output Circuit
Programmable Current Source Circuit
A DAC8811 can be integrated into the circuit in Figure 23 to implement an improved Howland current pump for
precise voltage to current conversions. Bidirectional current flow and high voltage compliance are two features of
the circuit. With a matched resistor network, the load current of the circuit is shown by Equation 3:
(R2)R3) ń R1
IL +
V REF D
R3
(3)
10
Submit Documentation Feedback
DAC8811
www.ti.com
SLAS411B – NOVEMBER 2004 – REVISED FEBRUARY 2007
APPLICATION INFORMATION (continued)
The value of R3 in the previous equation can be reduced to increase the output current drive of U3. U3 can
drive ±20 mA in both directions with voltage compliance limited up to 15 V by the U3 voltage supply. Elimination
of the circuit compensation capacitor C1 in the circuit is not suggested as a result of the change in the output
impedance ZO, according to Equation 4:
ZO +
R1ȀR3(R1)R2)
R1(R2Ȁ)R3Ȁ) * R1Ȁ(R2)R3)
(4)
As shown in Equation 4, with matched resistors, ZO is infinite and the circuit is optimum for use as a current
source. However, if unmatched resistors are used, ZO is positive or negative with negative output impedance
being a potential cause of oscillation. Therefore, by incorporating C1 into the circuit, possible oscillation
problems are eliminated. The value of C1 can be determined for critical applications; for most applications,
however, a value of several pF is suggested.
R24
15 kW
C1 10 pF
R14
150 kW
VDD
VDD
VREF
VREF
U2
OPA277
−
RFB
U1
DAC8811
+
R3
50 W
R2
15 kW
−
GND
VOUT
+
U2
OPA277
IOUT
R34
50 kW
R1
150 kW
IL
LOAD
Figure 23. Programmable Bidirectional Current Source Circuit
Cross-Reference
The DAC8811 has an industry-standard pinout. Table 3 provides the cross-reference information.
Table 3. Cross-Reference
PRODUCT
INL (LSB)
DNL (LSB)
SPECIFIED
TEMPERATURE
RANGE
DAC8811ICDGK
±1
±1
-40°C to +85°C
8-Lead MicroSOIC
MSOP-8
N/A
DAC8811IBDGK
±2
±1
-40°C to +85°C
8-Lead MicroSOIC
MSOP-8
AD5543BRM
DAC8811ICDRB
±1
±1
-40°C to +85°C
8-Lead Small Outline
SON-8
N/A
DAC8811IBDRB
±2
±1
-40°C to +85°C
8-Lead Small Outline
SON-8
N/A
N/A
±2
±1
-40°C to +85°C
8-Lead SOIC
SOIC-8
AD5543BR
PACKAGE
DESCRIPTION
PACKAGE
OPTION
Submit Documentation Feedback
CROSSREFERENCE PART
11
DAC8811
www.ti.com
SLAS411B – NOVEMBER 2004 – REVISED FEBRUARY 2007
Table 4. DAC8811 Revision History
Revision
Date
A
12/04
Description
Removed the Product Preview label.
Added information to the Features.
Added Output leakage current Data = 0000h, TA = TMAX in the Electrical Characteristics table.
Added Input high voltage for 2.7 V and 5 V in the Electrical Characteristics table.
Changed the values of the Power Requirements and the AC characteristics in the Electrical
Characteristics table.
B
10/06
Changed the ESD rating, HBM from 1500 to 4000 in the Absolute Maximum Ratings.
Revised Figure 8.
Added new paragraph to the Description text.
Added test condition to the AC Characteristics in the Electrical Characteristics table.
Added Table Note 3 to the Electrical Characteristics.
Added row to ABS MAX table, Corrected AC Characteristics section in Electrical Characteristics table
12
Submit Documentation Feedback
PACKAGE OPTION ADDENDUM
www.ti.com
11-Apr-2013
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
(2)
MSL Peak Temp
Op Temp (°C)
Top-Side Markings
(3)
(4)
DAC8811IBDGKR
ACTIVE
VSSOP
DGK
8
2500
Green (RoHS CU NIPDAUAG Level-2-260C-1 YEAR
& no Sb/Br)
-40 to 85
D11
DAC8811IBDGKRG4
ACTIVE
VSSOP
DGK
8
2500
Green (RoHS CU NIPDAUAG Level-2-260C-1 YEAR
& no Sb/Br)
-40 to 85
D11
DAC8811IBDGKT
ACTIVE
VSSOP
DGK
8
250
Green (RoHS CU NIPDAUAG Level-2-260C-1 YEAR
& no Sb/Br)
-40 to 85
D11
DAC8811IBDGKTG4
ACTIVE
VSSOP
DGK
8
250
Green (RoHS CU NIPDAUAG Level-2-260C-1 YEAR
& no Sb/Br)
-40 to 85
D11
DAC8811IBDRBT
ACTIVE
SON
DRB
8
250
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
-40 to 85
D11
DAC8811IBDRBTG4
ACTIVE
SON
DRB
8
250
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
-40 to 85
D11
DAC8811ICDGKR
ACTIVE
VSSOP
DGK
8
2500
Green (RoHS CU NIPDAUAG Level-2-260C-1 YEAR
& no Sb/Br)
-40 to 85
D11
DAC8811ICDGKRG4
ACTIVE
VSSOP
DGK
8
2500
Green (RoHS CU NIPDAUAG Level-2-260C-1 YEAR
& no Sb/Br)
-40 to 85
D11
DAC8811ICDGKT
ACTIVE
VSSOP
DGK
8
250
Green (RoHS CU NIPDAUAG Level-2-260C-1 YEAR
& no Sb/Br)
-40 to 85
D11
DAC8811ICDGKTG4
ACTIVE
VSSOP
DGK
8
250
Green (RoHS CU NIPDAUAG Level-2-260C-1 YEAR
& no Sb/Br)
-40 to 85
D11
DAC8811ICDRBT
ACTIVE
SON
DRB
8
250
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
-40 to 85
D11
DAC8811ICDRBTG4
ACTIVE
SON
DRB
8
250
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
-40 to 85
D11
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Addendum-Page 1
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
11-Apr-2013
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a
continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
24-Apr-2013
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
DAC8811IBDGKR
VSSOP
DGK
8
2500
330.0
12.4
5.3
3.4
1.4
8.0
12.0
Q1
DAC8811IBDGKT
VSSOP
DGK
8
250
330.0
12.4
5.3
3.4
1.4
8.0
12.0
Q1
DAC8811IBDRBT
SON
DRB
8
250
180.0
12.4
3.3
3.3
1.1
8.0
12.0
Q2
DAC8811ICDGKR
VSSOP
DGK
8
2500
330.0
12.4
5.3
3.4
1.4
8.0
12.0
Q1
DAC8811ICDGKT
VSSOP
DGK
8
250
330.0
12.4
5.3
3.4
1.4
8.0
12.0
Q1
DAC8811ICDRBT
SON
DRB
8
250
180.0
12.4
3.3
3.3
1.1
8.0
12.0
Q2
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
24-Apr-2013
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
DAC8811IBDGKR
VSSOP
DGK
8
2500
366.0
364.0
50.0
DAC8811IBDGKT
VSSOP
DGK
8
250
366.0
364.0
50.0
DAC8811IBDRBT
SON
DRB
8
250
210.0
185.0
35.0
DAC8811ICDGKR
VSSOP
DGK
8
2500
366.0
364.0
50.0
DAC8811ICDGKT
VSSOP
DGK
8
250
366.0
364.0
50.0
DAC8811ICDRBT
SON
DRB
8
250
210.0
185.0
35.0
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation
www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom
www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Applications Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2013, Texas Instruments Incorporated