White Electronic Designs WED2EG472512V-D2 ADVANCED* 16MB (4x512Kx72) SYNC BURST PIPELINE, DUAL KEY DIMM FEATURES DESCRIPTION 4x512Kx72 Synchronous Burst Pipeline Architecture; Dual Cycle Deselect Linear and Sequential Burst Support via MODE pin Clock Controlled Registered Module Enable (EM#) Clock Controlled Registered Bank Enables (E1#, E2#, E3#, E4#) Clock Controlled Byte Write Mode Enable (BWE#) Clock Controlled Byte Write Enables (BW1#-BW8#) The WED2EG472512V is a Synchronous/Synchronous Burst SRAM, 84 position Dual Key; Double High DIMM (168 contacts) Module, organized as 4x512Kx72. The Module contains sixteen (16) Synchronous Burst RAM devices, packaged in the industry standard JEDEC 14mmx20mm TQFP placed on a Multilayer FR4 Substrate. The Module Architecture is defined as a Sync/SyncBurst, Pipeline, with support for either linear or sequential burst. This Module provides high performance, 3-1-1-1 accesses when used in Burst Mode. Clock Controlled Registered Address Clock Controlled Registered Global Write (GW#) Asynchronous Output Enable (G#) Internally Self-Timed Write Individual Bank Sleep Mode Enables (ZZ1, ZZ2, ZZ3, ZZ4) Gold Lead Finish 3.3V ± 10% Operation Frequency(s): 200, 166, 150 and 133MHZ Access Apeed(s): tKHQV = 3.0, 3.5, 3.7 and 4.0ns Common Data I/O High Capacitance (30pF) Drive, at Rated Access Speed Single Total Array Clock Multiple VCC and GND for Improved Noise Immunity Synchronous Only operations are performed via strapping ADSC# Low, and ADSP#/ADV# High, which provides for Ultra Fast Accesses in Read Mode while providing for internally self-timed Early Writes. Synchronous/Synchronous Burst operations are in relation to an externally supplied clock, Registered Address, Registered Global Write, egistered Enables as well as an Asynchronous Output Enable. This module has been defined with full flexibility, which allowes individual control of each of the eight bytes, as well as Quad Words in both Read and Write Operations. * This product is under development, is not qualified or characterized and is subject to change or cancellation without notice. White Electronic Designs Corp. reserves the right to change products or specifications without notice. Jan, 2000 Rev. A 1 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com White Electronic Designs WED2EG472512V-D2 ADVANCED PIN CONFIGURATION Pin Front Pin Front Pin Front Pin Back Pin Back Pin Back 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 VSS A0 A16 A2 A14 VCC A4 A12 A6 A10 VSS A8 RFU E4# E2# VSS MODE EM# GW# RFU VCC BW4# BW3# BW8# BW7# ADSC# ADSP# VSS 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 NC VCC DQ0 DQ1 DQ2 DQ3 VSS ZZ1 VCC DQ8 DQ9 DQ10 DQ11 VSS NC VCC DQ16 DQ17 DQ18 DQ19 VSS ZZ2 VCC DQ24 DQ25 DQ26 DQ27 VSS 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 NC VCC DQ32 DQ33 DQ34 DQ35 VSS ZZ3 VCC DQ40 DQ41 DQ42 DQ43 VCC NC VCC DQ48 DQ49 DQ50 DQ51 VSS ZZ4 VCC DQ56 DQ57 DQ58 DQ59 VSS 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 VSS A17 A1 A15 A3 VCC A13 A5 A11 A7 VSS A9 A18 E1# E3# VSS CK VSS G# BWE# VCC BW2# BW1# BW6# BW5# VSS ADV# VSS 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 DQP0 VCC DQ7 DQ6 DQ5 DQ4 VSS DQP1 VCC DQ15 DQ14 DQ13 DQ12 VSS DQP2 VCC DQ23 DQ22 DQ21 DQ20 VSS DQP3 VCC DQ31 DQ30 DQ29 DQ28 VSS 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 DQP4 VCC DQ39 DQ38 DQ37 DQ36 VSS DQP5 VCC DQ47 DQ46 DQ45 DQ44 VSS DQP6 VCC DQ55 DQ54 DQ53 DQ52 VSS DQP7 VCC DQ63 DQ62 DQ61 DQ60 VSS PIN DESCRIPTION DQ0 - DQ63 DQP0 - DQP7 A0 - A18 EM# E1#, E2#, E3#, E4# BWE# BW1# - BW8# CK GW# G# ZZ1, ZZ2, ZZ3, ZZ4 VCC VSS Input / Output Bus Parity Bits Address Bus Module Enable Synchronous Bank Enables Byte Write Mode Enable Byte Write Enables Array Clock Synchronous Global Write Enable Asynchronous Output Enable Bank Sleep Mode Enables 3.3V Power Supply Ground White Electronic Designs Corp. reserves the right to change products or specifications without notice. Jan, 2000 Rev. A 2 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com White Electronic Designs WED2EG472512V-D2 ADVANCED FUNCTIONAL BLOCK DIAGRAM ADDR BW8# BW7# BW6# BW5# BW4# BW3# BW2# BW1# BWE# E4# E3# E2# E1# BW8# BW7# BW6# BW5# BW4# BW3# BW2# BW1# BWE# E4# E3# E2# E1# ADV# ADV# BW4# BW3# BW2# BW1# BWE# E1# ZZ1 BW4# BW3# BW2# BW1# BWE# E2# ZZ2 512K x 18 SBPL DCD GW# G# ADSP# ADSC# 512K x 18 SBPL DCD ADSP# ADSC# ADV# ADV# BW4# BW3# BW2# BW1# BWE# E3# ZZ3 512K x 18 SBPL DCD 512K x 18 SBPL DCD GW# GW# G# G# ADSP# ADSC# 512K x 18 SBPL DCD 512K x 18 SBPL DCD BW4# BW3# BW2# BW1# BWE# E4# ZZ4 512K x 18 SBPL DCD GW# G# ADSP# ADSC# 512K x 18 SBPL DCD Data (DQ) GW# G# MODE ADSP# ADSC# ADV# BW8# BW7# BW6# BW5# BWE# E1# ZZ1 GW# G# ZZ1 ZZ2 512K x 18 SBPL DCD BW8# BW7# BW6# BW5# BWE# E2# ZZ2# ZZ3 ADSP# ADSC# ZZ4 ADV# 512K x 18 SBPL DCD BW8# BW7# BW6# BW5# BWE# E3# ZZ3 512K x 18 SBPL DCD 512K x 18 SBPL DCD GW# G# ADSP# ADSC# BW8# BW7# BW6# BW5# BWE# E4# ZZ4 GW# G# 512K x 18 SBPL DCD 512K x 18 SBPL DCD ADSP# ADSC# ADV# ADV# 512K x 18 SBPL DCD GW# G# ADSP# ADSC# 512K x 18 SBPL DCD ADV# CK U1 -U8 EQUAL LENGTH NET ROUTES White Electronic Designs Corp. reserves the right to change products or specifications without notice. Jan, 2000 Rev. A 3 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com White Electronic Designs WED2EG472512V-D2 ADVANCED SYNC BURST - TRUTH TABLE Operation E1# E2# E3# E4# ADSP# ADSC# ADV# GW# G# CK DQ Addr. Used None H X X L X X X L-H High-Z Deselected Cycle, Power Down; Bank 2 X H X L X X X L-H High-Z None Read Cycle, Begin Burst; Bank 1 L H L X X X L L-H Q External Read Cycle, Begin Burst; Bank 1 L H L X X X H L-H High-Z External Read Cycle, Begin Burst; Bank 2 H L L X X X L L-H Q External Read Cycle, Begin Burst; Bank 2 H L L X X X H L-H High-Z External Write Cycle, Begin Burst; Bank 1 L H H L X L X L-H D External Write Cycle, Begin Burst; Bank 2 H L H L X L X L-H D External Read Cycle, Begin Burst; Bank 1 L H H L X H L L-H Q External Read Cycle, Begin Burst; Bank 1 L H H L X H H L-H High-Z External Read Cycle, Begin Burst; Bank 2 H L H L X H L L-H Q External Read Cycle, Begin Burst; Bank 2 H L H L X H H L-H High-Z External Read Cycle, Continue Burst; Bank 1 X H X H L H L L-H Q Next Read Cycle, Continue Burst; Bank 1 X H X H L H H L-H High-Z Next Read Cycle, Continue Burst; Bank 2 H X X H L H L L-H Q Next Read Cycle, Continue Burst; Bank 2 H X X H L H H L-H High-Z Next Read Cycle, Continue Burst; Bank 1 H H X H L H L L-H Q Next Read Cycle, Continue Burst; Bank 1 H H X H L H H L-H High-Z Next Read Cycle, Continue Burst; Bank 2 H H X H L H L L-H Q Next Read Cycle, Continue Burst; Bank 2 H H X H L H H L-H High-Z Next Write Cycle, Continue Burst; Bank 1 X H H H L L X L-H D Next Write Cycle, Continue Burst; Bank 1 H H X H L L X L-H D Next Write Cycle, Continue Burst; Bank 2 H X H H L L X L-H D Next Write Cycle, Continue Burst; Bank 2 H H X H L L X L-H D Next Read Cycle, Suspend Burst; Bank 1 X H H H H H L L-H Q Current Read Cycle, Suspend Burst; Bank 1 X H H H H H H L-H High-Z Current Read Cycle, Suspend Burst; Bank 2 H X H H H H L L-H Q Current Read Cycle, Suspend Burst; Bank 2 H X H H H H H L-H High-Z Current Read Cycle, Suspend Burst; Bank 1 H H X H H H L L-H Q Current Read Cycle, Suspend Burst; Bank 1 H H X H H H H L-H High-Z Current Read Cycle, Suspend Burst; Bank 2 H H X H H H L L-H Q Current Read Cycle, Suspend Burst; Bank 2 H H X H H H H L-H High-Z Current Write Cycle, Suspend Burst; Bank 1 X H H H H L X L-H D Current Write Cycle, Suspend Burst; Bank 1 H H X H H L X L-H D Current Write Cycle, Suspend Burst; Bank 2 H X H H H L X L-H D Current Write Cycle, Suspend Burst; Bank 2 H H X H H L X L-H D Current No te A Deselected Cycle, Power Down; Bank 1 Note A : All truth Table Functions Repeat for Bank 3 (E3#)and Bank 4 (E4#). White Electronic Designs Corp. reserves the right to change products or specifications without notice. Jan, 2000 Rev. A 4 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com White Electronic Designs WED2EG472512V-D2 ADVANCED ABSOLUTE MAXIMUM RATINGS* Voltage on VCC Relative to VSS VIN Storage Temperature Operating Temperature (Commercial) Operating Temperature (Industrial) Short Circuit Output Current RECOMMENDED DC OPERATING CONDITIONS -0.3V to +4.6V -0.3V to VCC +0.5V -55°C to +125°C 0°C to +70°C -40°C to +85°C 100mA * Stress greater than those listed under "Absolute Maxamin Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may effect reliability Parameter Sym Min Typ Max Units Supply Voltage VCC 3.3 3.3 3.6 V Supply Voltage VSS 0 0 0 V Input High VIH 2.0 3.0 VCC + 0.3 V Input Low VIL -0.3 0 0.3 V Input Leakage ILI -2 1 3 µA Output Leakage ILO -2 1 2 µA SYNCHRONOUS ONLY - TRUTH TABLE Operation Synchronous Write - Bank 1 Synchronous Read - Bank 1 Synchronous Write - Bank 2 Synchronous Read - Bank 2 Synchronous Write - Bank 3 Synchronous Read - Bank 3 Synchronous Write - Bank 4 Synchronous Read - Bank 4 Snooze Mode E1# L L H H H H H H X E2# H H L L H H H H X E3# H H H H L L H H X E4# H H H H H H L L X GW# L H L H L H L H X G# H L H L H L H L X ZZ L L L L L L L L H CK ↑ ↑ ↑ ↑ ↑ ↑ ↑ ↑ X DQ High-Z High-Z High-Z High-Z High-Z DC ELECTRICAL CHARACTERISTICS READ CYCLE Description Sym Typ Max Power Supply Current Power Supply Current Device Selected, No Operation Snooze Mode CMOS Standby Clock Running-Deselect ICC1 ICC 1.8 875 5.0 2.6 1.8 6.0 2.4 1.8 6.5 2.3 1.3 7.0 2.2 1.3 A A ICCZZ ICC3 ICCK 270 500 900 350 700 1.1 350 700 1.1 350 700 1.0 350 700 1.0 mA mA A AC TEST LOAD DQ Output Units AC TEST CONDITIONS Input Pulse Levels Input and Output Timing Ref. Output test Equivalencies Z0 = 50Ω RL = 50Ω VSS to 3.0V 1.25V see figure at left VL = 1.25V Output Test Equivalencies White Electronic Designs Corp. reserves the right to change products or specifications without notice. Jan, 2000 Rev. A 5 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com White Electronic Designs WED2EG472512V-D2 ADVANCED SYNC-BURST READ CYCLE PARAMETERS Description Sym Frequency Clock Cycle Time Clock High Time Clock Low Time Clock to Output Valid Clock to Output Invalid Clock to Output Low-Z Clock Enable to Output Valid Clock Enable to Output Low-Z Clock Enable to Output High-Z Address Setup Bank Enable Setup Address Hold Bank Enable Hold fMAX tKC tKH tKL tKQ tKQX tKQLZ tOEQ tOELZ tOEHZ tS tS tH tH 3.0ns Min 3.5ns Max 200 Min 5.0 2 2 3.7ns Max 160 6.0 2.4 2.4 4 2.5 1.5 1.5 0.5 0.5 Max 133 3.7 1.25 0 1.25 0 4 3.5 1.5 1.5 0.5 0.5 Min 7.0 3 3 3.5 1.25 0 1.25 0 3 4.0ns Max 150 6.5 2.5 2.5 3 1.25 0 1.25 0 Min 4 1.25 0 1.25 0 5 3.5 1.8 1.8 0.5 0.5 4 2.0 2.0 0.5 0.5 Units MHZ ns ns ns ns ns ns ns ns ns ns ns ns ns SYNC-BURST WRITE CYCLE PARAMETERS Description Sym 3.0ns Min Frequency Clock Cycle Time Clock High Time Clock Low Time Address Setup Address Hold Bank Enable Setup bank Enable Hold Global Write Enable Setup Global Write Enable Hold Data Setup Data Hold fMAX tKC tKH tKL tS tH tS tH tS tH tS tH 3.5ns Max 200 Min 5.0 2 2 1.5 0.5 1.5 0.5 1.5 0.5 1.5 0.5 3.7ns Max 166 6.0 2.4 2.4 1.5 0.5 1.5 0.5 1.5 0.5 1.5 0.5 Min 6.5 2.7 2.7 1.8 0.5 1.8 0.5 1.8 0.5 1.8 0.5 4.0ns Max 150 Min 7.0 3 3 2.0 0.5 1.8 0.5 1.8 0.5 1.8 0.5 Units Max 133 MHZ ns ns ns ns ns ns ns ns ns ns ns White Electronic Designs Corp. reserves the right to change products or specifications without notice. Jan, 2000 Rev. A 6 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com White Electronic Designs WED2EG472512V-D2 ADVANCED SYNC-BURST READ CYCLE tKC tKH tKL CK tS ADSP# tH ADSC# tS Ax A1 A2 tH BWx#, BWE#, GW# EM#, E# tS ADV# tH G# tOEQ tKQ tKQLZ DQx tKQ tOELZ Q(A1) Q(A2) Q(A2+1) Q(A2+2) Q(A2+3) Q(A2) Q(A2+1) Burst Read Single Read White Electronic Designs Corp. reserves the right to change products or specifications without notice. Jan, 2000 Rev. A 7 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com White Electronic Designs WED2EG472512V-D2 ADVANCED SYNC-BURST WRITE CYCLE CK tS ADSP# tH ADSC# tS A1 Ax A2 A3 tH BWx#, BWE# GW# EM#, E# tS ADV# tH G# tOEHZ tKQX DQx Q D(A1) D(A2) D(A2+1) D(A2+1) D(A2+2) Burst Write Single Write D(A2+3) D(A3) D(A3+1) D(A3+2) Burst Write White Electronic Designs Corp. reserves the right to change products or specifications without notice. Jan, 2000 Rev. A 8 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com White Electronic Designs WED2EG472512V-D2 ADVANCED SYNC-BURST READ/WRITE CYCLE CK tS ADSP# tH ADSC# tS Ax A1 A2 A3 A4 A5 tH BWx#, BWE#, GW# EM#, E# ADV# G# DQx Q(A1) Single Read Q(A2) D(A3) Q(A4) Q(A4+1) Burst Read Single Write Q(A4+2) D(A5) D(A5+1) Burst Write White Electronic Designs Corp. reserves the right to change products or specifications without notice. Jan, 2000 Rev. A 9 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com White Electronic Designs WED2EG472512V-D2 ADVANCED PACKAGE DIMENSIONS: 168 DUAL KEY DIMM 0.195 MAX. 5.255 MAX. 0.157 (2x) 195 1.500 MAX. 0.700 P1 0.078 (2X) 0.450 0.575 0.350 0.925 0.050 TYP. 0.250 1.450 0.225 MIN. 2.150 0.125 1.700 ALL DIMENSIONS ARE IN INCHES ORDERING INFORMATION Part Number WED2EG472512V5D2 WED2EG472512V6D2 WED2EG472512V65D2 WED2EG472512V7D2 Configuration 16MB (4 x 512K x 72) 16MB (4 x 512K x 72) 16MB (4 x 512K x 72) 16MB (4 x 512K x 72) Description Sync-Burst Pipeline Sync-Burst Pipeline Sync-Burst Pipeline Sync-Burst Pipeline Voltage (V) 3.3 3.3 3.3 3.3 Frequency 200MHZ 166MHZ 150MHZ 133MHZ Package 168 Dual Key DIMM 168 Dual Key DIMM 168 Dual Key DIMM 168 Dual Key DIMM White Electronic Designs Corp. reserves the right to change products or specifications without notice. Jan, 2000 Rev. A 10 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com