PMN49EN N-channel TrenchMOS logic level FET Rev. 01 — 13 April 2007 Product data sheet 1. Product profile 1.1 General description Logic level N-channel enhancement mode Field-Effect Transistor (FET) in a plastic package using TrenchMOS technology. 1.2 Features n Logic level threshold n Fast switching 1.3 Applications n Battery management n High-speed switching 1.4 Quick reference data n VDS ≤ 30 V n RDSon ≤ 47 mΩ n ID ≤ 4.6 A n QGD = 1.6 nC (typ) 2. Pinning information Table 1. Pinning Pin Description 1, 2, 5, 6 drain (D) 3 gate (G) 4 source (S) Simplified outline Symbol 6 5 4 1 2 3 D G SOT457 (TSOP6) mbb076 S PMN49EN NXP Semiconductors N-channel TrenchMOS logic level FET 3. Ordering information Table 2. Ordering information Type number PMN49EN Package Name Description Version SC-74 plastic surface-mounted package (TSOP6); 6 leads SOT457 4. Limiting values Table 3. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol Parameter Conditions Min Max Unit VDS drain-source voltage 25 °C ≤ Tj ≤ 150 °C - 30 V VDGR drain-gate voltage (DC) 25 °C ≤ Tj ≤ 150 °C; RGS = 20 kΩ - 30 V VGS gate-source voltage - ±20 V ID drain current Tsp = 25 °C; VGS = 10 V; see Figure 2 and 3 - 4.6 A Tsp = 100 °C; VGS = 10 V; see Figure 2 - 2.9 A IDM peak drain current Tsp = 25 °C; pulsed; tp ≤ 10 µs; see Figure 3 - 18.4 A Ptot total power dissipation Tsp = 25 °C; see Figure 1 - 1.75 W Tstg storage temperature −55 +150 °C Tj junction temperature −55 +150 °C Source-drain diode IS source current Tsp = 25 °C - 1.4 A ISM peak source current Tsp = 25 °C; pulsed; tp ≤ 10 µs - 5.6 A PMN49EN_1 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 01 — 13 April 2007 2 of 12 PMN49EN NXP Semiconductors N-channel TrenchMOS logic level FET 03aa17 120 03aa25 120 Ider (%) Pder (%) 80 80 40 40 0 0 0 50 100 150 Tsp (°C) 200 0 P tot P der = ------------------------ × 100 % P tot ( 25°C ) 50 100 150 200 ID I der = -------------------- × 100 % I D ( 25°C ) Fig 1. Normalized total power dissipation as a function of solder point temperature Fig 2. Normalized continuous drain current as a function of solder point temperature 003aab227 102 ID (A) Tsp (°C) Limit RDSon = VDS / ID tp = 10 µ s 10 100 µ s 1 ms 1 10 ms DC 100 ms 10-1 10-2 10-1 1 10 102 VDS (V) Tsp = 25 °C; IDM is single pulse Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage PMN49EN_1 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 01 — 13 April 2007 3 of 12 PMN49EN NXP Semiconductors N-channel TrenchMOS logic level FET 5. Thermal characteristics Table 4. Thermal characteristics Symbol Parameter thermal resistance from junction to solder point Rth(j-sp) Conditions Min Typ Max Unit see Figure 4 - - 70 K/W 003aab596 102 Zth(j-sp) (K/W) δ = 0.5 0.2 10 0.1 0.05 0.02 δ= P 1 single pulse t tp T -1 10 10-5 tp T 10-4 10-3 10-2 10-1 1 tp (s) 10 Fig 4. Transient thermal impedance from junction to solder point as a function of pulse duration PMN49EN_1 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 01 — 13 April 2007 4 of 12 PMN49EN NXP Semiconductors N-channel TrenchMOS logic level FET 6. Characteristics Table 5. Characteristics Tj = 25 °C unless otherwise specified. Symbol Parameter Conditions Min Typ Max Unit Tj = 25 °C 30 - - V Tj = −55 °C 27 - - V Static characteristics V(BR)DSS drain-source breakdown voltage VGS(th) IDSS gate-source threshold voltage drain leakage current ID = 250 µA; VGS = 0 V ID = 1 mA; VDS = VGS; see Figure 9 and 10 Tj = 25 °C 1 1.5 2 V Tj = 150 °C 0.6 - - V Tj = −55 °C - - 2.2 V VDS = 30 V; VGS = 0 V Tj = 25 °C - - 1 µA Tj = 150 °C - - 100 µA IGSS gate leakage current VGS = ±20 V; VDS = 0 V - 10 100 nA RG gate resistance f = 1 MHz; VGSS(AC) = 150 mV - 1.9 - Ω RDSon drain-source on-state resistance VGS = 10 V; ID = 2 A; see Figure 6 and 8 Tj = 25 °C - 40 47 mΩ Tj = 150 °C - 68 80 mΩ VGS = 4.5 V; ID = 1.5 A; see Figure 6 and 8 - 49 60 mΩ ID = 3 A; VDS = 15 V; VGS = 4.5 V; see Figure 11 and 12 - 8.8 - nC - 1.1 - nC - 1.6 - nC - 2.83 - V - 350 - pF - 100 - pF - 64.1 - pF Dynamic characteristics QG(tot) total gate charge QGS gate-source charge QGD gate-drain charge VGS(pl) gate-source plateau voltage Ciss input capacitance Coss output capacitance Crss reverse transfer capacitance VGS = 0 V; VDS = 30 V; f = 1 MHz; see Figure 14 Ciss input capacitance VGS = 0 V; VDS = 0 V; f = 1 MHz - 570 - pF td(on) turn-on delay time VDS = 15 V; RL = 15 Ω; VGS = 10 V; RG = 6 Ω - 4.1 - ns tr rise time - 4.3 - ns td(off) turn-off delay time - 12.9 - ns tf fall time - 4.9 - ns 1.2 V Source-drain diode VSD source-drain voltage IS = 1.5 A; VGS = 0 V; see Figure 13 - 0.79 trr reverse recovery time IS = 2 A; dIS/dt = −100 A/µs; VGS = 0 V - 19.25 - ns Qr recovered charge - 0.73 nC PMN49EN_1 Product data sheet - © NXP B.V. 2007. All rights reserved. Rev. 01 — 13 April 2007 5 of 12 PMN49EN NXP Semiconductors N-channel TrenchMOS logic level FET 003aab598 10 003aab599 200 10 6 5 4.5 4 3 ID (A) RDSon (mΩ) 3.5 150 7.5 VGS (V) = 3.5 100 5 4 4.5 VGS (V) = 3 50 2.5 10 0 0 0 0.25 0.5 0.75 VDS (V) 0 1 Tj = 25 °C 5 7.5 ID (A) 10 Tj = 25 °C Fig 5. Output characteristics: drain current as a function of drain-source voltage; typical values Fig 6. Drain-source on-state resistance as a function of drain current; typical values 003aab600 10 ID (A) 2.5 03al52 3 VDS > ID x RDSon a 8 2 5 Tj = 150 °C 25 °C 1 3 0 0 1 2 3 VGS (V) 4 0 -60 0 60 120 Tj (°C) 180 R DSon a = ----------------------------R DSon ( 25°C ) Fig 7. Transfer characteristics: drain current as a function of gate-source voltage; typical values Fig 8. Normalized drain-source on-state resistance factor as a function of junction temperature PMN49EN_1 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 01 — 13 April 2007 6 of 12 PMN49EN NXP Semiconductors N-channel TrenchMOS logic level FET 03aa33 2.5 VGS(th) (V) 2 1.5 03aa36 10-1 ID (A) max 10-2 typ 10-3 min max 10-4 min 1 typ 10-5 0.5 0 -60 10-6 0 60 120 Tj (°C) 180 0 1 2 VGS (V) 3 Tj = 25 °C; VDS = 5 V ID = 1 mA; VDS = VGS Fig 9. Gate-source threshold voltage as a function of junction temperature Fig 10. Sub-threshold drain current as a function of gate-source voltage 003aab597 10 ID = 3 A Tj = 25 °C VGS (V) VDS 7.5 ID 15 V 5 VGS(pl) VDS =19 V VGS(th) 2.5 VGS QGS1 QGS2 QGS 0 0 2.5 5 7.5 QG (nC) 10 003aaa508 Fig 11. Gate-source voltage as a function of gate charge; typical values Fig 12. Gate charge waveform definitions PMN49EN_1 Product data sheet QGD QG(tot) © NXP B.V. 2007. All rights reserved. Rev. 01 — 13 April 2007 7 of 12 PMN49EN NXP Semiconductors N-channel TrenchMOS logic level FET 003aab601 10 003aab602 103 IS (A) C (pF) 7.5 Ciss 102 5 150 °C Coss Tj = 25 °C Crss 2.5 0 0 0.3 0.6 0.9 VSD (V) 1.2 Tj = 25 °C and 150 °C; VGS = 0 V 10 10-1 10 VDS (V) 102 VGS = 0 V; f = 1 MHz Fig 13. Source current as a function of source-drain voltage; typical values Fig 14. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values PMN49EN_1 Product data sheet 1 © NXP B.V. 2007. All rights reserved. Rev. 01 — 13 April 2007 8 of 12 PMN49EN NXP Semiconductors N-channel TrenchMOS logic level FET 7. Package outline Plastic surface-mounted package (TSOP6); 6 leads D SOT457 E B y A HE 6 X v M A 4 5 Q pin 1 index A A1 c 1 2 3 Lp bp e w M B detail X 0 1 2 mm scale DIMENSIONS (mm are the original dimensions) UNIT A A1 bp c D E e HE Lp Q v w y mm 1.1 0.9 0.1 0.013 0.40 0.25 0.26 0.10 3.1 2.7 1.7 1.3 0.95 3.0 2.5 0.6 0.2 0.33 0.23 0.2 0.2 0.1 OUTLINE VERSION REFERENCES IEC JEDEC SOT457 JEITA SC-74 EUROPEAN PROJECTION ISSUE DATE 05-11-07 06-03-16 Fig 15. Package outline SOT457 (TSOP6) PMN49EN_1 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 01 — 13 April 2007 9 of 12 PMN49EN NXP Semiconductors N-channel TrenchMOS logic level FET 8. Revision history Table 6. Revision history Document ID Release date Data sheet status Change notice Supersedes PMN49EN_1 20070413 Product data sheet - - PMN49EN_1 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 01 — 13 April 2007 10 of 12 PMN49EN NXP Semiconductors N-channel TrenchMOS logic level FET 9. Legal information 9.1 Data sheet status Document status[1][2] Product status[3] Definition Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. [1] Please consult the most recently issued document before initiating or completing a design. [2] The term ‘short data sheet’ is explained in section “Definitions”. [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. 9.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. 9.3 Disclaimers General — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. 9.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. TrenchMOS — is a trademark of NXP B.V. 10. Contact information For additional information, please visit: http://www.nxp.com For sales office addresses, send an email to: [email protected] PMN49EN_1 Product data sheet © NXP B.V. 2007. All rights reserved. Rev. 01 — 13 April 2007 11 of 12 PMN49EN NXP Semiconductors N-channel TrenchMOS logic level FET 11. Contents 1 1.1 1.2 1.3 1.4 2 3 4 5 6 7 8 9 9.1 9.2 9.3 9.4 10 11 Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . 1 General description. . . . . . . . . . . . . . . . . . . . . . 1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Quick reference data. . . . . . . . . . . . . . . . . . . . . 1 Pinning information . . . . . . . . . . . . . . . . . . . . . . 1 Ordering information . . . . . . . . . . . . . . . . . . . . . 2 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 2 Thermal characteristics. . . . . . . . . . . . . . . . . . . 4 Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 9 Revision history . . . . . . . . . . . . . . . . . . . . . . . . 10 Legal information. . . . . . . . . . . . . . . . . . . . . . . 11 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 11 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Contact information. . . . . . . . . . . . . . . . . . . . . 11 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2007. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: [email protected] Date of release: 13 April 2007 Document identifier: PMN49EN_1