IRFI740GLC, SiHFI740GLC Vishay Siliconix Power MOSFET FEATURES PRODUCT SUMMARY VDS (V) • • • • • Ultra Low Gate Charge Reduced Gate Drive Requirement Enhanced 30 V VGS Rating Isolated Package High Voltage Isolation = 2.5 kVRMS (t = 60 s, f = 60 Hz) • Sink to Lead Creepage Distance = 4.8 mm • Repetitive Avalanche Rated • Lead (Pb)-free Available 400 RDS(on) (Ω) VGS = 10 V 0.55 Qg (Max.) (nC) 39 Qgs (nC) 10 Qgd (nC) 19 Configuration Single D TO-220 FULLPAK Available RoHS* COMPLIANT DESCRIPTION This new series of low charge Power MOSFETs achieve significantly lower gate charge over conventional MOSFETs. Utilizing advanced Power MOSFETs technology, the device improvements allow for reduced gate drive requirements, faster switching speeds and increased total system savings. These device improvements combined with the proven ruggedness and reliability that are characteristic of Power MOSFETs offer the designer a new standard in power transistors for switching applications. The TO-220 Fullpak eliminates the need for additional insulating hardware. The moulding compound used provides a high isolation capability and low thermal resistance between the tab and external heatsink. G S G D S N-Channel MOSFET ORDERING INFORMATION Package TO-220 FULLPAK IRFI740GLCPbF SiHFI740GLC-E3 IRFI740GLC SiHFI740GLC Lead (Pb)-free SnPb ABSOLUTE MAXIMUM RATINGS TC = 25 °C, unless otherwise noted PARAMETER Drain-Source Voltage Gate-Source Voltage SYMBOL VDS VGS Continuous Drain Current VGS at 10 V TC = 25 °C TC = 100 °C ID Currenta Pulsed Drain Linear Derating Factor Single Pulse Avalanche Energyb Repetitive Avalanche Currenta Repetitive Avalanche Energya Maximum Power Dissipation Peak Diode Recovery dV/dtc Operating Junction and Storage Temperature Range Soldering Recommendations (Peak Temperature) Mounting Torque IDM TC = 25 °C EAS IAR EAR PD dV/dt TJ, Tstg for 10 s 6-32 or M3 screw LIMIT 400 ± 30 5.7 3.6 23 0.32 310 5.7 4.0 40 4.0 - 55 to + 150 300d 10 1.1 UNIT V A W/°C mJ A mJ W V/ns °C lbf · in N·m Notes a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11). b. VDD = 50 V, starting TJ = 25 °C, L = 16 mH, RG = 25 Ω, IAS = 5.7 A (see fig. 12). c. ISD ≤ 10 A, dI/dt ≤ 120 A/µs, VDD ≤ VDS, TJ ≤ 150 °C. d. 1.6 mm from case. * Pb containing terminations are not RoHS compliant, exemptions may apply Document Number: 91155 S-Pending-Rev. A, 16-Jun-08 WORK-IN-PROGRESS www.vishay.com 1 IRFI740GLC, SiHFI740GLC Vishay Siliconix THERMAL RESISTANCE RATINGS PARAMETER SYMBOL TYP. MAX. Maximum Junction-to-Ambient RthJA - 65 Maximum Junction-to-Case (Drain) RthJC - 3.1 UNIT °C/W SPECIFICATIONS TJ = 25 °C, unless otherwise noted PARAMETER SYMBOL TEST CONDITIONS MIN. TYP. MAX. UNIT VDS VGS = 0 V, ID = 250 µA 400 - - V ΔVDS/TJ Reference to 25 °C, ID = 1 mA - 0.76 - V/°C VGS(th) VDS = VGS, ID = 250 µA 2.0 - 4.0 V nA Static Drain-Source Breakdown Voltage VDS Temperature Coefficient Gate-Source Threshold Voltage Gate-Source Leakage IGSS Zero Gate Voltage Drain Current Drain-Source On-State Resistance Forward Transconductance IDSS RDS(on) gfs VGS = ± 20 V - - ± 100 VDS = 400 V, VGS = 0 V - - 25 VDS = 320 V, VGS = 0 V, TJ = 125 °C - - 250 - - 0.55 Ω 3.0 - - S ID = 3.4 Ab VGS = 10 V VDS = 50 V, ID = 6.0 Ab µA Dynamic Input Capacitance Ciss Output Capacitance Coss Reverse Transfer Capacitance Crss Drain to Sink Capacitance C Total Gate Charge Qg Gate-Source Charge Qgs VGS = 0 V, VDS = 25 V, f = 1.0 MHz, see fig. 5 f = 1.0 MHz VGS = 10 V ID = 10 A, VDS = 320 V, see fig. 6 and 13b - 1100 - - 190 - - 18 - - 12 - - - 39 - - 10 Gate-Drain Charge Qgd - - 19 Turn-On Delay Time td(on) - 11 - - 31 - - 25 - - 20 - - 4.5 - - 7.5 - - - 5.7 Rise Time tr Turn-Off Delay Time td(off) Fall Time VDD = 200 V, ID = 10 A, RG = 9.1Ω, RD= 20 Ω, see fig. 10b tf Internal Drain Inductance LD Internal Source Inductance LS Between lead, 6 mm (0.25") from package and center of die contact D pF nC ns nH G S Drain-Source Body Diode Characteristics Continuous Source-Drain Diode Current Pulsed Diode Forward Currenta Body Diode Voltage IS ISM VSD Body Diode Reverse Recovery Time trr Body Diode Reverse Recovery Charge Qrr Forward Turn-On Time ton MOSFET symbol showing the integral reverse p - n junction diode D A G - - 23 S TJ = 25 °C, IS = 5.7 A, VGS = 0 Vb TJ = 25 °C, IF = 10 A, dI/dt = 100 A/µsb - - 2.0 V - 380 570 ns - 2.8 4.2 µC Intrinsic turn-on time is negligible (turn-on is dominated by LS and LD) Notes a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11). b. Pulse width ≤ 300 µs; duty cycle ≤ 2 %. www.vishay.com 2 Document Number: 91155 S-Pending-Rev. A, 16-Jun-08 IRFI740GLC, SiHFI740GLC Vishay Siliconix TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted Fig. 1 - Typical Output Characteristics, TC = 25 °C Fig. 2 - Typical Output Characteristics, TC= 150 °C Document Number: 91155 S-Pending-Rev. A, 16-Jun-08 Fig. 3 - Typical Transfer Characteristics Fig. 4 - Normalized On-Resistance vs. Temperature www.vishay.com 3 IRFI740GLC, SiHFI740GLC Vishay Siliconix Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage www.vishay.com 4 Fig. 7 - Typical Source-Drain Diode Forward Voltage Fig. 8 - Maximum Safe Operating Area Document Number: 91155 S-Pending-Rev. A, 16-Jun-08 IRFI740GLC, SiHFI740GLC Vishay Siliconix RD VDS VGS D.U.T. RG + - VDD 10 V Pulse width ≤ 1 µs Duty factor ≤ 0.1 % Fig. 10a - Switching Time Test Circuit VDS 90 % 10 % VGS t d(on) Fig. 9 - Maximum Drain Current vs. Case Temperature tr t d(off) t f Fig. 10b - Switching Time Waveforms Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Case L Vary tp to obtain required IAS VDS VDS tp VDD D.U.T. RG + - IAS V DD VDS 10 V tp 0.01 Ω Fig. 12a - Unclamped Inductive Test Circuit Document Number: 91155 S-Pending-Rev. A, 16-Jun-08 IAS Fig. 12b - Unclamped Inductive Waveforms www.vishay.com 5 IRFI740GLC, SiHFI740GLC Vishay Siliconix Fig. 12c - Maximum Avalanche Energy vs. Drain Current Current regulator Same type as D.U.T. 50 kΩ QG 12 V 0.2 µF 0.3 µF 10 V QGS Q GD D.U.T. VG + V - DS VGS 3 mA Charge IG ID Current sampling resistors Fig. 13a - Basic Gate Charge Waveform www.vishay.com 6 Fig. 13b - Gate Charge Test Circuit Document Number: 91155 S-Pending-Rev. A, 16-Jun-08 IRFI740GLC, SiHFI740GLC Vishay Siliconix Peak Diode Recovery dV/dt Test Circuit + D.U.T. Circuit layout considerations • Low stray inductance • Ground plane • Low leakage inductance current transformer + - - RG • • • • dV/dt controlled by RG Driver same type as D.U.T. ISD controlled by duty factor "D" D.U.T. - device under test Driver gate drive P.W. + Period D= + - VDD P.W. Period VGS = 10 V* D.U.T. ISD waveform Reverse recovery current Body diode forward current dI/dt D.U.T. VDS waveform Diode recovery dV/dt Re-applied voltage VDD Body diode forward drop Inductor current Ripple ≤ 5 % ISD * VGS = 5 V for logic level devices Fig. 14 - For N-Channel Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see http://www.vishay.com/ppg?91155. Document Number: 91155 S-Pending-Rev. A, 16-Jun-08 www.vishay.com 7 Legal Disclaimer Notice Vishay Disclaimer All product specifications and data are subject to change without notice. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, “Vishay”), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product. Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay’s terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. Product names and markings noted herein may be trademarks of their respective owners. Document Number: 91000 Revision: 18-Jul-08 www.vishay.com 1