ISL8126 Datasheet

DATASHEET
Dual/n-Phase Buck PWM Controller with Integrated
Drivers
ISL8126
Features
The ISL8126 integrates two voltage-mode PWM leading-edge
modulation control with input feed-forward synchronous buck
PWM controllers to control dual independent voltage
regulators or a 2-phase single output regulator. It also
integrates current sharing control for the power module to
operate in parallel, which offers high system flexibility.
• Wide VIN range operation: 3V to 26.5V
- VCC operation from 3V to 5.60V
The ISL8126 integrates an internal linear regulator, which
generates IC’s bias voltages for applications with only one
single supply rail. The internal oscillator is adjustable from
150kHz to 1.5MHz, and is able to synchronize to an external
clock signal for frequency synchronization and phase
paralleling applications. Its PLL circuit can output a
phase-shift-programmable clock signal for the system to be
expanded to 3-, 4-, 6- and 12- phases with desired interleaving
phase shift.
• Fault spreading capability for high system reliability
• Excellent output voltage regulation: 0.6V internal reference
• Frequency synchronization with programmable phase delay
up to 12-phase applications
• Digital soft-start with precharged output start-up capability
• Dual independent channel enable inputs with precision
voltage monitor and voltage feed-forward capability
- Programmable input voltage POR and its hysteresis with a
resistor divider at EN input
• Extensive circuit protection functions: output overvoltage,
undervoltage, overcurrent protection, over-temperature and
pre-power-on-reset overvoltage protection option
The ISL8126’s Fault Spreading feature protects any channel
from overloading/stressing due to system faults or phase
failure. The undervoltage fault protection features are also
designed to prevent a negative transient on the output voltage
during falling down. This eliminates the Schottky diode that is
used in some systems for protecting the load device from
reversed output voltage damage.
Applications
• Power supply for Datacom/Telecom and POL
• Paralleling power module
• Wide and narrow input voltage range buck regulators
Related Literature
• TB389 “PCB Land Pattern Design and Surface Mount
Guidelines for QFN Packages”
0o
VIN
0o
180o
Vo
180o
DUAL REGULATOR
TWO-PHASE REGULATOR
90o
ISL8126
VO2
ISL8126
ISL8126
VIN
VO
ISL8126
VO1
VIN
• AN1713, “ISL8126EVAL1Z Evaluation Board User Guide”
270o
FOUR-PHASE REGULATOR
FIGURE 1. TYPICAL APPLICATION DIAGRAM
January 29, 2015
FN7892.2
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-468-3774 | Copyright Intersil Americas LLC 2011, 2012, 2015. All Rights Reserved
Intersil (and design) is a trademark owned by Intersil Corporation or one of its subsidiaries.
All other trademarks mentioned are the property of their respective owners.
ISL8126
Table of Contents
Pin Configuration. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Functional Pin Descriptions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Ordering Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Controller Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Integrated Driver Block Diagram. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Typical Application Circuits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
2-Phase Operation with DCR Sensing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8
2-Phase Operation with rDS(ON) Sensing. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9
Dual Regulators with DCR Sensing and Remote Sense . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Double Data Rate I or II . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
3-Phase Regulator with Precision Resistor Sensing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
4-Phase Operation with DCR Sensing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Multiple Power Modules in Parallel with Current Sharing Control. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
3-Phase Regulator with Resistor Sensing and 1-Phase Regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
6-Phase Operation with DCR Sensing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Thermal Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Recommended Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Electrical Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Typical Performance Curves . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Modes of Operation. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Functional Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Initialization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Voltage Feed-forward . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Soft-start . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
PRE-POR Overvoltage Protection (PRE-POR-OVP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Over-Temperature Protection (OTP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Overcurrent Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Current Sharing Loop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Current Share Control in Multiphase Single Output with Shared COMP Voltage. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Current Share Control Loop in Multi-Module with Independent Voltage Loop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Internal Series Linear and Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Oscillator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Frequency Synchronization and Phase Lock Loop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Differential Amplifier for Remote Sensing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Internal Reference and System Accuracy. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DDR and Dual Mode Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
25
25
25
26
28
28
29
30
31
32
32
33
33
34
35
36
Layout Considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Routing UGATE, LGATE and PHASE Traces. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Current Sense Component Placement and Trace Routing. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
General PowerPAD Design Considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
36
37
37
37
Revision History. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
About Intersil . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
Package Outline Drawing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Submit Document Feedback
2
FN7892.2
January 29, 2015
ISL8126
Pin Configuration
FB1
VMON1
VSEN1-
VSEN1+
ISEN1B
ISEN1A
VCC
BOOT1
ISL8126
(32 LD QFN)
TOP VIEW
32
31
30
29
28
27
26
25
COMP1
1
24 UGATE1
ISET
2
23 PHASE1
ISHARE
3
22 LGATE1
EN/VFF1
4
21 PVCC
FSYNC
5
EN/VFF2
6
19 PHASE2
CLKOUT/REFIN
7
18 UGATE2
PGOOD
8
17 BOOT2
GND
9
10
11
12
13
14
15
16
COMP2
FB2
VMON2
VSEN2-
VSEN2+
ISEN2B
ISEN2A
VIN
20 LGATE2
Functional Pin Descriptions
PIN
NUMBER
SYMBOL
DESCRIPTION
1, 9
COMP1, COMP2
These pins are the error amplifier outputs. They should be connected to FB1, FB2 pins through desired
compensation networks when both channels are operating independently. When VSEN1-, VSEN2- are
pulled within 400mV of VCC, the corresponding error amplifier is disabled and its output (COMP pin) is high
impedance. Thus, in multiphase operations, all other SLAVE phases’ COMP pins can tie to the MASTER
phase’s COMP1 pin (1st phase), which modulates each phase’s PWM pulse with a single voltage feedback
loop. While the error amplifier is not disabled, an independent compensation network is required for each
cascaded IC.
2
ISET
This pin along with ISHARE pin are used for multiple ISL8126 current sharing purposes. When in 2-phase
mode (VSEN2- pulled within 400mV of VCC), this pin sources a current which is a combination of 15µA
constant offset current, current correction current (more details on “Current Share Control in Multiphase
Single Output with Shared COMP Voltage” on page 31), and the average of both sensed channel currents.
When in Dual-output mode, this pin sources a current, which is a combination of 15µA constant offset
current, current correction current and Channel 1’s sensed current. The current sourced out from this pin
and an external resistor (RISET) set the voltage at this pin (VISET). The RISET is recommended to be 10kΩ.
A noise decoupling capacitor less than 100pF can be added in parallel with the 10kΩ RISET.
In the single IC configuration (both 2-phase mode and dual-output mode), this pin can be tied to the ISHARE
pin.
3
ISHARE
This pin is used for current sharing purposes and is configured to the current share bus representing all
modules’ average current. When in 2-phase mode (VSEN2- pulled within 400mV of VCC), this pin sources
a current, which is a combination of 15µA constant offset current and the average of both sensed channel
currents. When in Dual-output mode, this pin sources a current, which is a combination of 15µA constant
offset current and Channel 1’s sensed current.
The share bus (ISHARE pins connected together) voltage (VISHARE) set by an external resistor (RISHARE)
represents the average current level of all ISL8126 controller connected to the current share bus. The share
bus impedance RISHARE should be set as RISET/NCTRL (RISET divided by number of ISL8126 in current
sharing controllers).
There is a 1.2V threshold for average overcurrent protection on this pin. VISHARE is compared with a 1.2V
threshold for average overcurrent protections.
When the fault condition on Channel 1 is detected or EN/VFF1 is pulled below its POR, ISHARE is internally
pulled to VCC.
Submit Document Feedback
3
FN7892.2
January 29, 2015
ISL8126
Functional Pin Descriptions (Continued)
PIN
NUMBER
SYMBOL
DESCRIPTION
4, 6
EN/VFF1, EN/VFF2
These pins have triple functions. The voltage on EN/VFF_ pin is compared with a precision 0.8V threshold
for system enable to initiate soft-start. With a voltage lower than the threshold, the corresponding channel
can be disabled independently. By connecting these pins to the input rail through a voltage resistor divider,
the input voltage can be monitored for UVLO (undervoltage lockout) function. The undervoltage lockout and
its hysteresis levels can be programmed by these resistor dividers. The voltages on these pins are also fed
into the controller to adjust the sawtooth amplitude of each channel independently to realize the
feed-forward function.
Furthermore, during fault (such as overvoltage, overcurrent, and over-temperature) conditions, these pins
(EN/VFF_) are pulled low to communicate the information to other cascaded ICs.
5
FSYNC
The oscillator switching frequency is adjusted by placing a resistor (RFS) from this pin to GND. The internal
oscillator will lock to an external frequency source if this pin is connected to a switching square pulse
waveform, typically the CLKOUT signal from another ISL8126 or an external clock. The internal oscillator
synchronizes with the leading edge of the input signal.
7
CLKOUT/REFIN
This pin has a dual function depending on the mode in which the chip is operating. It provides a clock signal
to synchronize with other ISL8126(s) with its VSEN2- pulled within 400mV of VCC for multiphase (3-, 4-, 6-,
8-, 10-, or 12-phase) operation. When the VSEN2- pin is not within 400mV of VCC, ISL8126 is in dual mode
(dual independent PWM output). The clockout signal of this pin is not available in this mode, but the
ISL8126 can be synchronized to external clock. In dual mode, this pin works as the following two functions:
1. An external reference (0.6V target only) can be in place of the Channel 2’s internal reference through
this pin for DDR/tracking applications.
2. The ISL8126 operates as a dual-PWM controller for two independent regulators with selectable phase
degree shift, which is programmed by the voltage level on REFIN (see “DDR and Dual Mode Operation”
on page 36).
8
PGOOD
32, 10
FB1, FB2
These pins are the inverting inputs of the error amplifiers. These pins should be connected to VMON1,
VMON2 with the compensation feedback network. No direct connection between FB and VMON pins is
allowed. With VSEN2- pulled within 400mV of VCC, the corresponding error amplifier is disabled and the
amplifier’s output is high impedance. FB2 is one of the two pins to determine the relative phase
relationship between the internal clock of both channels and the CLKOUT signal. See Table 1 on page 23.
31, 11
VMON1, VMON2
These pins are outputs of the differential amplifiers. They are connected internally to the OV/UV/PGOOD
comparators. These pins should be connected to the FB1, FB2 pins by a standard feedback network when
both channels are operating independently. When VSEN1-, VSEN2- are pulled within 400mV of VCC, the
corresponding differential amplifier is disabled and its output (VMON pin) is high impedance. In such an
event, the VMON pins can be used as additional monitors of the output voltage with a resistor divider to
protect the system against single point of failure, which occurs in the system using the same resistor
divider for both of the UV/OV comparator and output voltage feedback.
30, 12
VSEN1-, VSEN2-
These pins are the negative inputs of standard unity gain operational amplifier for differential remote
sense for the corresponding regulator (Channels 1 and 2), and should be connected to the negative rail of
the load.
When VSEN1-, VSEN2- are pulled within 400mV of VCC, the corresponding error amplifier and differential
amplifier are disabled and their outputs are high impedance. Both VSEN2+ and FB2 input signal levels
determine the relative phases between the internal controllers as well as the CLKOUT signal (see Table 1
on page 23).
When configured as multiple power modules (each module with independent voltage loop) operating in
parallel, in order to implement the current sharing control, a resistor needs to be inserted between the
VSEN1- pin and the output voltage negative sense point (between VSEN1- and lower voltage sense resistor),
as shown in the “Typical Application Circuits” “Multiple Power Modules in Parallel with Current Sharing
Control” on page 14. This introduces a correction voltage for the modules with lower load current to keep
the current distribution balanced among modules. The module with the highest load current will
automatically become the master module. The recommended value for the VSEN1- resistor is 100Ω and it
should not be large in order to keep the unit gain amplifier input impedance compatibility. A capacitor is
also recommended to place in parallel with the 100Ω.
Submit Document Feedback
Provides an open drain Power-Good signal when both channels are within 9% of the nominal output
regulation point with 4% hysteresis (13%/9%) and soft-start complete. PGOOD monitors the outputs
(VMON1/2) of the internal differential amplifiers.
4
FN7892.2
January 29, 2015
ISL8126
Functional Pin Descriptions (Continued)
PIN
NUMBER
SYMBOL
DESCRIPTION
29, 13
VSEN1+, VSEN2+
These pins are the positive inputs of the standard unity gain operational amplifier for differential remote
sense for the corresponding channel (Channels 1 and 2), and should be connected to the positive rail of the
load. These pins can also provide precision output voltage trimming capability by pulling a resistor from
this pin to the positive rail of the load (trimming down) or the return (typical VSEN1-, VSEN2- pins) of the
load (trimming up). By setting the resistor divider connected from the output voltage to the input of the
differential amplifier, the desired output voltage can be programmed. To minimize the system accuracy
error introduced by the input impedance of the differential amplifier, a resistor below 1kΩ is recommended
to be used for the lower leg (ROS) of the feedback resistor divider.
The typical input impedance of VSEN+ with respect to VSEN- is 500kΩ. With VSEN2- pulled within 400mV
of VCC, the corresponding error amplifier is disabled and VSEN2+ is one of the two pins to determine the
relative phase relationship between the internal clock of both channels and the CLKOUT signal. See Table 1
on page 23 for details.
28, 14
ISEN1B, ISEN2B
These pins are the inverting (-) inputs of the current sensing amplifiers to provide rDS(ON), DCR, or precision
resistor current sensing together with the ISEN1A, ISEN2A pins. Refer to “2-Phase Operation with rDS(ON)
Sensing” on page 9 for rDS(ON) sensing set up and “2-Phase Operation with DCR Sensing” on page 8 for
DCR sensing set up.
27, 15
ISEN1A, ISEN2A
These pins are the non-inverting (+) inputs of the current sensing amplifiers to provide rDS(ON), DCR, or
precision resistor current sensing together with the ISEN1B, ISEN2B pins.
16
VIN
This pin is the input of the internal linear regulator. It should be tied directly to the input rail. The internal
linear device is protected against reverse bias generated by the remaining charge of the decoupling
capacitor at PVCC when losing the input rail. When used with an external 3.3V to 5V supply, this pin can be
tied directly to PVCC to bypass the internal LDO.
25, 17
BOOT1, BOOT2
These pins provide the bootstrap biases for the high-side drivers. Internal bootstrap diodes connected to
the PVCC pin provide the necessary bootstrap charge. Its typical operational voltage range is 2.5V to 5.6V.
24, 18
UGATE1, UGATE2
These pins provide the gate signals to drive the high-side devices and should be connected to the MOSFETs’
gates.
23, 19
PHASE1, PHASE2
Connect these pins to the source of the high-side MOSFETs and the drain of the low-side MOSFETs. These
pins represent the return path for the high-side gate drives.
22, 20
LGATE1, LGATE2
These pins provide the drive for the low-side devices and should be connected to the MOSFETs’ gates.
21
PVCC
This pin is the output of the internal series linear regulator. It provides the bias for both low-side and
high-side drives. Its operational voltage range is 3V to 5.6V. A 10µF ceramic capacitor is required for
decoupling PVCC to ground.
26
VCC
This pin provides bias power for the analog circuitry. An RC filter is recommended between the connection
of this pin to a 3V to 5.6V bias (typically PVCC). R is suggested to be a 5Ω resistor. And in 3.3V applications,
the R could be shorted to allow the low end input in concerns of the VCC falling threshold. The VCC
decoupling capacitor is strongly recommended to be a low ESR ceramic capacitor. This pin can be powered
either by the internal linear regulator or by an external voltage source.
EPAD
GND
The bottom pad is the signal and power ground plane. All voltage levels are referenced to this pad. This pad
provides a return path for the low-side MOSFET drives and internal power circuitries as well as all analog
signals. Connect this pad to the circuit ground with the shortest possible path (more than 5 to 6 vias to the
internal ground plane, placed on the soldering pad are recommended).
Ordering Information
PART NUMBER
(Notes 1, 2, 3)
PART MARKING
ISL8126CRZ
TEMP RANGE
(°C)
PACKAGE
(RoHS Compliant)
PKG.
DWG. #
ISL8126 CRZ
0 to +70
32 Ld 5x5 QFN
L32.5x5B
ISL8126IRZ
ISL8126 IRZ
-40 to +85
32 Ld 5x5 QFN
L32.5x5B
ISL8126EVAL1Z
Evaluation Board
NOTES:
1. Add “-T*” suffix for tape and reel. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte
tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil
Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see device information page for ISL8126. For more information on MSL please see techbrief TB363.
Submit Document Feedback
5
FN7892.2
January 29, 2015
ISL8126
Controller Block Diagram
PGOOD
VCC
VIN
8
26
16
EN1
EN2
VMON1
VMON2
CH1_FAULT
CH2_FAULT
PGOOD
CIRCUIT
VCC
-
INTERNAL
LINEAR REGULATOR
POWER-ON
RESET
21 PVCC
SAW1
400mV
25 BOOT1
ICSH_CORR
VSEN1- 30
INT. VREF
-
-
-
MOSFET
DRIVER

E/A
SS1
VSEN1+ 29
23 PHASE1
PWM1
CURRENT
BALANCE
CIRCUIT
VMON1 31
FB1 32
PWM1 1
CHANNEL
CURRENT
SAMPLING
COMP1 1
INT. VREF
EN_TH
-
-
CHANNEL 1
CH1
OCP
SOFT-START AND
FAULT LOGIC
EN1
EN/VFF1 4
22 LGATE1
Ch1 Fault
IAVG_CS ICS1 ICSH_ERR
OV/UV
COMP1
24 UGATE1
27 ISEN1A
28 ISEN1B
ICS1
-
7-CYCLE
DELAY
111µA
AVG_OCP
IEN_HYS
1.2V
-
EN/VFF1 EN/VFF2
SAW1
MASTER CLOCK
OSCILLATOR
GENERATOR
FSYNC 5
VCC
400mV
RELATIVE
PHASE
CONTROL
M/D CONTROL
VSEN2- 12
CURRENT
SHARE
BLOCK
ICSH_ERR
ISHARE
2
ISET
ICS1
AVERAGE
ICS2
CURRENT
IAVG_CS+15µA
M/D = 1 (Multiphase operation) : IAVG_CS = (ICS1+ICS2) / 2
M/D = 0 (Dual-output Operation): IAVG_CS = ICS1
PVCC
-
SAW2
VSEN2+ FB2
VSEN2+ 13
17 BOOT2
VMON2 11

E/A
CURRENT
BALANCE
CIRCUIT
COMP2 9
INT. VREF
EN2
-
EN/VFF2 6
OV/UV
COMP2
MOSFET
DRIVER
PWM2
SS2
FB2 10
EN_TH
3
M/D CONTROL
INT. VREF
CLKOUT/
7
REFIN
ICSH_CORR
CHANNEL 2
SOFT-START AND
FAULT LOGIC
IEN_HYS
AVG_OCP
CH2
OCP
IAVG_CS
ICS2
ICSH_ERR
7-CYCLE
DELAY
18 UGATE2
19 PHASE2
Ch2 Fault
20 LGATE2
111µA
ICS2
PWM1 2
CHANNEL
CURRENT
SAMPLING
15 ISEN2A
14 ISEN2B
M/D CONTROL
EP
Submit Document Feedback
6
FN7892.2
January 29, 2015
ISL8126
Integrated Driver Block Diagram
Channels 1 and 2 Gate Drive
PVCC
3Ω
BOOTn
UGATEn
PWMn
10kΩ
FAULT LOGIC
GATE
CONTROL
LOGIC
SHOOTTHROUGH
PROTECTION
PHASEn
10kΩ
LGATEn
Submit Document Feedback
7
FN7892.2
January 29, 2015
ISL8126
Typical Application Circuits
2-Phase Operation with DCR Sensing
VIN
+3V TO +26.5V
CHFIN
RCC
CF1
VCC
CBIN
CF2
PVCC
BOOT1
CBOOT1
UGATE1
VIN
Q1
LOUT1
VOUT<VCC - 1.8V
PHASE1
CF3
COUT1
Q2
LGATE1
EN/VFF1, 2
ISEN1A
ISEN1B
ISL8126
LOCAL SENSING
(SECONDARY SENSING POINT)
RISEN1
10Ω
COMP1/2 Z
COMP1
10Ω
FB1
RSET
ISET
VMON1/2
ISHARE
ROS1
VSEN1-
VSENSE+
RFB1
VSEN1+
CSEN1
VSENSEREMOTE SENSING
PGOOD
VIN
BOOT2
RFS
UGATE2
FSYNC
CBOOT2
Q3
LOUT2
PHASE2
LGATE2
Q4
CLKOUT
ISEN2A
RISEN2
ISEN2B
VCC OR GND
VCC OR GND
VCC
FB2
VSEN2-
VSEN2+
GND
Submit Document Feedback
8
FN7892.2
January 29, 2015
ISL8126
Typical Application Circuits (Continued)
2-Phase Operation with rDS(ON) Sensing
VIN
+3V TO +26.5V
CHFIN
RCC
CF1
VCC
CBIN
CF2
PVCC
BOOT1
CBOOT1
UGATE1
VIN
Q1
LOUT1
VOUT
PHASE1
CF3
ISEN1B
RISEN1
EN/VFF1, 2
COUT1
Q2
LGATE1
ISEN1A
LOCAL SENSING
(SECONDARY SENSING POINT)
10Ω
ISL8126
COMP1/2
10Ω
ZCOMP1
FB1
RSET
ISET
VMON1/2
ISHARE
VSENSE+
RFB1
VSEN1+
ROS1
VSEN1-
CSEN1
VSENSE-
REMOTE SENSING
PGOOD
VIN
BOOT2
CBOOT2
RFS
UGATE2
FSYNC
Q3
LOUT2
PHASE2
ISEN2B
RISEN2
Q4
LGATE2
ISEN2A
CLKOUT/REFIN
VCC
FB2
GND
VSEN2-
VSEN2+
GND
Submit Document Feedback
9
FN7892.2
January 29, 2015
ISL8126
Typical Application Circuits (Continued)
Dual Regulators with DCR Sensing and Remote Sense
VIN
+3.3 TO +26.5V
RCC
CF2
CHFIN
CBIN
CF1
VCC
PVCC
BOOT1
CBOOT1
UGATE1
VIN
Q1
LOUT1
PHASE1
CF3
VOUT1
COUT1
LGATE1
Q2
2kΩ
VIN
ISEN1A
COMP1
ISL8126
10Ω
RISEN1
ISEN1B
EN/VFF1
10Ω
ZCOMP1
FB1
ZFB1
VMON1
RFB1
VSEN1+
VCC
CLKOUT/REFIN
ROS1
VSEN1-
PGOOD
VSENSE1+
CSEN1
VSENSE1-
VIN
BOOT2
CBOOT2
RFS
UGATE2
FSYNC
Q3
LOUT2
PHASE2
VOUT2
Q4
LGATE2
COUT2
2kΩ
VIN
ISEN2A
10Ω
ISEN2B
EN/VFF2
COMP2
RISEN2
10Ω
ZCOMP2
FB2
ZFB2
RSET
VMON2
ISET
GND
Submit Document Feedback
RFB2
VSEN2+
ISHARE
10
VSEN2-
ROS2
CSEN2
VSENSE2+
VSENSE2-
FN7892.2
January 29, 2015
ISL8126
Typical Application Circuits (Continued)
Double Data Rate I or II
VIN
+3.3 TO +26.5V
RCC
CF2
CHFIN
CBIN
CF1
VCC
PVCC
BOOT1
CBOOT1
UGATE1
VIN
Q1
CF3
2.5V (DDR I)
1.8V (DDR II)
LOUT1
PHASE1
VDDQ
RFS
COUT1
LGATE1
FSYNC
Q2
2kΩ
ISEN1A
ISL8126
10Ω
RISEN1
ISEN1B
10Ω
COMP1 Z
COMP1
FB1
ZFB1
VMON1
RFB1
VSEN1+
VDDQ
ROS1
VSEN1-
VSENSE1+
CSEN1
VSENSE1-
R*(VTT/0.6-1)
Note 4, 5)
CLKOUT/REFIN
1nF
R
VDDQ Or VIN
BOOT2
CBOOT2
UGATE2
(OR TIE REFIN PIN TO VMON1 PIN)
Q3
1.25V (DDR I)
0.9V (DDR II)
LOUT2
PHASE2
VTT
LGATE2
COUT2
Q4
( VDDQ/2)
2kΩ
ISEN2A
10Ω
ISEN2B
RISEN2
COMP2 Z
COMP1
10
FB2
PGOOD
ZFB1
VMON2
RSET
ISET
RFB2
VSEN2+
ISHARE
GND
VSEN2-
ROS2
CSEN2
VSENSE2+
VSENSE2-
NOTES:
4. Setting the upper resistor to be a little higher than R*(VDDQ/0.7 - 1) will set the final REFIN voltage (stead state voltage after soft-start)
derived from the VDDQ to be a little higher than internal 0.6V reference. In this way, the VTT final voltage will use the internal 0.6V
reference after soft-start. The other way is to add more delay at EN/VFF1 pin to have Channel 2 tracking VDDQ (check the “DDR and
Dual Mode Operation” on page 36 for more details).
5. Another way to set REFIN voltage is to connect VMON1 directly to the REFIN pin.
Submit Document Feedback
11
FN7892.2
January 29, 2015
ISL8126
Typical Application Circuits (Continued)
3-Phase Regulator with Precision Resistor Sensing
VIN
+3V TO +26.5V
RCC
VCC
CF1
CIN
CF2
PVCC
BOOT1
CBOOT2
VIN
CF3
UGATE1
LOUT2
PHASE1
ISL8126
PHASE 2
EN/VFF1
Q1
LGATE1
Q2
ISEN1A
CLKOUT/REFIN
PGOOD
RISEN2
ISEN1B
COMP1
FB1
BOOT2
VMON1
UGATE2
PHASE2
VSEN1+
LGATE2
VSEN1-
ISEN2A
VCC
GND
ISEN2B
EN/VFF2
FSYNC
FB2
VMON2
ISHARE
VSEN2+
ISET
VSEN2-
R
R
VOUT
RCC
VCC
CF1
VIN
FSYNC
UGATE1
EN/VFF1,2
PGOOD
BOOT2
LOUT3
Q3
ISL8126
PHASE 1 AND 3
LGATE1
CBOOT1
LOUT1
ISEN1A
UGATE2
COMP1/2
VSENSE-
ZCOMP1
FB1
ZFB1
VMON1/2
LGATE2
ISEN2A
VSEN1-
ISEN2B
VCC
GND
VCC
10Ω
VSENSE+
RISEN1
RFB1
VSEN1+
RISEN3
10Ω
Q2
ISEN1B
PHASE2
Q4
Q1
PHASE1
RFS
CBOOT3
VIN
BOOT1
CF3
VIN
COUT
CF2
PVCC
ROS1
CSEN1
ISHARE
FB2
VSEN2+
R
VSEN2-
CLKOUT/REFIN
GND
ISET
R
Submit Document Feedback
12
FN7892.2
January 29, 2015
ISL8126
Typical Application Circuits (Continued)
4-Phase Operation with DCR Sensing
VIN
+3V TO +26.5V
CIN
RCC
VCC
CF1
BOOT1
CF3
CBOOT2
VIN
UGATE1
CLKOUT/REFIN
PHASE1
PGOOD
EN/VFF Bus
Q1
LGATE1
LOUT2
VOUT
COUT
Q2
EN/VFF1, 2
ISEN1A
VSEN1, 2+
FB2
VCC
VSEN1,2-
VIN
ISL8126
PHASE 2 AND 4
ISEN1B
Q3
Q4
10Ω
RISEN2
COMP1/2
BOOT2
CBOOT4
LOUT4
CF2
PVCC
10Ω
FB1
UGATE2
VMON1/2
RFB1
PHASE2
ISET
ROS1
R
GND
LGATE2
ISEN2A
COS
2ND DIVIDER TO AVOID
SINGLE POINT FAILURE
VSENSE1+
VSENSE1-
FSYNC
ISEN2B
ISHARE
RISEN4
R
RCC
VCC
CF1
VIN
FSYNC
UGATE1
LOUT3
LGATE1
PGOOD
BOOT2
CBOOT3
Q3
Q1
CBOOT1
LOUT1
PHASE1
RFS
VIN
VIN
BOOT1
CF3
EN/VFF Bus
CF2
PVCC
Q2
EN/VFF1, 2
ISL8126
ISEN1A
PHASE 1 AND 3
ISEN1B
UGATE2
COMP1/2
PHASE2
RISEN1
ZCOMP1
ZFB1
FB1
VMON1/2
Q4
LGATE2
RFB1
VSEN1+
ISEN2A
RISEN3
VSEN1-
ROS1
CSEN1
ISEN2B
VCC
VCC
VCC
ISHARE
FB2
VSEN2+
R
VSEN2-
CLKOUT/REFIN
GND
ISET
R
Submit Document Feedback
13
FN7892.2
January 29, 2015
ISL8126
Typical Application Circuits (Continued)
Multiple Power Modules in Parallel with Current Sharing Control
VIN
+3V to +26.5V
CIN
VCC
CF4
CBOOT3
VIN
EN
CF5
PVCC
BOOT1
CF6
UGATE1
PGOOD
PHASE1
FSYNC
LGATE1
Q5
LOUT3
VOUT2
COUT2
Q6
2kΩ
EN/VFF1, 2
ISEN1A
VIN
BOOT2
ISL8126
2-PHASE
MODULE #1
CBOOT4
LOUT4
RCC2
UGATE2
Q7
PHASE2
ISEN1B
RISEN3
COMP1/2
10Ω
ZCOMP2
ZFB2
FB1
Q8
LGATE2
VMON1/2
2kΩ
RFB2
VSEN1+
CCSR2
ISEN2A
RISEN4
VSEN1-
ISEN2B
ROS2
CSEN2
VSENSE2+
VSENSE2-
RCSR2
VSEN2+
FB2
GND
VCC
10Ω
VLOAD
CLKOUT/REFIN
ISHARE
VSEN2-
GND
ISET
R
R
VCC
CF1
RCC1
CF2
PVCC
VIN
BOOT1
VIN
CF3
UGATE1
Q1
CBOOT1
LOUT1
VOUT1
PHASE1
LGATE1
EN/VFF1, 2
EN
PGOOD
VIN
BOOT2
CBOOT2
LOUT2
UGATE2
Q3
COUT1
Q2
2kΩ
ISEN1A
ISL8126
2-PHASE
MODULE #2
PHASE2
RISEN1
ISEN1B
COMP1/2
10Ω
ZCOMP1
ZFB1
FB1
10Ω
VMON1/2
Q4
LGATE2
CCSR1
ISEN2A
RISEN2
VSEN1-
ISEN2B
ISHARE
VSEN2+
GND
VCC
RFB1
VSEN1+
2kΩ
ROS1
CSEN1
VSENSE1+
VSENSE1-
RCSR1
R
FB2
FSYNC
VSEN2GND
ISET
R
Submit Document Feedback
14
FN7892.2
January 29, 2015
ISL8126
Typical Application Circuits (Continued)
3-Phase Regulator with Resistor Sensing and 1-Phase Regulator
VIN
+3V TO +26.5V
VCC
CF1
RCC
CIN
CF2
PVCC
BOOT1
CBOOT2
VIN
CF3
UGATE1
Q1
PHASE 2
LOUT2
VOUT1
PHASE1
EN/VFF1
EN VOUT1
LGATE1
Q2
COUT1
EN/VFF2
EN VOUT2
VIN
CBOOT4
ISEN1A
BOOT2
ISEN1B
COMP1
PHASE2
COUT2
LGATE2
Q4
RISEN2
FB1
UGATE2
Q3
LOUT4
VOUT2
PGOOD
10Ω
VMON1
ISL8126
PHASE 2
VSEN1+
VSEN1-
ISEN2A
VSENSE1+
VCC
ISET
10Ω
ISEN2B
10Ω
ZFB2
RISEN4
VSENSE1R
ZCOMP2
FSYNC
FB2
ISHARE
VMON2
VSEN2+
VSENSE2+
10Ω
GND
R
VSEN2-
VSENSE2-
VCC
CF1
RCC
VIN
BOOT1
VIN
FSYNC
CF3
UGATE1
CBOOT1
LOUT1
Q1
PHASE1
RFS
LGATE1
EN/VFF1, 2
EN VOUT1
CF2
PVCC
Q2
PGOOD
VIN
BOOT2
CBOOT3
LOUT3
Q3
ISL8126
PHASE 1 AND 3
UGATE2
RISEN1
ISEN1B
COMP1/2
PHASE2
Q4
ISEN1A
ZCOMP1
FB1
ZFB1
VMON1/2
LGATE2
RFB1
VSEN1+
ISEN2A
VSEN1-
ROS1
CSEN1
ISEN2B
VCC
RISEN3
GND
VCC
ISHARE
FB2
VSEN2+
CLKOUT/REFIN
VSEN2-
ISET
VSEN2+
Submit Document Feedback
15
R
GND
R
FN7892.2
January 29, 2015
ISL8126
Typical Application Circuits (Continued)
6-Phase Operation with DCR Sensing
VIN
+3V TO +26.5V
RCC
VCC
CF1
VIN
CLKOUT/REFIN
CF3
EN/VFF1, 2
PVCC
BOOT1
CF2
UGATE1
PHASE1
LGATE1
VCC
VIN
FB2
VSEN2+
VSEN2-
ISL8126
PHASE 3 AND 6
BOOT2
CBOOT6
LOUT6
Q3
Q4
UGATE2
PHASE2
LGATE2
Q2
ISEN2B
RISEN3
VCC
R
VCC
CF1
RCC
VIN
CF3
VIN
CBOOT5
LOUT5
Q4
UGATE2
PHASE2
LGATE2
ISL8126
PHASE 2 AND 5
ISEN2B
GND
VCC
RCC
VIN
Q4
ISL8126
PHASE 1 AND 4
VCC
16
Q1
COUT1
RISEN1
ZCOMP1
ROS1
CLKOUT/REFIN
ISET
GND
VOUT1
Q2
VSEN1ISHARE
FB2
VSEN2+
VSEN2-
CBOOT1
LOUT1
10Ω
ZFB1
10Ω
VMON2
VSEN1+
ISEN2A
ISEN2B
GND
VIN
CF2
ISEN1A
ISEN1B
VMON1
FB1
COMP1/2
UGATE2
PHASE2
LGATE2
PVCC
BOOT1
UGATE1
PHASE1
LGATE1
BOOT2
Q3
R
R
EN/VFF1, 2
PGOOD
VIN
CBOOT4
RISEN2
COMP1/2
FB1
VMON1/2
VSEN1+
VSEN1-
ISET
GND
VCC
FSYNC
CF3
Q2
ISHARE
FB2
VSEN2+
VSEN2-
CF1
CBOOT2
LOUT2
Q1
VCC
CLKOUT/REFIN
FSYNC
ISEN2A
RISEN5
VIN
CF2
ISEN1A
ISEN1B
BOOT2
Q3
PVCC
BOOT1
UGATE1
PHASE1
LGATE1
EN/VFF1,2
PGOOD
Submit Document Feedback
COMP1/2
FB1
VMON1/2
VSEN1+
VSEN1ISET
FSYNC
ISHARE
GND
RISEN6
RISEN4
ISEN1A
ISEN1B
R
ISEN2A
LOUT4
CBOOT3
LOUT3
Q1
PGOOD
GND
CIN
RFB1
ROS1
RFB1
CSEN1
VSENSE1+
VSENSE1-
R
R
FN7892.2
January 29, 2015
ISL8126
Absolute Maximum Ratings
Thermal Information
Input Voltage, VIN . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +28V
Driver Bias Voltage, PVCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +6.0V
Signal Bias Voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +6.5V
BOOT/UGATE Voltage, VBOOT . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +35V
Phase Voltage, VPHASE . . . . . . . . . . . . . . . . . . . VBOOT - 7V to VBOOT + 0.3V
BOOT to PHASE Voltage, VBOOT - VPHASE . . . . . . . . . . . -0.3V to VCC +0.3V
Input, Output or I/O Voltage . . . . . . . . . . . . . . . . . . . . . . -0.3V to VCC +0.3V
ESD Rating
Human Body Model (Tested per JESD22-A114F) . . . . . . . . . . . . . . . . 3kV
Machine Model (Tested per JESD22-A115C) . . . . . . . . . . . . . . . . . 200V
Charged Device Model (Tested per JESD22-C101D) . . . . . . . . . . . . . 1kV
Latch Up (Tested per JESD-78C; Class 2, Level A) . . . . . . . . . . . . . . 100mA
Thermal Resistance (Typical Notes 6, 7)
JA(°C/W) JC(°C/W)
32 Ld QFN Package . . . . . . . . . . . . . . . . . . 31
3
Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . .-55°C to +150°C
Maximum Storage Temperature Range . . . . . . . . . . . . . .-65°C to +150°C
Pb-Free Reflow Profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . see TB493
Recommended Operating Conditions
Input Voltage, VIN . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3V to 26.5V
Driver Bias Voltage, PVCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .3V to 5.6V
Signal Bias Voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .3V to 5.6V
Boot to Phase Voltage (Overcharged), VBOOT - VPHASE . . . . . . . . . . . . . <6V
Temperature
ISL8126CRZ (Commercial) . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to +70°C
ISL8126IRZ (Industrial) . . . . . . . . . . . . . . . . . . . . . . . . . . . -40°C to +85°C
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product
reliability and result in failures not covered by warranty.
NOTES:
6. JA is measured in free air with the component mounted on a high effective thermal conductivity test board with “direct attach” features. See Tech
Brief TB379.
7. For JC, the “case temp” location is the center of the exposed metal pad on the package underside.
Electrical Specifications
Recommended Operating Conditions, Unless Otherwise Noted. Boldface limits apply over the operating
temperature range, -40°C to +85°C (Industrial) or 0°C to +70°C (Commercial).
PARAMETER
SYMBOL
TEST CONDITIONS
MIN
(Note 9)
TYP
MAX
(Note 9)
UNITS
VCC SUPPLY CURRENT
Nominal Supply VIN Current
IQ_VIN
VIN = 20V; VCC = PVCC; fSW = 500kHz;
UGATE, LGATE = open
11
15
22
mA
Nominal Supply VIN Current
IQ_VIN
VIN = 3.3V; VCC = PVCC;
fSW = 500kHz; UGATE, LGATE = open
7
12
14
mA
Shutdown Supply PVCC Current
IPVCC
EN = 0V, PVCC = 5V
0.5
1
2.0
mA
Shutdown Supply VCC Current
IVCC
EN = 0V, VCC = 3V
5
10
12
mA
Current Limit Threshold
IPVCC
VIN = 6V; PVCC = 4V
Saturated Equivalent Impedance (Note 8)
RLDO
P-Channel MOSFET (VIN = 5V)
PVCC Voltage Level
PVCC
IPVCC = 0mA; VIN = 12V
INTERNAL LINEAR REGULATOR
5.15
320
mA
1
Ω
5.40
5.60
V
Rising VCC Threshold
2.85
2.97
V
Falling VCC Threshold
2.65
2.75
V
Rising PVCC Threshold
2.85
2.97
V
Falling PVCC Threshold
2.65
2.75
V
POWER-ON RESET
System Soft-start Delay (Note 8)
tSS_DLY
After PLL, VCC, and PVCC PORs, and EN(s)
above their thresholds
192
Cycles
ENABLE
Turn-On Threshold Voltage
Hysteresis Sink Current
Submit Document Feedback
IEN_HYS
17
0.75
0.8
0.86
V
0°C < TA < +85°C
24
30
35
µA
-40°C < TA < +85°C
21
30
35
µA
FN7892.2
January 29, 2015
ISL8126
Electrical Specifications
Recommended Operating Conditions, Unless Otherwise Noted. Boldface limits apply over the operating
temperature range, -40°C to +85°C (Industrial) or 0°C to +70°C (Commercial). (Continued)
PARAMETER
SYMBOL
Undervoltage Lockout Hysteresis (Note 8)
VEN_HYS
TEST CONDITIONS
MIN
(Note 9)
VEN_RTH = 10.6V; VEN_FTH = 9V
IEN_SINK
VENFF = 1V
Sink Impedance
REN_SINK
VENFF = 1V
MAX
(Note 9)
1.6
RUP = 53.6kΩ, RDOWN = 5.23kΩ
Sink Current
TYP
UNITS
V
15.4
mA
64
Ω
OSCILLATOR
Oscillator Frequency Range
150
Oscillator Frequency
RFS = 100k, (Figure 29)
Total Variation
VCC = 5V; -40°C < TA < +85°C
Peak-to-Peak Ramp Amplitude
VRAMP
VCC = 5V, VEN = 0.8V
Linear Gain of Ramp Over VEN
GRAMP
GRAMP = VRAMP/VEN
Ramp Peak Voltage
VRAMP_PEAK
Peak-to-Peak Ramp Amplitude
VRAMP
VEN = VCC = 5.4V, RUP = 2k
VRAMP
VEN = VCC = 3V; RUP = 2k
Ramp Amplitude Upon Disable
VRAMP
VEN = 0V; VCC = 3.5V to 5.5V
VRAMP
VEN = 0V; VCC < 3.4V
Ramp DC Offset
377
-9
1500
kHz
406
kHz
+9
%
1
VP-P
1.25
VEN = VCC
Peak-to-Peak Ramp Amplitude
Ramp Amplitude Upon Disable
344
VCC - 1.4
VRAMP_OS
V
3
VP-P
0.6
VP-P
1
VP-P
VCC - 2.4
VP-P
1
V
FREQUENCY SYNCHRONIZATION AND PHASE LOCK LOOP
Synchronization Frequency
VCC = 5V
PLL Locking Time
VCC = 5.4V (2.97V); FSW = 400kHz;
Input Signal Duty Cycle Range (Note 8)
150
1500
105
10
kHz
µs
90
%
410
ns
PWM
Minimum PWM OFF Time
tMIN_OFF
Current Sampling Blanking Time (Note 8)
tBLANKING
310
345
175
ns
0.6
V
REFERENCE
Channel 1 Reference Voltage (Include Error and
Differential Amplifiers’ Offsets)
VREF1
0°C < TA < +70°C
-0.6
-40°C < TA < +85°C
VREF2
%
0.75
%
0.6
-0.75
Channel 2 Reference Voltage (Include Error and
Differential Amplifiers’ Offsets)
0.6
0°C < TA < +70°C
V
0.6
-0.75
-40°C < TA < +85°C
V
0.75
0.6
-0.8
%
V
0.8
%
ERROR AMPLIFIER
DC Gain (Note 8)
Unity Gain-Bandwidth (Note 8)
UGBW_EA
RL = 10k, CL = 100pF, at COMP Pin
98
dB
RL = 10k, CL = 100pF, at COMP Pin
80
MHz
Input Common Mode Range (Note 8)
Output Voltage Swing
Submit Document Feedback
VCC = 5V
18
-0.2
VCC 1.8
V
0.85
VCC 1.0
V
FN7892.2
January 29, 2015
ISL8126
Electrical Specifications
Recommended Operating Conditions, Unless Otherwise Noted. Boldface limits apply over the operating
temperature range, -40°C to +85°C (Industrial) or 0°C to +70°C (Commercial). (Continued)
PARAMETER
SYMBOL
Slew Rate (Note 8)
SR_EA
Input Current (Note 8)
IFB
TEST CONDITIONS
MIN
(Note 9)
TYP
MAX
(Note 9)
UNITS
RL = 10k, CL = 100pF, at COMP Pin
20
V/µs
Positive Direction Into the FB pin
100
nA
Output Sink Current
ICOMP
3
mA
Output Source Current
ICOMP
6
mA
Disable Threshold (Note 8)
VVSEN-
VCC - 0.4
V
0
dB
5
MHz
350
µA
DIFFERENTIAL AMPLIFIER
DC Gain (Note 8)
UG_DA
Unity Gain Bandwidth (Note 8)
Unity Gain Amplifier
UGBW_DA
Maximum Source Current for Current Sharing
(See “Typical Application Circuit on page 14)
IVSEN1-
VSEN1- Source Current for Current
Sharing when parallel multiple modules
each of which has its own voltage loop
Output Voltage Swing (Note 8)
Input Common Mode Range (Note 8)
Disable Threshold (Note 8)
VVSEN-
VSEN+ Pin Input Current
Input Impedance
VCC 1.8
V
-0.2
VCC 1.8
V
VMON1, VMON2 = tri-state
IVSEN+
RVSEN+_to
_VSEN-
0
VCC - 0.4
0.2
1.16
V
2.5
µA
VVSEN+/IVSEN+, VVSEN+ = 0.6V
-500
kΩ
GATE DRIVERS
Upper Drive Source Resistance
RUGATE
45mA Source Current
1.0
Ω
Upper Drive Sink Resistance
RUGATE
45mA Sink Current
1.0
Ω
Lower Drive Source Resistance
RLGATE
45mA Source Current
1.0
Ω
Lower Drive Sink Resistance
RLGATE
45mA Sink Current
0.4
Ω
Channel Overcurrent Limit (Note 8)
ISOURCE
VCC = 2.97V to 5.6V
111
µA
Channel Overcurrent Limit
ISOURCE
VCC = 5V; 0°C < TA < +70°C
94
111
129
µA
VCC = 5V; -40°C < TA < +85°C
89
111
129
µA
1.16
1.20
1.22
V
OVERCURRENT PROTECTION
Share Pin OC Threshold
VOC_ISHARE
comparator offset included
CURRENT SHARE
Internal Balance Accuracy (Note 8)
VCC = 2.97V and 5.6V, 1% Resistor Sense,
10mV Signal
±5
%
Internal Balance Accuracy (Note 8)
VCC = 4.5V and 5.6V, 1% Resistor Sense,
10mV Signal
±5
%
External Current Share Accuracy (Note 8)
VCC = 2.97V and 5.6V, 1% Resistor Sense,
10mV Signal
±10
%
POWER-GOOD MONITOR
Undervoltage Falling Trip Point
VUVF
Undervoltage Rising Hysteresis
VUVR_HYS
Overvoltage Rising Trip Point
VOVR
Overvoltage Falling Hysteresis
VOVF_HYS
Submit Document Feedback
19
Percentage Below Reference Point
-15
-13
11
13
Percentage Above UV Trip Point
Percentage Above Reference Point
Percentage below OV Trip Point
-11
%
15
%
4
4
%
%
FN7892.2
January 29, 2015
ISL8126
Electrical Specifications
Recommended Operating Conditions, Unless Otherwise Noted. Boldface limits apply over the operating
temperature range, -40°C to +85°C (Industrial) or 0°C to +70°C (Commercial). (Continued)
PARAMETER
SYMBOL
TEST CONDITIONS
MIN
(Note 9)
TYP
MAX
(Note 9)
UNITS
PGOOD Low Output Voltage
IPGOOD = 2mA
0.35
V
Sinking Impedance
IPGOOD = 2mA
70
Ω
Maximum Sinking Current (Note 8)
VPGOOD <0.8V
10
mA
OVERVOLTAGE PROTECTION
OV Latching Trip Point
EN/FF= UGATE = LATCH Low,
LGATE = High
OV Non-Latching Trip Point (Note 8)
EN/FF = Low, UGATE = Low,
LGATE = High
LGATE Release Trip Point
EN/FF = Low/HIGH, UGATE = Low,
LGATE = Low
118
120
122
%
113
%
87
%
Over-Temperature Trip (Note 8)
150
°C
Over-Temperature Release Threshold (Note 8)
125
°C
OVER-TEMPERATURE PROTECTION
NOTES:
8. Limits should be considered typical and are not production tested.
9. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization
and are not production tested.
Submit Document Feedback
20
FN7892.2
January 29, 2015
ISL8126
0.605
0.605
0.604
0.604
0.603
0.603
CH2_ACCURACY (V)
CH1_ACCURACY (V)
Typical Performance Curves
0.602
0.601
0.600
0.599
0.598
0.597
0.602
0.601
0.600
0.599
0.598
0.597
0.596
0.596
0.595
-50
-25
0
25
50
75
100
125
0.595
-50
150
-25
0
FIGURE 2. CHANNEL 1 ACCURACY vs TEMPERATURE
VIN = 20V
VIN = 12V
5
PVCC (V)
VIN = 3V
3
2
1
0
TA = +25°C
0
50
100
150
200
250
300
350
400
125
150
383
373
363
353
343
-50
450
-25
0
25
50
75
100
125
150
TEMPERATURE (°C)
FIGURE 4. PVCC V-I CURVE AT +25°C
FIGURE 5. SWITCHING FREQUENCY vs TEMPERATURE
0.85
0.85
0.83
0.83
VTH_ENFF2 (V)
VTH_ENFF1 (V)
100
393
IPVCC (mA)
0.81
0.79
0.77
0.75
-50
75
403
VIN = 5V
VIN = 26.5
4
50
FIGURE 3. CHANNEL 2 ACCURACY vs TEMPERATURE
SWITCHING FREQUENCY (kHz)
6
25
TEMPERATURE (°C)
TEMPERATURE (°C)
0.81
0.79
0.77
-25
0
25
50
75
100
125
TEMPERATURE (°C)
FIGURE 6. VEN/VFF1 ENABLE THRESHOLD vs TEMPERATURE
Submit Document Feedback
21
150
0.75
-50
-25
0
25
50
75
100
125
150
TEMPERATURE (°C)
FIGURE 7. VEN/VFF2 ENABLE THRESHOLD vs TEMPERATURE
FN7892.2
January 29, 2015
ISL8126
(Continued)
35
35
33
33
IEN_FF2_HYST (µA)
IEN_FF1_HYST (µA)
Typical Performance Curves
31
29
27
25
-50
31
29
27
-25
0
25
50
75
100
125
150
TEMPERATURE (°C)
FIGURE 8. EN/VFF1 HYSTERESIS CURRENT vs TEMPERATURE
Modes of Operation
There are 9 typical operation modes depending upon the signal
levels on EN/VFF1, EN/VFF2, VSEN2+, VSEN2-, FB2, and
CLKOUT/REFIN.
MODE 1: The IC is completely disabled when EN/VFF1 and
EN/VFF2 are pulled below 0.8V.
MODE 2: With EN/VFF1 pulled low and EN/VFF2 pulled >0.8V
(Mode 2A), or EN/VFF1 pulled >0.8V and EN/VFF2 pulled low
(Mode 2B), the ISL8126 operates as a single phase regulator.
When EN/VFF1 is pulled low, the ISHARE pin is pulled to VCC
internally. Upon EN/VFF1 >0.8V, there will be current sourcing
out from the ISHARE pin, which represents the Channel 1 current
plus 15µA offset current.
MODE 3: When VSEN2- is used as a negative sense line, both
channels’ phase shift depends upon the voltage level of
CLKOUT/REFIN. When the CLKOUT/REFIN pin is within 29% to
45% of VCC, Channel 2 delays 0° over Channel 1 (Mode 3A);
when within 45% to 62% of VCC, there is a 90°delay (Mode 3B);
when greater than 62% to VCC, there is a 180° delay (Mode 3C).
Refer to the “DDR and Dual Mode Operation” on page 36.
MODE 4: When VSEN2- is used as a negative remote sense line,
and CLKOUT/REFIN is connected to an external voltage ramp
lower than the internal soft-start ramp and lower than 0.6V, the
external ramp signal will replace Channel 2’s internal soft-start
ramp to be tracked at start-up, controller operating in DDR mode.
The controller will use the lowest voltage among the internal 0.6V
reference, the external voltage in CLKOUT/REFIN pin and the
soft-start ramp signal. Channel 1 is delayed 60° behind
Channel 2. Refer to the “DDR and Dual Mode Operation” on
page 36.
MODE 5: With VSEN2- pulled within 400mV of VCC, FB2 pulled to
ground and VSEN2+ pulled either to VCC or GND, the internal
channels are 180° out-of-phase and operate in 2-phase single
output (Mode 5A). The CLKOUT/REFIN pin also signals out clock
with 60° phase shift (rising edge) relative to the Channel 1’s
clock signal (falling edge of PWM) for 6-phase operation with two
other ISL8126s (Mode 5B). When the share pins are not
connected to each other for the three ICs in sync, two of which
Submit Document Feedback
22
25
-50
-25
0
25
50
75
100
125
150
TEMPERATURE (°C)
FIGURE 9. EN/VFF2 HYSTERESIS CURRENT vs TEMPERATURE
can operate in Mode 5A. The 3rd IC can be operated in Mode 3 to
generate 3 independent outputs (Mode 5C), or the 3rd IC can
also be operated in Mode 4 to generate 4 independent outputs
(Mode 5D).
MODE 6: With VSEN2- pulled within 400mV of VCC, FB2 pulled to
VCC and VSEN2+ pulled to GND, the internal channels (as 1st and
3rd Phase, respectively) are 240° out-of-phase. The
CLKOUT/REFIN pin signals out 120° relative phases to the falling
edge of Channel 1’s clock signal to synchronize with the second
ISL8126’s Channel 1 (as 2nd Phase). This allows 3-phase single
output configuration to be constructed using two ISL8126s.
MODE 7: With VSEN2- pulled within 400mV of VCC and both of
FB2 and VSEN2+ pulled to VCC, the internal channel is 180°
out-of-phase. The CLKOUT/REFIN pin signals out (rising edge)
90° relative phase to the Channel 1’s clock signal (falling edge of
PWM) to synchronize with another ISL8126, which can operate
at Mode 3, 4, 5A, or 7A. A 4-phase single output converter can be
constructed with two ISL8126s operating in Mode 5A or 7A
(Mode 7A). If the share bus is not connected between ICs, each IC
could generate an independent output (Mode 7B). When the
second ISL8126 operates as two independent regulators
(Mode 3) or in DDR mode (Mode 4), then a three independent
output system is generated (Mode 7C). Both ICs can also be
constructed as a 3-phase converter (0°, 90°, and 180°, not an
equal phase shift for 3-phase) with a single phase regulator
(270°).
MODE 8: The output CLKOUT signal allows expansion for
12-phase operation with the cascaded sequencing, as shown in
Table 1. No external clock is required in this mode for the desired
phase shift.
MODE 9: With an external clock, the part can be expanded for 5,
7, 8, 9 10 and 11 phase single output operation with the desired
phase shift.
FN7892.2
January 29, 2015
Submit Document Feedback
TABLE 1.
1ST IC (I = INPUT; O = OUTPUT; I/O = INPUT AND OUTPUT, BIDIRECTION)
MODE
EN/
VFF1
EN/
VFF2
VSEN2- (I)
FB2 (I)
VSEN2+ (I)
CLKOUT/REFIN WRT
1ST (I or O)
MODES OF OPERATION
ISHARE (I/O) REPRESENTS
OUTPUT (See
WHICH CHANNEL(S)
2ND CHANNEL WRT 1ST OPERATION MODE OPERATION MODE
of 3RD IC
of 2ND IC
Description for Details)
CURRENT
(O) (Note 10)
23
<0.8V
<0.8V
-
-
-
-
-
-
-
-
DISABLED
<0.8V
>0.8V
ACTIVE
ACTIVE
ACTIVE
-
N/A
-
-
-
SINGLE PHASE
2B
>0.8V
<0.8V
-
-
-
-
1ST CHANNEL
-
-
-
SINGLE PHASE
3A
>0.8V
>0.8V
<VCC -0.4V
ACTIVE
ACTIVE
29% to 45% of VCC (I)
1ST CHANNEL
0°
-
-
DUAL REGULATOR
3B
>0.8V
>0.8V
<VCC -0.4V
ACTIVE
ACTIVE
45% to 62% of VCC (I)
1ST CHANNEL
90°
-
-
DUAL REGULATOR
3C
>0.8V
>0.8V
<VCC -0.4V
ACTIVE
ACTIVE
> 62% of VCC (I)
1ST CHANNEL
180°
-
-
DUAL REGULATOR
4
>0.8V
>0.8V
<VCC-0.4V
ACTIVE
ACTIVE
< 29% of VCC (I)
1ST CHANNEL
-60°
-
-
DDR MODE
5A
Note 11
Note 11
VCC
GND
VCC/GND
60°
Average
of Channel 1 & 2
180°
-
-
2-PHASE
5B
Note 11
Note 11
VCC
GND
VCC/GND
60°
Average
of Channel 1 and 2
180°
5A
5A or 7A
6-PHASE
5C
Note 11
Note 11
VCC
GND
VCC/GND
60°
Average
of Channel 1 and 2
180°
5A
5A or 7A
3 OUTPUTs
5D
Note 11
Note 11
VCC
GND
VCC/GND
60°
Average
of Channel 1 and 2
180°
5A
3 or 4
4 OUTPUTs
6
Note 11
Note 11
VCC
VCC
GND
120°
Average
of Channel 1 and 2
240°
2B
-
3-PHASE
7A
Note 11
Note 11
VCC
VCC
VCC
90°
Average
of Channel 1 and 2
180°
5A or 7A
-
4-PHASE
7B
Note 11
Note 11
VCC
VCC
VCC
90°
Average
of Channel 1 and 2
180°
5A or 7A
-
2 OUTPUTs
(1st IC in Mode 7A)
7C
Note 11
Note 11
VCC
VCC
VCC
90°
Average
of Channel 1 and 2
180°
3, 4
-
3 OUTPUTs
(1st IC in Mode 7A)
8
Note 11
Note 11
Cascaded IC Operation MODEs 5A+5A+7A+5A+5A+5A/7A, No External Clock Required
12-PHASE
9
Note 11
Note 11
External Clock or External Logic Circuits Required for Equal Phase Interval
5, 7, 8, 9, 10, 11, or
(PHASE >12)
NOTES:
10. “2ND CHANNEL WRT 1ST” is referred to as “channel 2 lag channel 1 by the degrees specified by the number in the corresponding table cells”. For example, 90° with 2ND CHANNEL WRT 1ST
means channel 2 lags channel 1 by 90°; -60° with 2ND CHANNEL WRT 1ST means channel 2 leads channel 1 by 60°.
11. All EN/VFF pins are tied together.
ISL8126
1
2A
FN7892.2
January 29, 2015
ISL8126
D
CH1 UG (1ST IC)
1-D
180°
CH2 UG (1ST IC)
D
90°
50%
CLKOUT (1ST IC)
90°
D
CH1 UG (2ND IC)
180°
CH2 UG (2ND IC)
D
4 PHASE TIMING DIAGRAM (MODE 7A)
CH1 UG (1ST IC)
D
1-D
240°
D
CH2 UG (1ST IC)
120°
CLKOUT (1ST IC)
50%
120°
CH1 UG (2ND IC)
1-D
D
CH2 UG (2ND IC, OFF, EN/VFF2 = 0)
3-PHASE TIMING DIAGRAM (MODE 6)
VCC
VSEN2- VSEN2+
FB2
VMON2
CLKOUT/REFIN
COMP2
400mV
DIFF
AMP2
UV/OV
COMP2
ERROR
AMP2
VREF2 = VREF
CLOCK GENERATOR
AND
RELATIVE PHASES CONTROL
CHANNEL 1
PWM CONTROL
BLOCK
CHANNEL 2
PWM CONTROL
BLOCK
FIGURE 10. SIMPLIFIED RELATIVE PHASES CONTROL
Submit Document Feedback
24
FN7892.2
January 29, 2015
ISL8126
Functional Description
Initialization
Initially, the ISL8126 Power-On Reset (POR) circuits continually
monitor the bias voltages (PVCC and VCC) and the voltage at the
EN/VFF pin. The POR function initiates soft-start operation 192
clock cycles after the following conditions are met:
• VCC and PVCC voltages exceed their POR thresholds.
• PLL locking time has expired.
• EN/VFF pin voltage is pulled to be above 0.8V.
• For Channel 1 only, ISHARE voltage must fall below 70%
(typical) of VCC.
ISHARE is also pulled to VCC when Channel1 detects fault
conditions or EN/VFF1 is below its POR threshold. ISHARE is
released from VCC after EN/VFF1’s voltage higher than its POR
threshold for 16 switching cycles; therefore, there is 176 cycles
delay from ISHARE falls to 0.7*VCC to the beginning of soft-start.
During shutdown or fault conditions, the soft-start is reset quickly
while UGATE and LGATE change states immediately (<100ns)
upon the input drop below falling POR. The soft-start initialization
circuit is shown in Figure 11.
HIGH = ABOVE POR; LOW = BELOW POR
COMPARATOR
0.7*VCC
ISHARE
+
-
VCC POR
PVCC POR
EN/VFF1 POR
176
Cycles
AND
SOFT-START
OF CHANNEL 1
PLL LOCKING
VCC POR
PVCC POR
192
Cycles
AND
SOFT-START
OF CHANNEL 2
EN/VFF2 POR
FIGURE 11. SOFT-START INITIALIZATION LOGIC
The EN/VFF pin can be used as a voltage monitor and to set
desired hysteresis with an internal 30µA sinking current going
through an external resistor divider. The sinking current is
Submit Document Feedback
25
disengaged after the system is enabled. This feature is especially
designed for applications that require higher input rail POR for
better undervoltage protection. For example, in single-phase 12V
input applications, RUP = 53.6k and RDOWN = 5.23k will set the
turn-on threshold (VEN_RTH) to 10.6V and turn-off threshold
(VEN_FTH) to 9V, with 1.6V hysteresis (VEN_HYS).
There is an internal transistor, which will pull down the EN/VFF
pin under fault conditions. The multiphase system can
immediately turn off all ICs under fault conditions of one or more
phases by pulling all EN/VFF pins low. Thus, no bouncing occurs
among channels at fault and no single phase could carry all
current and be overstressed. The pull-up resistor (RUP) should be
scaled to sink no more than 5mA current to the EN/VFF pin.
Essentially, the EN/FF pins cannot be directly connected to VCC.
Voltage Feed-forward
Other than used as a voltage monitor described in the previous
section, the voltages applied to the EN/VFF pins are also fed to
adjust the amplitude of each channel’s individual sawtooth. This
helps to maintain a constant gain (GM = VIN · DMAX/VRAMP)
contributed by the modulator and the input voltage to achieve
optimum loop response over a wide input voltage range. The
amplitude of each channel’s sawtooth is set to 1.25x the
corresponding EN/VFF voltage upon its enable (above 0.8V). The
sawtooth ramp offset voltage is 1V, and the peak of the sawtooth
is limited to VCC - 1.4V. This allows a maximum peak-to-peak
amplitude of sawtooth ramp to be VCC - 2.4V. A constant voltage
(0.8V) is fed into the ramp generator to maintain a minimum
peak-to-peak ramp.
With VCC = 5.4V, the ramp has an allowable maximum
peak-to-peak voltage of 3V and minimum of 1V. Therefore, the
feed-forward voltage effective range is typically 3x.
A 192 cycle delay is added after the system reaches its rising
POR and prior to the soft-start. The RC timing at the EN/VFF pin
should be sufficiently small to ensure that the input bus reaches
its static state and the internal ramp circuitry stabilizes before
soft-start. A large RC could cause the internal ramp amplitude
not to synchronize with the input bus voltage during output
start-up or when recovering from faults. It is recommended to
use open-drain or open collector to gate this pin for any system
delay, as shown in Figure 12.
FN7892.2
January 29, 2015
ISL8126
R
V
EN_HYS
= -----------------------------------UP
Nx I EN_HYS
R
VCC
R
V
UP
EN_REF
= --------------------------------------------------------------DOWN
V
–V
EN_FTH
EN_REF
GRAMP = 1.25
where N is number of EN/VFF pins connected together
V
EN_FTH
V
RAMP
V
CC_FF
= V
EN_RTH
–V
EN_HYS
= max (V CC_FF  G
= max(0.8V, V
VCC - 1.4V

RAMP
ENFF
, VCC - 1.4V - V
RAMP_OFFSET


0.8V
VCC_FF
UPPER LIMIT
SAWTOOTH
AMPLITUDE
(VRAMP)
LIMITER
VIN
LOWER LIMIT
(RAMP OFFSET)
VRAMP_OFFSET = 1.0V
0.8V
RUP
EN/VFF
RDOWN
SYSTEM DELAY
EN_POR
IEN_HYS = 30µA
OV, OT, OC, AND PLL LOCKING FAULTS (ONLY FOR EN/VFF1)
FIGURE 12. SIMPLIFIED ENABLE AND VOLTAGE FEED-FORWARD CIRCUIT
ISL8126
EN/VFF1
EN/VFF2
VMON
ISL8126
RUP
2-PHASE
SS SETTLING at VREF + 100mV
FIRST PWM PULSE
VIN
2-PHASE
0.0V
EN/VFF1
EN/VFF2
-100mV
t
SS
1280
= -------------F SW
RDOWN
V EN_HYS
R UP = -----------------------------------------------------------I EN_HYS Þ N PHASE
192
t SS_DLY = -------------F SW
FIGURE 13. TYPICAL 4-PHASE WITH FAULT HANDSHAKE
FIGURE 14. SOFT-START WITH VOUT = 0V
Soft-start
The ISL8126 has two independent digital soft-start circuitry with
fixed 1280 switching cycles. Refer to Figure 14. The full soft-start
time from 0V to the target value can be estimated using
Equation 1.
1280
t SS = ------------f SW
(EQ. 1)
The ISL8126 has the ability to work under a precharged output
(see Figure 15). The output voltage would not be yanked down
during precharged start-up. If the precharged output voltage is
greater than the final target level but lowered to 120% setpoint,
the switching will not start until the FB voltage reduces to the
internal soft-start signal or the end of the soft-start is declared
(see Figure 16).
FIRST PWM PULSE
SS SETTLING at VREF + 100mV
VMON
PRECHARGED LEVEL
-100mV
FIGURE 15. SOFT-START WITH OUTPUT PRE-CHAREGED LEVEL <
FINAL TARGET LEVEL
OV = 113%
FIRST PWM PULSE
VOUT TARGET VOLTAGE
FIGURE 16. SOFT-START WITH VOUT BELOW OV BUT ABOVE FINAL
TARGET VOLTAGE
Submit Document Feedback
26
FN7892.2
January 29, 2015
ISL8126
Power-Good
Overvoltage and Undervoltage Protection
Both channels share the same PGOOD output. Either of the
channels indicating out-of-regulation will pull down the PGOOD
pin. The Power-Good comparators monitor the voltages on the
VMON pins. The trip points are shown in Figure 17. States of both
EN/VFF1 and EN/VFF2 have impact on the PGOOD signal. If one
of the VMON pins’ voltage is out of the threshold window, PGOOD
will not pull low until the fault presents for three consecutive
clock cycles.
EN/VFF1
0.8V
+
-
EN/VFF2
0.8V
EN1
VMON1
+
VREF
-
+
-
+
VREF
-
113%
87%
OR
EN2
VMON1>120%
OR
AND
MULTIPHASE
MODE = HIGH
87%
PGOOD1
FORCE
LGATE1
HIGH
AND
EN/VFF1
VMON2
113%
AND
OR
EN/VFF2
FORCE
LGATE2
HIGH
VMON2 > 120%
CH1 SOFT-START DONE
VMON2
VMON1
FIGURE 18. FORCE LGATE HIGH LOGIC
PGOOD2
120%
CH2 SOFT-START DONE
VOUT
EN1
3 CYCLES
PGOOD1
3 CYCLES
PGOOD
PGOOD
EN2
UV
OV LATCH
PGOOD2
PGOOD1
PGOOD2
UGATE AND EN/VFF LATCH LOW
FIGURE 19. PGOOD TIMING UNDER UV AND OV
+20%
+13%
VMON1, 2
+9%
VREF
-9%
-13%
PGOOD LATCH OFF
AFTER 120% OV
PGOOD1, 2
FIGURE 17. POWER-GOOD THRESHOLD WINDOW
The Overvoltage (OV) and Undervoltage (UV) protection circuitry
monitor the voltage on the VMON pins.
OV protection is active upon VCC POR. An OV condition (>120%)
would latch IC off (the high-side MOSFET to latch off
permanently; the low-side MOSFET turns on immediately at the
time of OV trip and then turns off after the VMON drops below
87%). The EN/VFF and PGOOD are also latched low at OV event.
The latch condition can be reset only by recycling VCC. In
Dual/DDR mode, each channel is responsible for its own OV
event with the corresponding VMON as the monitor. In
multiphase mode, both channels respond simultaneously when
either triggers an OV event.
There is another non-latch OV protection (113% of target level).
At the condition of EN/VFF low and the output over 113% OV, the
lower side MOSFET will turn on until the output drops below 87%.
This is to protect the overall power trains in case of only one
channel of a multiphase system detecting OV. The low-side
MOSFET always turns on at the conditions of EN/VFF = LOW and
the output voltage above 113% (all VMON pins and EN/VFF pins
are tied together) and turns off after the output drops below 87%.
Thus, in a high phase count application (Multiphase Mode), all
cascaded ICs can latch off simultaneously via the EN/VFF pins
(EN/VFF pins are tied together in multiphase mode), and each IC
shares the same sink current to reduce the stress and eliminate
the bouncing among phases.
The UV functionality is not enabled until the end of soft-start. In a
UV event, if the output drops below -13% of the target level due to
Submit Document Feedback
27
FN7892.2
January 29, 2015
ISL8126
INDUCTOR DCR SENSING
VIN
UGATE(n)
+
(EQ. 2)
The resistor value should be as large as possible to minimize
power dissipation, while providing sufficient margin for the
internal 10kΩ and MOSFET’s Vth tolerances. For example, a 2kΩ
resistor is recommended for applications using logic-level
MOSFET with the maximum prebiased voltage less than 5V.
Over-Temperature Protection (OTP)
When the junction temperature of the IC is greater than +150°C
(typically), both EN/VFF pins pull low to inform other cascaded
channels via their EN/VFF pins. All connected EN/VFFs stay low
and release after the IC’s junction temperature drops below
+125°C (typically), with a +25°C hysteresis (typical).
INDUCTOR CURRENT SENSING
The ISL8126 supports inductor DCR sensing, MOSFET’s rDS(ON)
sensing, or resistive sensing techniques. The circuits shown in
Figures 20, 21, and 22 represent one channel of the controller.
This circuitry is identical for both channels.
Note that the common mode input voltage range of the current
sense amplifiers is VCC - 1.8V. Therefore, the rDS(ON) sensing
must be used for applications with output voltage greater than
VCC - 1.8V. For example, when VCC = 5.4V, the inductor DCR and
the resistive sensing configurations can be used for output
voltage less than 3V. For higher output voltage, rDS(ON) sensing
configuration must be used.
28
ISL8216
INTERNAL CIRCUIT
VL
+
VC(s)
R
I
VOUT
COUT
-
The PRE-POR-OVP works against prebiased start-up when
precharged output voltage is higher than the threshold of the
low-side MOSFET, however, it can be disabled by placing a
resistor from LGATE to ground. The resistor value can be
estimated from Equation 2.
DCR
INDUCTOR
LGATE(n)
When both the VCC and PVCC are below PORs (not including EN
POR), the UGATE is low and LGATE is floating (high impedance).
EN/VFF has no control on LGATE when VCC and PVCC are below
their PORs. When VCC and PVCC are above their PORs, the LGATE
would not be floating but toggling with its PWM pulses. An
internal 10kΩ resistor, connected in between PHASE and LGATE
nodes, implements the PRE-POR-OVP circuit. The output of the
converter that is equal to phase node voltage via output
inductors is then effectively clamped to the low-side MOSFET’s
gate threshold voltage, which provides some protection to the
load if the upper MOSFET(s) is shorted during start-up, shutdown,
or normal operations. For complete protection, the low-side
MOSFET should have a gate threshold that is much smaller than
the maximum voltage rating of the load.
Submit Document Feedback
L
PHASE(n)
PRE-POR Overvoltage Protection
(PRE-POR-OVP)
10k
R  -----------------------------------------------------------V pre – biased  max 
-------------------------------------------------- – 1
V th  min 
I s
L
-
some reason (cases when EN/VFF is not pulled low) other than
OV, OC, OT, and PLL faults, the lower MOSFETs will be turned on
for ~345ns for each switching cycle to avoid high negative
voltage ringing until the UN condition is removed.
C
CS  n 
RISEN(n)
(PTC)
SAMPLE
&
HOLD
+
-
ISEN(n)A
ISEN(n)B
ISEN
FIGURE 20. DCR SENSING CONFIGURATION
An inductor’s winding is characteristic of a distributed resistance
as measured by the DCR (Direct Current Resistance) parameter.
Consider the inductor DCR as a separate lumped quantity, as
shown in Figure 20. The inductor current, IL; will also pass
through the DCR. Equation 3 shows the s-domain equivalent
voltage across the inductor VL.
V L = I L   s  L + DCR 
(EQ. 3)
A simple R-C network across the inductor extracts the DCR
voltage, as shown in Figure 20. The voltage on the capacitor VC,
can be shown to be proportional to the inductor current IL, see
Equation 4.
L
 s  ------------+ 1   DCR  I L 
 DCR

V C = -------------------------------------------------------------------- s  RC + 1 
(EQ. 4)
If the R-C network components are selected such that the RC
time constant (= R*C) matches the inductor time constant
(= L/DCR), the voltage across the capacitor VC is equal to the
voltage drop across the DCR, i.e. proportional to the inductor
current. The value of R should be as small as feasible for best
signal-to-noise ratio. Make sure the resistor package size is
appropriate for the power dissipated and include this loss in
efficiency calculations. In calculating the minimum value of R,
the average voltage across C (which is the average ILDCR
product) is small and can be neglected. Therefore, the minimum
value of R may be approximated using Equation 5.
2
2
D   V IN – max – V OUT  +  1 – D   V OUT
R min = ------------------------------------------------------------------------------------------------------------k  P R – pkg   P
(EQ. 5)
Where PR-pkg is the maximum power dissipation specification
for the resistor package and P is the derating factor for the
same parameter (eg.: PR-pkg = 0.063W for 0402 package,
P = 80% at +85°C). k is the margin factor, also to limit
FN7892.2
January 29, 2015
ISL8126
temperature raise in the resistor package, recommend using 0.4.
Once Rmin has been calculated, solve for the maximum value of
C using Equation 6:
L
C max = -------------------------------R min  DCR
(EQ. 6)
and choose the next-lowest readily available value. Then
substitute the chosen value into the same equation and
recalculate the value of R. Choose the 1% resistor standard value
closest to this recalculated value of R. For example, when
VIN_MAX = 14.4V, VOUT = 2.5V, L = 1µH and DCR = 1.5mΩ, with
0402 package Equation 5 yields RMIN of 1476Ω and Equation 6
yields CMAX of 0.45µF. By choosing 0.39µF and recalculating the
resistor it yields 1.69kΩ
With the internal low-offset current amplifier, the capacitor
voltage VC is replicated across the sense resistor RISEN.
Therefore, the current out of ISEN(n)B pin, ISEN, is proportional to
the inductor current. After 175ns blanking period with respect to
the falling edge of the PWM pulse of each channel, the ISEN
current is filtered and sampled for 175ns. The sampling current
ICS then can be derived as shown by Equation 7:
PHASE(n)
IL
VOUT
COUT
LGATE(n)
ISL8216A
INTERNAL CIRCUIT
I
CS  n 
RISEN(n)
SAMPLE
AND
HOLD
+
-
ISEN(n)A
ISEN(n)B
ISEN
FIGURE 21. SENSE RESISTOR IN SERIES WITH INDUCTOR
Submit Document Feedback
29
MOSFET rDS(ON) SENSING
I
VIN
CS  n 
ISEN
IL
SAMPLE
AND
HOLD
ISEN(n)B
RISEN
(PTC)
+
ISEN(n)A
I x r DS  ON 
L
+
EXTERNAL CIRCUIT
FIGURE 22. MOSFET rDS(ON) CURRENT-SENSING CIRCUIT
For accurate current sense, a dedicated current-sense resistor
RSENSE in series with the output inductor can serve as the
current sense element (see Figure 21). This technique is more
accurate, but reduces overall converter efficiency due to the
additional power loss on the current sense element RSENSE.
RSENSE
Similar to DCR current sensing approach, the resistive sensing
approach can be used with output voltage less than VCC - 1.8V.
ISL8126 INTERNAL CIRCUIT
RESISTIVE SENSING
L
(EQ. 8)
(EQ. 7)
Where IL is the inductor DC current, fSW is the switching
frequency, and tMIN_OFF is 350ns.
UGATE(n)
V OUT


1–D
 IL + ----------------   ---------------- – t MIN_OFF   RSENSE
L
2F SW


ICS = -----------------------------------------------------------------------------------------------------------------------------R ISEN
N-CHANNEL
MOSFETs
V OUT


1–D
 I L + ----------------   -------------- – t MIN_OFF   DCR
L
2f


SW
ICS = -------------------------------------------------------------------------------------------------------------R ISEN
VIN
Equation 8 shows the sampling current, ICS, when using sensing
resistor.
The controller can also sense the channel load current by
sampling the voltage across the synchronous MOSFET rDS(ON)
(see Figure 22). The amplifier is ground-reference by connecting
the ISEN(n)A pin to the source of the synchronous MOSFET.
ISEN(n)B pin is connected to the synchronous MOSFET’S drain
through the current sense resistor RISEN. The voltage across
RISEN is equivalent to the voltage drop across the rDS(ON) of the
lower MOSFET while it is conducting. The resulting current out of
the ISEN(n)B pin is proportional to the channel current IL.
Equation 9 shows the sampling current, ICS, when using MOSFET
rDS(ON) sensing.
V OUT


1–D
 I L + ----------------   ---------------- – t MIN_OFF   r DS  ON 
L
2F


SW
I CS = ------------------------------------------------------------------------------------------------------------------------R ISEN
(EQ. 9)
Both inductor DCR and MOSFET rDS(ON) value will increase as the
temperature increases. Therefore, the sensed current will
increase as the temperature of the current sense element
increases. In order to compensate the temperature effect on the
sensed current signal, a Positive Temperature Coefficient (PTC)
resistor can be selected for the sense resistor RISEN.
Overcurrent Protection
For overload and hard short condition, the overcurrent protection
reduces the regulator RMS output current much less than full
load by putting the controller into hiccup mode. A delay time,
equal to 3 soft-start intervals, is inserted to allow the disturbance
to be cleared out. After the delay time, the controller then
initiates a soft-start interval. If the output voltage comes up and
returns to the regulation, PGOOD transitions high. If the OC trip is
FN7892.2
January 29, 2015
ISL8126
exceeded during the soft-start interval, the controller pulls
EN/VFF low again. The PGOOD signal will remain low and the
soft-start interval will be allowed to expire. Another soft-start
interval will be initiated after the delay interval. If an overcurrent
trip occurs again, this same cycle repeats until the fault is
removed.
The OCP function is enabled at start-up. The ISL8126 monitors 2
signals: sampled channel current, ICS, and ISHARE voltage for
overcurrent protection.
CHANNEL CURRENT OCP
Each sampled channel current, ICS, is compared to 111µA (typ.)
for the OCP trip point. The channel overcurrent trip point can be
set by using RISEN value such that the overcurrent trip point
corresponds to the channel sensing current, ICS, of 111µA. For
DCR current sensing, Equation 7, and rDS(ON) current sensing,
Equation 9, the RISEN can be estimated from Equations 10 and
11, respectively.
V OUT


1–D
 IOC + ----------------   ---------------- – t MIN_OFF   DCR
L
2F


SW
R ISEN = ----------------------------------------------------------------------------------------------------------------------111A
(EQ. 10)
In multiphase operation, the VISHARE represents the average
current of all ISL8126 and compares with the ISHARE pin precision
1.2V threshold to determine the overcurrent condition. At the same
time, each channel has an additional overcurrent trip point at
111µA with 7-cycle delay for channel overcurrent protection. This
scheme helps protect against loss of channel(s) in multiphase mode
so that no single channel could carry excessive current in such
event. With RISHARE = 10kΩIt would make the channel current
OCP and ISHARE OCP trip at the same over current level; (111µA +
15µA) x 10kΩ1.26V.
Note that it is not necessary for the RISHARE to be scaled to trip at
the same level as the 111µA OCP comparator if the application
allows. For instance, when Channel 1 operates independently, the
OC trip set by 1.2V comparator can be lower than 111µA trip point.
To set the ISHARE OCP in the multiphase configuration, the RISEN
must be determined first by using Equations 10 or 11. The IOC is
the overcurrent for each phase, which is approximately
IOC_total/number of phases. Upon determining RISET, Equations 7,
8, 9, and 11 can be used to determine ISHARE OCP, as shown in
Equation 13.
1.2V
R ISHARE = ----------------------------------------------------------------------N
CNTL

V OUT


1–D
 IOC + ----------------   ---------------- – t MIN_OFF   r DS  ON 
L
2FSW


R ISEN = -------------------------------------------------------------------------------------------------------------------------------111A
(EQ. 11)
While configured as multiphase operation (VSEN2- > VCC - 400mV),
the channel OCP has 7 clock cycles delay before entering hiccup
mode.
In dual-output operation, the 7-clock cycle delay on Channel 2 is
bypassed so the circuit responds to over current condition
immediately. In this mode, the 7-clock cycle delay in Channel1 is
still active. The fast OCP response on Channel1 will be rely on the
OCP on ISHARE pin where the voltage on this pin represents the
Channel1 current.
During soft-start period with VMON1 less than 0.4V, the OCP
threshold on the sampled channel current, ICS, of both channels
are increased to 222µA (typ.) to compensate the in-rush current.
ISHARE OCP
Refer to the “Controller Block Diagram” on page 6, ISHARE pin
sources out a current IAVG_CS with 15µA offset. In the 2-phase
mode, IAVG_CS is the average of both Channels 1 and 2 sampled
currents as calculated in Equation 12.
(EQ. 12)
While in the dual-output mode, IAVG_CS is a copy of Channel1’s
sampled current.
Submit Document Feedback
30
i
(EQ. 13)
i=1
Without temperature compensation, the OCP trip point should be
evaluated based on the DCR or MOSFET rDS(ON) values at the
maximum device’s temperature.
ICS1 + ICS2
IAVG_CS = ----------------------------------2
 I AVG_CS + 15A 
R ISET = R ISHARE  N CNTL
where NCNTL is the number of the ISL8126 controllers in parallel
or multiphase operations.
For the RISEN chosen for OCP setting, the final value is usually
higher than the number calculated from Equation 9. The PCB and
inductor pad soldering resistance would affect the total
impedance a lot especially at low DCR applications.
Current Sharing Loop
When the ISL8126 operates in 2-phase mode (VSEN2- is pulled
within VCC - 400mV), the current control loop keeps Channel 1
and Channel 2 currents in balance. The sensed currents from
both channels are combined to create an average current
reference (IAVG), which represents average current of both
channel currents. The signal IAVG is then subtracted from the
individual sensed current (ICS1 or ICS2) to produce a current
correction signal for each channel. The block diagram of current
sharing control circuit is shown in Figure 23.
When both channels operate independently, the average
function is disabled, and the current correction block of
Channel 2 is also disabled. The IAVG_CS is Channel 1 sensed
current ICS1. Channel 1 makes any necessary current correction
by comparing the voltages at ISET and ISHARE pins (for 3-phase,
two ISL8126s configuration).
When the share bus does not connect to other ICs, the ISET and
ISHARE pins can be shorted together and grounded via a single
resistor to ensure zero share error.
FN7892.2
January 29, 2015
ISL8126
IAVG = (ICS1 + ICS2) / 2
IAVG_CS = IAVG or ICS1
ERROR AMP 1 +
ISHARE = IAVG_CS + 15µA
ISET = IAVG_CS + 15µA + ICSH_ERR
ICS1
IAVG_CS
-
+
CURRENT
CORRECTION
BLOCK

-
CURRENT
MIRROR
BLOCK
SHARE BUS
RISHARE
+
-

ICS2
ICSH_ERR -

ICSH_ERR
20mV
ISET
-

CURRENT
MIRROR
BLOCK
IAVG_CS+15µA
ISHARE
+
VERROR1
+
ICSH_ERR
+
-
IAVG_CS+15µA
RISET
ERROR AMP 2
+
ICSH_ERR
RISHARE=RISET/NCTRL
CURRENT
CORRECTION
BLOCK
-
IAVG_CS
VERROR2
VCC
400mV
+
VSEN2-
CURRENT
CORRECTION
BLOCK
+
VSEN1- VSEN1+
VMON1
FIGURE 23. SIMPLIFIED CURRENT SHARE AND INTERNAL BALANCE IMPLEMENTATION
Current Share Control in Multiphase Single
Output with Shared COMP Voltage
In multiphase/multi-IC implementation with one single error
amplifier for the voltage loop, all COMP pins must be tied
together. Therefore, all other channels’ error amplifiers that are
not used in voltage loop should be disabled with their
corresponding VSEN- pulled to VCC, as shown in Figure 24.
For current sharing purposes, all ISHARE pins must also be tied
together. The share bus (VISHARE) represents the average
current of all ISL8126s connected to the same ISHARE bus. The
ISHARE pin sources a copy of the IAVG_CS with 15µA offset
(IAVG_CS equals to IAVG or ICS1 depending upon the
configuration). The ISET pin sources out a copy of IAVG_CS,
ICSH_ERR and 15µA offset. ICSH_ERR on the ISET pin makes the
voltage at the ISET pin track the voltage at the ISHARE pin with
20mV offset. Thus, ICSH_ERR represents the difference of an
Submit Document Feedback
31
individual ISL8126 current to the average current (ISHARE). The
current share error signal (ICSH_ERR) is then fed into the current
correction block to adjust each channel’s PWM pulse
accordingly.
If one single external resistor is used as RISHARE connecting the
ISHARE bus to ground for all the ICs in parallel, RISHARE should
be set equal to RISET/NCTRL (where NCNTL is the number of the
ISL8126 controllers in parallel or multiphase operations), and
the share bus voltage (VISHARE) set by the RISHARE, represents
the average current of all channels. RISHARE can also be set by
putting one resistor in each IC’s ISHARE pin and using the same
value with RISET (RISHARE = RISET), which results in the total
equivalent resistance value as RISET/NCTRL.
The current share function provides at least 10% overall accuracy
between ICs, 5% within the IC when using a 1% resistor to sense
a 10mV signal. The current share bus works for up to 12-phase.
FN7892.2
January 29, 2015
ISL8126
VIN
REN/VFF_up
REN/VFF_low
With
voltage
loop
EN/VFF1,2 COM1/2
VSEN1+ CLKOUT
EN/VFF1,2 COM1/2
FSYNC
VSEN1/2-
VSEN1ISL81261
ISHARE ISET
EN/VFF1,2 COM1/2
FSYNC
VSEN1/2-
VCC ISL81262
ISHARE
RISET1
ISET
CLKOUT
RISET3
RISET2
RISHARE2
RISHARE1
VCC ISL81263
ISHARE ISET
RISHARE3
SHARE BUS
RISHARE_ = RISET_
FIGURE 24. SIMPLIFIED 6-PHASE SINGLE OUTPUT IMPLEMENTATION
Current Share Control Loop in Multi-Module
with Independent Voltage Loop
The power module controlled by ISL8126 with its own voltage
loop can be paralleled to supply one common output load with its
integrated Master-Slave current sharing control, as shown in the
“Typical Application Circuits” on page 14. A resistor RCSR and a
capacitor CCSR need to be inserted between VSEN1- pin and the
lower resistor of the voltage sense resistor divider for each
module. With this resistor, the correction current sourcing from
the VSEN1- pin will create a voltage offset to maintain even
current sharing among modules. The recommended value for the
VSEN1- resistor RCSR is 100Ω and it should not be large in order
to keep the unity gain amplifier input pin impedance
compatibility. The maximum source current from the VSEN1- pin
is 350µA, which is combined with RCSR to determine the current
sharing regulation range. The generated correction voltage on
RCSR is suggested to be within 5% of VREF (0.6V) to avoid fault
triggering of UV/OV and PGOOD during dynamic events. The
value for CCSR can be estimated from Equation 14.
35
C CSR = ----------------------------------R CSR  F SW
(EQ. 14)
Where FSW is switching frequency.
It is recommended to have 3 analog signals: CLKOUT-SYNC,
ISHARE, and EN/VFF for communication among the paralleled
modules. All the modules are synchronized and the phase shift
can also be configured to optimal to reduce the input current
ripple by interleaving effects. The connections of these three
wires allows the system to be started at the same time and
achieve good current balance in start-up without overcurrent trip.
Internal Series Linear and Power Dissipation
The VIN pin is connected to PVCC with an internal series linear
regulator. The internal linear regulator’s input (VIN) can range
between 3V to 26.5V. PVCC pin is the output of the internal linear
regulator and it provides power for both the internal MOSFET
drivers. The PVCC and VIN pins should have the recommended
bypass ceramic capacitors (10µF) connected to GND for proper
operation. PVCC can be used to bias the IC analog circuitry, VCC,
Submit Document Feedback
32
by connecting VCC to PVCC pin. The VCC pin should be connected
to the PVCC pin with an RC filter to prevent high frequency driver
switching noise into the analog circuitry. When the VIN drops
below 5.0V, the pass element will saturate; PVCC will track VIN
with a dropout of the linear regulator. When used with an
external supply less than 5V, the PVCC pin is recommended to be
tied directly to VIN.
2.65V TO 5.6V
2
3V TO 26.5V
10µF
1µF
PVCC
VCC
VIN
Z1
Z2
5V
FIGURE 25. INTERNAL REGULATOR IMPLEMENTATION
The LDO is capable of supplying 250mA with regulated 5.4V
output. In 3.3V input applications, when the VIN pin voltage is 3V,
the LDO can still supply 150mA while maintaining LDO output
voltage higher than VCC falling threshold to keep the IC
operating. Figure 4 shows the typical V-I curve of the internal
LDO. Note that the power dissipation in the device should not be
exceeded the package thermal limit. The power dissipation
inside the IC can be estimated with Equations 15 and 16.
Where the gate charge (QG1 and QG2) is defined at a particular
gate to source voltage (VGS1and VGS2) in the corresponding
MOSFET datasheet; IQ_VIN is the driver’s total quiescent current
with no load at drive outputs; NQ1 and NQ2 are number of upper
and lower MOSFETs, respectively.
FN7892.2
January 29, 2015
ISL8126
P IC =  VIN – PVCC   I VIN + P DR
(EQ. 15)
0.27
0.24
 Q G1  N Q1 Q G2  N Q2
I VIN =  ------------------------------ + ------------------------------  PVCC  F SW + I Q_VIN
V GS2 
 V GS1
(EQ. 16)
P DR = P DR_UP + P DR_LOW
R LO1
R HI1

 P Qg_Q1
P DR_UP =  -------------------------------------- + ----------------------------------------  --------------------2
 R HI1 + R EXT1 R LO1 + R EXT1
R LO2
R HI2

 P Qg_Q2
P DR_LOW =  -------------------------------------- + ----------------------------------------  --------------------2
 R HI2 + R EXT2 R LO2 + R EXT2
G
CDS
RGI1
CGS
Q1
S
PHASE
FIGURE 26. TYPICAL UPPER-GATE DRIVE TURN-ON PATH
PVCC
D
CGD
LGATE
RLO2
G
RG2
CDS
RGI2
CGS
FIGURE 27. TYPICAL LOWER-GATE DRIVE TURN-ON PATH
It is recommended that the operating junction temperature of
the IC to be less that +135°C. This limits the maximum power
dissipation inside the IC. Equations 15 and 16 and JA can be
used to estimate the maximum total gate change, Qg_total. The
power dissipation inside the IC should be evaluated at the
maximum ambient temperature. In addition, the total gate
change and the operating switching frequency should not load
the internal LDO beyond the current limit threshold. Figure 28
provides the guideline of the allowed maximum gate charge.
Submit Document Feedback
33
9
11
13
15
17
19
21
23
25
27
29
Frequency Synchronization and Phase Lock
Loop
The FSYNC pin has two primary capabilities: fixed frequency
operation and synchronized frequency operation. By connecting a
resistor (RFSYNC) to GND from the FSYNC pin, the switching
frequency can be set at any frequency between 150kHz and
1.5MHz. The value of RFSYNC can be estimated using Equation 17.
The frequency setting curve shown in Figure 29 is also provided to
assist in selecting the correct value for RFSYNC.
1,600
Q2
S
GND
7
The Oscillator is a sawtooth waveform, providing for leading edge
modulation with 350ns minimum PWM off-time. The oscillator
(Sawtooth) waveform has a DC offset of 1.0V. Each channel’s
peak-to-peak of the ramp amplitude is set proportional to the
voltage applied, which is corresponding the EN/VFF pin. See
“Voltage Feed-forward” on page 25.
SWITCHING FREQUENCY (kHz)
RHI2
5
Oscillator
CGD
RG1
0.06
To keep the IC within its operating temperature range, an
external power resistor could be used in series with the VIN pin to
bring the heat out of the IC, or and external LDO could be used
when necessary.
D
UGATE
TA = +85°C
0.09
FIGURE 28. ALLOWED MAXIMUM GATE CHARGE vs INPUT
VOLTAGE
BOOT
RLO1
0.12
INPUT VOLTAGE (V)
R GI2
R EXT2 = R G2 + ------------N Q2
RHI1
0.15
0.00
Q G2  PVCC 2
P Qg_Q2 = ---------------------------------------  F SW  N Q2
V GS2
PVCC
TA = +20°C
0.18
0.03
Q G1  PVCC 2
P Qg_Q1 = ---------------------------------------  F SW  N Q1
V GS1
R GI1
R EXT2 = R G1 + ------------N Q1
Qg_TOTAL FSW
0.21
1,400
1,200
1,000
800
600
400
200
0
20 40 60
80 100 120 140 160 180 200 220 240 260
R_FS (k)
FIGURE 29. RFS vs SWITCHING FREQUENCY
FN7892.2
January 29, 2015
ISL8126
VSENSE- (REMOTE)
10Ω
VOUT (LOCAL)
VSENSE+ (REMOTE)
CSEN
GND (LOCAL)
10Ω
RFB
ROS
ZCOMP
ZFB
VSEN-
VCC
VSEN+
VMON
PGOOD
COMP
FB
+
+
-
400mV
+
GAIN=1
VREF
OV/UV
COMP
+
ERROR AMP
PGOOD
FIGURE 30. SIMPLIFIED REMOTE SENSING IMPLEMENTATION
.
4
R FSYNC  k  = 4.671 10  f SW  kHz 
– 1.04
(EQ. 17)
By connecting the FSYNC pin to an external square pulse
waveform (such as the CLOCK signal, typically 50% duty cycle
from another ISL8126), the ISL8126 will synchronize its
switching frequency to the fundamental frequency of the input
waveform. The maximum voltage to the FSYNC pin is VCC + 0.3V.
The Frequency Synchronization feature will synchronize the
leading edge of CLKOUT signal with the falling edge of
Channel 1’s PWM clock signal. The CLKOUT is not available until
the PLL locks.
The locking time is typically 130µs for fSW = 500kHz. EN/VFF1 is
pulled down internally until the FSYNC stabilized and the PLL is in
locking. The PLL circuits control only EN/VFF1, and control the
delay time of Channel 2’s soft-start. Therefore, it is
recommended to connect all EN/VFF pins together in multiphase
configuration.
The loss of a synchronization signal for 13 clock cycles causes
the IC to be disabled until the PLL returns locking, at which point
a soft-start cycle is initiated and normal operation resumes.
Holding FSYNC low will disable the IC.
Differential Amplifier for Remote Sensing
The differential remote sense buffers help compensate the droop
due to load on the positive and negative rails and maintain the
high system accuracy of ±0.6%. They have precision unity gain
resistor matching networks, which has a ultra low offset of 1mV.
Submit Document Feedback
34
The output of the remote sense buffer is connected directly to the
internal OV/UV comparator. As a result, a resistor divider should
be placed on the input of the buffer for proper regulation, as
shown in Figure 30. The VMON pin should be connected to the FB
pin by a standard feedback network. The output voltage can be
set by using Equation 18:
R FB 

V OUT = V ref   1 + ------------
R

OS
(EQ. 18)
To optimize system accuracy, it is highly recommended to
include this impedance into calculation and use resistor with
resistance as low as possible for the lower leg (ROS) of the
feedback resistor divider. Note that any RC filter at the inputs of
the differential amplifier will contribute as a pole to the overall
loop compensation.
VCC
I = VSEN+ + 1.16µA
40k
20k
VSEN+
1.16µA
RDIF = -500k
VSEN-
20k
20k
20k
FIGURE 31. EQUIVALENT DIFFERENTIAL AMPLIFIER
FN7892.2
January 29, 2015
ISL8126
VOUT
RFB
RFB
ROS
ROS
ZCOMP
VSEN+
VCC
GND
VSEN-
VMON
PGOOD
COMP
FB
+
400mV
+
+
GAIN=1
VREF
OV/UV
COMP
+
ERROR AMP
PGOOD
FIGURE 32. DUAL OUTPUT VOLTAGE SENSE FOR SINGLE POINT OF FAILURE PROTECTION
Internal Reference and System Accuracy
The internal reference is set to 0.6V. Including bandgap variation
and offset of differential and error amplifiers, it has an accuracy
of ±0.6% over commercial temperature range, and 0.9% over
industrial temperature range. While the remote sense is not
used, its offset (VOS_DA) should be included in the tolerance
calculation. Equations 19 and 20 show the worst case of system
accuracy calculation. VOS_DA should set to zero when the
differential amplifier is in the loop, the differential amplifier’s
input impedance (RDIF) is typically -600kΩ with a tolerance of
20% (RDIF%) and can be neglected when ROS is less than 100Ω.
To set a precision setpoint, ROS can be scaled by two paralleled
resistors.
Figure 33 shows the tolerance of various output voltage
regulation for 1%, 0.5%, and 0.1% feedback resistor dividers.
Note that the farther the output voltage setpoint away from the
internal reference voltage, the larger the tolerance; the lower the
resistor tolerance (R%), the tighter the regulation.
R FB   1 – R% 

%min =  Vref   1 – Ref%  – V OS_DA    1 + ----------------------------------------
R OSMAX 

(EQ. 19)
1
R OSMAX = ----------------------------------------------------------------------------------------------------1
1
----------------------------------------- + ---------------------------------------------------R OS   1 + R%  R DIF   1 + R DIF % 
R FB   1 – R% 

%max =  Vref   1 – Ref%  – V OS_DA    1 + ----------------------------------------
R OSMIN 

(EQ. 20)
1
R OSMIN = ----------------------------------------------------------------------------------------------1
1
-------------------------------------- + ------------------------------------------------R OS   1 – R %  R DIF   1 – R DIF % 
2.5
R% = 1%
2.0
1.5
OUTPUT REGULATION (%)
As some applications will not need the differential remote sense,
the output of the remote sense buffer can be disabled and be
placed in high impedance by pulling VSEN- within 400mV of VCC.
Thus, the VMON pin can be used as an additional monitor of the
output voltage with a resistor divider to protect the system
against single point of failure, which occurs in the system using
the same resistor divider for the UV/OV comparator and the
output regulation. The resistor divider ratio should be the same
as the one for the output regulation so that the correct voltage
information is provided to the OV/UV comparator. Figure 32
shows the differential sense amplifier can be directly used as a
monitor without pulling VSEN- high.
0.5%
1.0
0.1%
0.5
0.0
-0.5
0.1%
-1.0
0.5%
-1.5
-2.0
-2.5
1%
0.5
1.0
1.5
2.0
2.5
3.0
3.5
4.0
4.5
5.0
OUTPUT VOLTAGE (V)
FIGURE 33. OUTPUT REGULATION WITH DIFFERENT RESISTOR
TOLERANCE FOR Ref% = ±0.6%
Submit Document Feedback
35
FN7892.2
January 29, 2015
ISL8126
DDR and Dual Mode Operation
When ISL8126 is used in dual-output mode, the CLKOUT/REFIN
pin is an input signal pin. If the CLKOUT/REFIN is less than 29%
of VCC, an external soft-start ramp (0.6V) can be in parallel with
Channel 2s internal soft-start ramp for DDR/tracking
applications (DDR Mode).
The output voltage (typical VTT output) of Channel 2 tracks with
the input voltage (typical VDDQ*(1+k) from Channel 1) at the
CLKOUT/REFIN pin. As for the external input signal and internal
reference signal (ramp and 0.6V), the one with the lowest voltage
will be the one to be used as the reference compared with the FB
signal. So in DDR configuration, VTT channel should start-up later
after its internal soft-start ramp, in which way, the VTT will track
the voltage on REFIN pin derived from VDDQ. This can be
achieved by adding more filtering at EN/VFF1 compared with
EN/VFF2.
Since the UV/OV comparator uses the same internal reference 0.6V
to guarantee UV/OV and Precharged start-up functions of
Channel 2, the target voltage derived from Channel 1 (VDDQ) should
be scaled close to 0.6V, and it is suggested to be slightly above
(+2%) 0.6V with an external resistor divider, which will have
Channel 2 use the internal 0.6V reference after soft-start. Any
capacitive load at the REFIN pin should not slow down the ramping
of this input 150mV lower than the Channel 2’s internal ramp.
Otherwise, the UV protection could be fault triggered prior to the end
of the soft-start. The start-up of Channel 2 can be delayed to avoid
such a situation from happening, if high capacitive load presents at
REFIN pin for noise decoupling. During shutdown, Channel 2 will
follow Channel 1 until both channels drops below 87%, at which
point both channels enter UV protection zone. Depending on the
loading, Channel 1 might drop faster than Channel 2. To solve this
race condition, Channel 2 can either power up from Channel 1 or
bridge the Channel 1 output with a high current Schottky diode. If
the system requires to shutdown both channels when either has a
fault, tying EN/VFF1 and EN/VFF2 will do the job. In DDR mode,
Channel 1 delays 60° over Channel 2.
In Dual mode, depending upon the resistor divider level of REFIN
from VCC, the ISL8126 operates as a dual-PWM controller for
two independent regulators with a phase shift, as shown in
Table 2. The phase shift is latched as VCC raises above POR and
cannot be changed on the fly.
TABLE 2.
MODE
DECODING
REFIN RANGE
PHASE FOR CHANNEL 2
WRT CHANNEL 1
REQUIRED
REFIN
DDR
<29% of VCC
-60°
0.6V
Dual
29% to 45% of VCC
0°
37% VCC
Dual
45% to 62% of VCC
90°
53% VCC
Dual
62% to VCC
180°
VCC
Layout Considerations
MOSFETs switch very fast and efficiently. The speed at which the
current transitions from one device to another causes voltage
spikes across the interconnecting impedances and parasitic
circuit elements. These voltage spikes can degrade efficiency,
radiate noise into the circuit and lead to device overvoltage
stress. Careful component selection, layout, and placement
Submit Document Feedback
36
VCC
VDDQ
VSEN2-
PHASE-SHIFTED
CLOCK
ISL8126
STATE
MACHINE
k*R
CLKOUT/REFIN
400mV
R
VTT
k = ------------ – 1
0.6V
INTERNAL SS
0.6V
FB2
E/A2
FIGURE 34. SIMPLIFIED DDR IMPLEMENTATION
minimizes these voltage spikes. Consider, as an example, the
turnoff transition of the upper PWM MOSFET. Prior to turnoff, the
upper MOSFET was carrying current. During the turnoff, current
stops flowing in the upper MOSFET and is picked up by the lower
MOSFET. Any inductance in the switched current path generates
a large voltage spike during the switching interval. Careful
component selection, tight layout of the critical components, and
short, wide circuit traces minimize the magnitude of voltage
spikes.
There are two sets of critical components in a DC/DC converter
using a ISL8126 controller. The power components are the most
critical because they switch large amounts of energy. Next, are
small signal components that connect to sensitive nodes or
supply critical bypassing current and signal coupling.
The power components should be placed first, which include the
MOSFETs, input and output capacitors, and the inductors. It is
important to have a symmetrical layout for each power train,
preferably with the controller located equidistant from each.
Symmetrical layout allows heat to be dissipated equally across
all power trains. Equidistant placement of the controller to the
power trains (it controls through the integrated drivers), helps
keep the gate drive traces equally short, resulting in equal trace
impedances and similar drive capability of all sets of MOSFETs.
When placing the MOSFETs, try to keep the source of the upper
FETs and the drain of the lower FETs as close as thermally
possible. Input high-frequency capacitors, CHF, should be placed
close to the drain of the upper FETs and the source of the lower
FETs. Input bulk capacitors, CBULK, case size typically limits
following the same rule as the high-frequency input capacitors.
Place the input bulk capacitors as close to the drain of the upper
FETs as possible and minimize the distance to the source of the
lower FETs.
Locate the output inductors and output capacitors between the
MOSFETs and the load. The high-frequency output decoupling
capacitors (ceramic) should be placed as close as practicable to
the decoupling target, making use of the shortest connection
paths to any internal planes, such as vias to GND next or on the
capacitor solder pad.
FN7892.2
January 29, 2015
ISL8126
The critical small components include the bypass capacitors
(CFILTER) for VCC and PVCC, and many of the components
surrounding the controller including the feedback network and
current sense components. Locate the VCC/PVCC bypass
capacitors as close to the ISL8126 as possible. It is especially
important to locate the components associated with the
feedback circuit close to their respective controller pins, since
they belong to a high-impedance circuit loop, sensitive to EMI
pick-up.
A multilayer printed circuit board is recommended. Dedicate one
solid layer, usually the one underneath the component side of the
board, for a ground plane and make all critical component
ground connections with vias to this layer. Dedicate another solid
layer as a power plane and break this plane into smaller islands
of common voltage levels. Keep the metal runs from the PHASE
terminal to output inductors short. The power plane should
support the input power and output power nodes. Use copper
filled polygons on the top and bottom circuit layers for the phase
nodes. Use the remaining printed circuit layers for small signal
wiring.
and traces. The R-C current sense components must be placed
as close to their respective ISENA and ISENB pins on the ISL8126
as possible.
The sense traces that connect the R-C sense components to each
side of the output inductors should be routed away from the
noisy switching components. These traces should be routed side
by side, and they should be very thin traces. It is important to
route these traces as far away from any other noisy traces or
planes as possible. These traces should pick up as little noise as
possible. These traces should also originate from the geometric
center of the inductor pin pads and that location should be the
single point of contact the trace makes with its respective net.
General PowerPAD Design Considerations
The following is an example of how to use vias to remove heat
from the IC.
Routing UGATE, LGATE and PHASE Traces
Great attention should be paid to routing the UGATE, LGATE, and
PHASE traces since they drive the power train MOSFETs using
short, high current pulses. It is important to size them as large
and as short as possible to reduce their overall impedance and
inductance. They should be sized to carry at least one ampere of
current (0.02” to 0.05”). Going between layers with vias should
also be avoided, but if so, use two vias for interconnection when
possible.
Extra care should be given to the LGATE traces in particular since
keeping their impedance and inductance low helps to
significantly reduce the possibility of shoot-through. It is also
important to route each channels UGATE and PHASE traces in as
close proximity as possible to reduce their inductances.
Current Sense Component Placement and
Trace Routing
FIGURE 35. PCB VIA PATTERN
It is recommended to fill the thermal pad area with vias. A typical
via array fills the thermal pad foot print such that their centers
are 3x the radius apart from each other. Keep the vias small but
not so small that their inside diameter prevents solder wicking
through during reflow.
Connect all vias to the ground plane. It is important the vias have
a low thermal resistance for efficient heat transfer. It is
important to have a complete connection of the plated-through
hole to each plane.
One of the most critical aspects of the ISL8126 regulator layout
is the placement of the inductor DCR current sense components
Submit Document Feedback
37
FN7892.2
January 29, 2015
ISL8126
Revision History
The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you
have the latest revision.
DATE
REVISION
CHANGE
January 29, 2015
FN7892.2
Removed mention of ISL8126A and Table of key differences on page 1.
Added regulator graphics on page 1.
Updated Products verbiage to About Intersil verbiage.
May 10, 2012
FN7892.1
“Multiple Power Modules in Parallel with Current Sharing Control” on page 14. Changed the CLKOUT/REFIN
pin to FSYNC pin with resistor to GND.
Figure 17 on page 27. Changed the OR gate (PGOOD1 and PGOOD2 as input) to AND gate.
September 7, 2011
FN7892.0
Initial Release
About Intersil
Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products
address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.
For the most updated datasheet, application notes, related documentation and related parts, please see the respective product
information page found at www.intersil.com.
You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.
Reliability reports are also available from our website at www.intersil.com/support
For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time
without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be
accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third
parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
Submit Document Feedback
38
FN7892.2
January 29, 2015
ISL8126
Package Outline Drawing
L32.5x5B
32 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE
Rev 3, 5/10
4X 3.5
5.00
28X 0.50
A
B
6
PIN 1
INDEX AREA
6
PIN #1 INDEX AREA
32
25
1
5.00
24
3 .30 ± 0 . 15
17
(4X)
8
0.15
9
16
TOP VIEW
0.10 M C A B
+ 0.07
32X 0.40 ± 0.10
4 32X 0.23 - 0.05
BOTTOM VIEW
SEE DETAIL "X"
0.10 C
0 . 90 ± 0.1
C
BASE PLANE
SEATING PLANE
0.08 C
( 4. 80 TYP )
(
( 28X 0 . 5 )
SIDE VIEW
3. 30 )
(32X 0 . 23 )
C
0 . 2 REF
5
( 32X 0 . 60)
0 . 00 MIN.
0 . 05 MAX.
DETAIL "X"
TYPICAL RECOMMENDED LAND PATTERN
NOTES:
1. Dimensions are in millimeters.
Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal ± 0.05
4. Dimension applies to the metallized terminal and is measured
between 0.15mm and 0.30mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin #1 identifier is optional, but must be
located within the zone indicated. The pin #1 identifier may be
either a mold or mark feature.
Submit Document Feedback
39
FN7892.2
January 29, 2015