PHKD3NQ10T Dual N-channel TrenchMOS standard level FET Rev. 02 — 16 December 2010 Product data sheet 1. Product profile 1.1 General description Dual standard level N-channel enhancement mode Field-Effect Transistor (FET) in a plastic package using TrenchMOS technology. This product is designed and qualified for use in computing, communications, consumer and industrial applications only. 1.2 Features and benefits Low conduction losses due to low on-state resistance Suitable for use in compact designs due to low profile Suitable for high frequency applications due to fast switching characteristics 1.3 Applications DC-to-DC converters Motor and relay drivers 1.4 Quick reference data Table 1. Quick reference data Symbol Parameter Conditions Min Typ Max Unit VDS drain-source voltage Tj ≥ 25 °C; Tj ≤ 150 °C - - 100 V ID drain current Tsp = 25 °C; One MOSFET conducting - - 3 A Ptot total power dissipation Tsp = 25 °C - - 2 W VGS = 10 V; ID = 1.5 A; Tj = 25 °C - 70 90 mΩ VGS = 10 V; ID = 3 A; VDS = 80 V; Tj = 25 °C - 8 - nC Static characteristics RDSon drain-source on-state resistance Dynamic characteristics QGD gate-drain charge PHKD3NQ10T NXP Semiconductors Dual N-channel TrenchMOS standard level FET 2. Pinning information Table 2. Pinning information Pin Symbol Description 1 S1 source1 2 G1 gate1 3 S2 source2 4 G2 gate2 5 D drain2 6 D drain2 7 D drain1 8 D drain1 Simplified outline Graphic symbol 8 5 1 4 SOT96-1 (SO8) D2 D2 D1 D1 S1 S2 G1 G2 mbk725 3. Ordering information Table 3. Ordering information Type number Package PHKD3NQ10T Name Description Version SO8 plastic small outline package; 8 leads; body width 3.9 mm SOT96-1 4. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol Parameter Conditions Min Max Unit VDS drain-source voltage Tj ≥ 25 °C; Tj ≤ 150 °C - 100 V VDGR drain-gate voltage Tj ≤ 150 °C; Tj ≥ 25 °C; RGS = 20 kΩ - 100 V VGS gate-source voltage -20 20 V ID drain current - 2.2 A Tsp = 25 °C; both MOSFETs conducting Tsp = 70 °C; one MOSFET conducting - 2.4 A Tsp = 70 °C; both MOSFETs conducting - 1.7 A Tsp = 25 °C; One MOSFET conducting - 3 A IDM peak drain current Tsp = 25 °C; pulsed; One MOSFET conducting - 12 A Ptot total power dissipation Tsp = 70 °C - 1.3 W Tsp = 25 °C - 2 W Tstg storage temperature -65 150 °C Tj junction temperature -65 150 °C Source-drain diode IS source current Tsp = 25 °C - 2 A ISM peak source current Tsp = 25 °C; pulsed; tp ≤ 10 s - 12 A PHKD3NQ10T Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 02 — 16 December 2010 © NXP B.V. 2010. All rights reserved. 2 of 12 PHKD3NQ10T NXP Semiconductors Dual N-channel TrenchMOS standard level FET 003aaf124 100 Pder (%) 80 003aaf125 100 ID (%) 80 60 60 40 40 20 20 0 0 0 50 100 150 0 50 Ta (°C) Fig 1. 150 Ta (°C) Normalized total power dissipation as a function of mounting base temperature Fig 2. Normalized continuous drain current as a function of mounting base temperature 003aaf126 102 IDM (A) 100 RDS(on) = VDS / ID tp = 10 μs 10 100 μs 1 ms 1 10 ms D.C. 10−1 10−2 10−1 1 100 ms 10 102 103 VDS (V) Tmb = 25 °C; IDM is single pulse Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage PHKD3NQ10T Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 02 — 16 December 2010 © NXP B.V. 2010. All rights reserved. 3 of 12 PHKD3NQ10T NXP Semiconductors Dual N-channel TrenchMOS standard level FET 5. Thermal characteristics Table 5. Thermal characteristics Symbol Parameter Conditions Min Typ Max Unit Rth(j-a) thermal resistance from junction to ambient Surface mounted on FR4 board ; either or both MOSFETs conducting ; t ≤ 10 sec - - 62.5 K/W Surface mounted on FR4 board ; either or both MOSFETs conducting - 150 - K/W 003aaf127 102 Zth(j-a) (K/W) δ = 0.5 10 0.2 0.1 0.05 1 0.02 δ= P single pulse tp T 10−1 t tp 10−2 10−6 Fig 4. T 10−5 10−4 10−3 10−2 10−1 1 10 tp (s) Transient thermal impedance from junction to mounting base as a function of pulse duration PHKD3NQ10T Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 02 — 16 December 2010 © NXP B.V. 2010. All rights reserved. 4 of 12 PHKD3NQ10T NXP Semiconductors Dual N-channel TrenchMOS standard level FET 6. Characteristics Table 6. Characteristics Symbol Parameter Conditions Min Typ Max Unit 89 - - V Static characteristics V(BR)DSS drain-source breakdown voltage ID = 250 µA; VGS = 0 V; Tj = -55 °C ID = 250 µA; VGS = 0 V; Tj = 25 °C 100 - - V VGS(th) gate-source threshold voltage ID = 1 mA; VDS = VGS; Tj = -55 °C - - 6 V ID = 1 mA; VDS = VGS; Tj = 150 °C 1.1 - - V ID = 1 mA; VDS = VGS; Tj = 25 °C 2 3 4 V IDSS IGSS RDSon drain leakage current gate leakage current drain-source on-state resistance VDS = 100 V; VGS = 0 V; Tj = 25 °C - 0.05 10 µA VDS = 100 V; VGS = 0 V; Tj = 150 °C - - 100 µA VGS = 20 V; VDS = 0 V; Tj = 25 °C - 10 100 nA VGS = -20 V; VDS = 0 V; Tj = 25 °C - 10 100 nA VGS = 10 V; ID = 1.5 A; Tj = 150 °C - - 216 mΩ VGS = 10 V; ID = 1.5 A; Tj = 25 °C - 70 90 mΩ ID = 3 A; VDS = 80 V; VGS = 10 V; Tj = 25 °C - 21 - nC Dynamic characteristics QG(tot) total gate charge QGS gate-source charge QGD gate-drain charge - 2.5 - nC - 8 - nC Ciss input capacitance - 633 - pF Coss output capacitance - 103 - pF Crss reverse transfer capacitance td(on) turn-on delay time - 61 - pF - 6 - ns tr rise time - 12 - ns td(off) turn-off delay time - 20 - ns tf fall time LD internal drain inductance measured from drain lead to centre of die ; Tj = 25 °C - 10 - ns - 2.5 - nH LS internal source inductance measured from source lead to source bond pad ; Tj = 25 °C - 5 - nH VDS = 20 V; VGS = 0 V; f = 1 MHz; Tj = 25 °C VDS = 50 V; RL = 15 Ω; VGS = 10 V; RG(ext) = 5.6 Ω; Tj = 25 °C Source-drain diode VSD source-drain voltage IS = 2 A; VGS = 0 V; Tj = 25 °C - 0.8 1.2 V trr reverse recovery time - 55 - ns Qr recovered charge IS = 2 A; dIS/dt = -100 A/µs; VGS = 0 V; VDS = 25 V; Tj = 25 °C - 135 - nC PHKD3NQ10T Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 02 — 16 December 2010 © NXP B.V. 2010. All rights reserved. 5 of 12 PHKD3NQ10T NXP Semiconductors Dual N-channel TrenchMOS standard level FET 003aaf128 6 8 6 5.4 5.2 4.6 RDS(on) (Ω) ID (A) VGS (V) = 10 003aaf129 0.20 5 0.16 4.8 0.12 4.8 5 5.2 4 5.4 2 4.6 8 VGS (V) = 10 0.04 0 0 0.4 0.8 1.2 1.6 2.0 VDS (V) 0 2 4 Tj = 25 °C Output characteristics: drain current as a function of drain-source voltage; typical values Fig 6. 003aaf130 6 Drain-source on-state resistance as a function of drain current; typical values 003aaf131 12 Tj = 25 °C Gfs (S) ID (A) 4 8 2 4 Tj = 150 °C Tj = 150 °C Tj = 25 °C 0 0 0 2 4 6 0 2 4 VGS (V) 6 ID (A) VDS > ID x RDSon Fig 7. 6 ID (A) Tj = 25 °C Fig 5. 6 0.08 4.4 VDS > ID x RDSon Transfer characteristics: drain current as a function of gate-source voltage; typical values 003aaf132 2.9 Fig 8. Forward transconductance as a function of drain current; typical values 003aaf133 4.5 VGS(th) (V) a maximum 3.5 2.1 typical 2.5 minimum 1.3 1.5 0.5 −60 20 100 180 Tj (°C) 0.5 −60 20 100 180 Tj (°C) ID = 1 mA; VDS = VGS Fig 9. Normalized drain-source on-state resistance factor as a function of junction temperature PHKD3NQ10T Product data sheet Fig 10. Gate-source threshold voltage as a function of junction temperature All information provided in this document is subject to legal disclaimers. Rev. 02 — 16 December 2010 © NXP B.V. 2010. All rights reserved. 6 of 12 PHKD3NQ10T NXP Semiconductors Dual N-channel TrenchMOS standard level FET 003aaf134 10−1 ID (A) 003aaf135 104 C (pF) 10−2 103 10−3 minimum 10−4 Ciss maximum typical Coss 102 10−5 Crss 10−6 0 1 2 3 4 5 10 10−1 1 102 10 VDS (V) VGS (V) Tj = 25 °C; VDS = VGS VGS = 0 V; f = 1 MHz Fig 11. Sub-threshold drain current as a function of gate-source voltage Fig 12. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values 003aaf136 16 VGS (V) 003aaf137 6 IF (A) 12 4 VDD = 20 V VDD = 80 V 8 Tj = 150 °C Tj = 25 °C 2 4 0 0 0 8 16 24 32 0 QG (nC) Tj = 25 °C; ID = 3 A Product data sheet 0.8 1.2 VSDS (V) VGS = 0 V Fig 13. Gate-source voltage as a function of gate charge; typical values PHKD3NQ10T 0.4 Fig 14. Source (diode forward) current as a function of source-drain (diode forward) voltage; typical values All information provided in this document is subject to legal disclaimers. Rev. 02 — 16 December 2010 © NXP B.V. 2010. All rights reserved. 7 of 12 PHKD3NQ10T NXP Semiconductors Dual N-channel TrenchMOS standard level FET 7. Package outline SO8: plastic small outline package; 8 leads; body width 3.9 mm SOT96-1 D E A X c y HE v M A Z 5 8 Q A2 A (A 3) A1 pin 1 index θ Lp 1 L 4 e detail X w M bp 0 2.5 5 mm scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT A max. A1 A2 A3 bp c D (1) E (2) e HE L Lp Q v w y Z (1) mm 1.75 0.25 0.10 1.45 1.25 0.25 0.49 0.36 0.25 0.19 5.0 4.8 4.0 3.8 1.27 6.2 5.8 1.05 1.0 0.4 0.7 0.6 0.25 0.25 0.1 0.7 0.3 0.069 0.010 0.057 0.004 0.049 0.01 0.019 0.0100 0.014 0.0075 0.20 0.19 0.16 0.15 0.05 0.01 0.01 0.004 0.028 0.012 inches 0.244 0.039 0.028 0.041 0.228 0.016 0.024 θ o 8 o 0 Notes 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. 2. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. REFERENCES OUTLINE VERSION IEC JEDEC SOT96-1 076E03 MS-012 JEITA EUROPEAN PROJECTION ISSUE DATE 99-12-27 03-02-18 Fig 15. Package outline SOT96-1 (SO8) PHKD3NQ10T Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 02 — 16 December 2010 © NXP B.V. 2010. All rights reserved. 8 of 12 PHKD3NQ10T NXP Semiconductors Dual N-channel TrenchMOS standard level FET 8. Revision history Table 7. Revision history Document ID Release date Data sheet status Change notice Supersedes PHKD3NQ10T v.2 20101216 Product data sheet - PHKD3NQ10T v.1 Modifications: PHKD3NQ10T v.1 PHKD3NQ10T Product data sheet • The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors. • Legal texts have been adapted to the new company name where appropriate. 19990801 Product specification - All information provided in this document is subject to legal disclaimers. Rev. 02 — 16 December 2010 - © NXP B.V. 2010. All rights reserved. 9 of 12 PHKD3NQ10T NXP Semiconductors Dual N-channel TrenchMOS standard level FET 9. Legal information 9.1 Data sheet status Document status[1][2] Product status[3] Definition Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. [1] Please consult the most recently issued document before initiating or completing a design. [2] The term 'short data sheet' is explained in section "Definitions". [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. 9.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. 9.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk. Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer’s sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer’s applications and products planned, as well as for the planned application and use of customer’s third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer’s applications or products, or the application or use by customer’s third party customer(s). Customer is responsible for doing all necessary testing for the customer’s applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer’s third party customer(s). NXP does not accept any liability in this respect. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective PHKD3NQ10T Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 02 — 16 December 2010 © NXP B.V. 2010. All rights reserved. 10 of 12 PHKD3NQ10T NXP Semiconductors Dual N-channel TrenchMOS standard level FET agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer’s general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors’ warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors’ specifications such use shall be solely at customer’s own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors’ standard warranty and NXP Semiconductors’ product specifications. 9.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. Adelante, Bitport, Bitsound, CoolFlux, CoReUse, DESFire, EZ-HV, FabKey, GreenChip, HiPerSmart, HITAG, I²C-bus logo, ICODE, I-CODE, ITEC, Labelution, MIFARE, MIFARE Plus, MIFARE Ultralight, MoReUse, QLPAK, Silicon Tuner, SiliconMAX, SmartXA, STARplug, TOPFET, TrenchMOS, TriMedia and UCODE — are trademarks of NXP B.V. HD Radio and HD Radio logo — are trademarks of iBiquity Digital Corporation. 10. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: [email protected] PHKD3NQ10T Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 02 — 16 December 2010 © NXP B.V. 2010. All rights reserved. 11 of 12 PHKD3NQ10T NXP Semiconductors Dual N-channel TrenchMOS standard level FET 11. Contents 1 1.1 1.2 1.3 1.4 2 3 4 5 6 7 8 9 9.1 9.2 9.3 9.4 10 Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . .1 General description . . . . . . . . . . . . . . . . . . . . . .1 Features and benefits . . . . . . . . . . . . . . . . . . . . .1 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . .1 Quick reference data . . . . . . . . . . . . . . . . . . . . .1 Pinning information . . . . . . . . . . . . . . . . . . . . . . .2 Ordering information . . . . . . . . . . . . . . . . . . . . . .2 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . .2 Thermal characteristics . . . . . . . . . . . . . . . . . . .4 Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . .5 Package outline . . . . . . . . . . . . . . . . . . . . . . . . . .8 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . .9 Legal information. . . . . . . . . . . . . . . . . . . . . . . .10 Data sheet status . . . . . . . . . . . . . . . . . . . . . . .10 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . .10 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Contact information. . . . . . . . . . . . . . . . . . . . . . 11 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2010. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: [email protected] Date of release: 16 December 2010 Document identifier: PHKD3NQ10T