INTERSIL X9241AWSI

X9241A
®
Quad Digital Controlled Potentionmeters (XDCP™)
Data Sheet
December 14, 2006
FN8164.5
Non-Volatile/Low Power/2-Wire/64 Taps
Features
The X9241A integrates four digitally controlled
potentiometers (XDCP) on a monolithic CMOS integrated
microcircuit.
• Four potentiometers in one package
• 2-wire serial interface
The digitally controlled potentiometer is implemented using
63 resistive elements in a series array. Between each
element are tap points connected to the wiper terminal
through switches. The position of the wiper on the array is
controlled by the user through the 2-wire bus interface. Each
potentiometer has associated with it a volatile Wiper Counter
Register (WCR) and 4 nonvolatile Data Registers
(DR0:DR3) that can be directly written to and read by the
user. The contents of the WCR controls the position of the
wiper on the resistor array through the switches. Power up
recalls the contents of DR0 to the WCR.
The XDCP can be used as a three-terminal potentiometer or
as a two-terminal variable resistor in a wide variety of
applications including control, parameter adjustments, and
signal processing.
• Register oriented format
- Direct read/write/transfer of wiper positions
- Store as many as four positions per potentiometer
• Terminal Voltages: +5V, -3.0V
• Cascade resistor arrays
• Low power CMOS
• High Reliability
- Endurance–100,000 data changes per bit per register
- Register data retention–100 years
• 16-bytes of nonvolatile memory
• 3 resistor array values
- 2kΩ, 10kΩ, 50kΩ or combination
- Cascadable for values of 4kΩ to 200kΩ
• Resolution: 64 taps each pot
• 20 Ld plastic DIP, 20 Ld TSSOP and 20 Ld SOIC
packages
• Pb-free plus anneal available (RoHS compliant)
Block Diagram
VCC
VSS
R0 R1
R2 R3
SCL
SDA
A0
A1
A2
A3
Interface
and
Control
Circuitry
VH0/RH0
Wiper
Counter
Register
(WCR)
VL0/RL0
VW0/RW0
R0 R1
R2 R3
Wiper
Counter
Register
(WCR)
Register
Array
Pot 2
VH2/
RH2
VL2/RL2
VW2/RW2
8
Data
R0 R1
R2 R3
1
VH1/RH1
Wiper
Counter
Register
(WCR)
Register
Array
Pot 1
VL1/RL1
VW1/RW1
R0 R1
R2 R3
VH3/RH3
Wiper
Counter
Register
(WCR)
Register
Array
Pot 3
VL3/RL3
VW3/RW3
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc.
XDCP is a trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2005, 2006. All Rights Reserved
All other trademarks mentioned are the property of their respective owners.
X9241A
Ordering Information
PART NUMBER
PART MARKING
VCC LIMITS
(V)
POTENTIOMETER
ORGANIZATION
(k)
TEMP RANGE
(°C)
5 ±10%
2/10/50
0 to +70
20 Ld PDIP
20 Ld PDIP*** (Pb-free)
PACKAGE
X9241AMP
X9241AMP
X9241AMPZ (Note)
X9241AMPZ
Pot 0 = 2k
0 to +70
X9241AMPI
X9241AMPI
Pot 1 = 10k
-40 to +85
20 Ld PDIP
X9241AMPIZ (Note)
X9241AMPIZ
Pot 2 = 10k
-40 to +85
20 Ld PDIP*** (Pb-free)
X9241AMS*
X9241AMS
Pot 3 = 50k
0 to +70
20 Ld SOIC
X9241AMSZ* (Note)
X9241AMS Z
0 to +70
20 Ld SOIC (Pb-free)
X9241AMSI*, **
X9241AMSI
-40 to +85
20 Ld SOIC
X9241AMSIZ* (Note)
X9241AMSI Z
-40 to +85
20 Ld SOIC (Pb-free)
X9241AMV*
X9241AMV
0 to +70
20 Ld TSSOP
X9241AMVZ* (Note)
X9241AMV Z
0 to +70
20 Ld TSSOP (Pb-free)
X9241AMVI*, **
X9241AMVI
-40 to +85
20 Ld TSSOP
X9241AMVIZ* (Note)
X9241AMVI Z
-40 to +85
20 Ld TSSOP (Pb-free)
X9241AWP
X9241AWP
10
X9241AWPI
X9241AWPI
X9241AWPIZ (Note)
0 to +70
20 Ld PDIP
Pot 0 = 10k
-40 to +85
20 Ld PDIP
X9241AWPI Z
Pot 1 = 10k
-40 to +85
20 Ld PDIP*** (Pb-free)
X9241AWS*, **
X9241AWS
Pot 2 = 10k
0 to +70
20 Ld SOIC
X9241AWSZ*, ** (Note)
X9241AWS Z
Pot 3 = 10k
0 to +70
20 Ld SOIC (Pb-free)
X9241AWSI*
X9241AWSI
-40 to +85
20 Ld SOIC
X9241AWSIZ* (Note)
X9241AWSI Z
-40 to +85
20 Ld SOIC (Pb-free)
X9241AWV*, **
X9241AWV
0 to +70
20 Ld TSSOP
X9241AWVZ* (Note)
X9241AWVZ
0 to +70
20 Ld TSSOP (Pb-free)
X9241AWVI*, **
X9241AWVI
-40 to +85
20 Ld TSSOP
X9241AWVIZ*, ** (Note)
X9241AWVI Z
-40 to +85
20 Ld TSSOP (Pb-free)
X9241AYP
X9241AYP
X9241AYPZ (Note)
X9241AYP Z
X9241AYPI
X9241AYPI
Pot 0 = 2k
-40 to +85
20 Ld PDIP
X9241AYPIZ (Note)
X9241AYPI Z
Pot 1 = 2k
-40 to +85
20 Ld PDIP*** (Pb-free)
X9241AYS*
X9241AYS
Pot 2 = 2k
0 to +70
20 Ld SOIC
X9241AYSZ* (Note)
X9241AYS Z
Pot 3 = 2k
0 to +70
20 Ld SOIC (Pb-free)
X9241AYSI*
X9241AYSI
-40 to +85
20 Ld SOIC
X9241AYSIZ* (Note)
X9241AYSI Z
-40 to +85
20 Ld SOIC (Pb-free)
X9241AYV*, **
X9241AYV
0 to +70
20 Ld TSSOP
X9241AYVZ* (Note)
X9241AYV Z
0 to +70
20 Ld TSSOP (Pb-free)
X9241AYVI*, **
X9241AYVI
-40 to +85
20 Ld TSSOP
X9241AYVIZ* (Note)
X9241AYVI Z
-40 to +85
20 Ld TSSOP (Pb-free)
2
2
0 to +70
20 Ld PDIP
0 to +70
20 Ld PDIP*** (Pb-free)
FN8164.5
December 14, 2006
X9241A
Ordering Information (Continued)
PART NUMBER
PART MARKING
VCC LIMITS
(V)
POTENTIOMETER
ORGANIZATION
(k)
TEMP RANGE
(°C)
5 ±10%
50
0 to +70
20 Ld PDIP
20 Ld PDIP*** (Pb-free)
PACKAGE
X9241AUP
X9241AUP
X9241AUPZ (Note)
X9241AUP Z
Pot 0 = 50k
0 to +70
X9241AUPI
X9241AUPI
Pot 1 = 50k
-40 to +85
20 Ld PDIP
X9241AUPIZ (Note)
X9241AUPI Z
Pot 2 = 50k
-40 to +85
20 Ld PDIP*** (Pb-free)
X9241AUS*, **
X9241AUS
Pot 3 = 50k
0 to +70
20 Ld SOIC
X9241AUSZ* (Note)
X9241AUS Z
0 to +70
20 Ld SOIC (Pb-free)
X9241AUSI*, **
X9241AUSI
-40 to +85
20 Ld SOIC
X9241AUSIZ* (Note)
X9241AUSI Z
-40 to +85
20 Ld SOIC (Pb-free)
X9241AUV*
X9241AUV
0 to +70
20 Ld TSSOP
X9241AUVZ* (Note)
X9241AUV Z
0 to +70
20 Ld TSSOP (Pb-free)
X9241AUVI*, **
X9241AUVI
-40 to +85
20 Ld TSSOP
X9241AUVIZ* (Note)
X9241AUVI Z
-40 to +85
20 Ld TSSOP (Pb-free)
*Add "T1" suffix for tape and reel.
**Add “T2” suffix for tape and reel.
NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin
plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are
MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
***Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications.
Pin Descriptions
VW/RW (VW0/RW0—VW3/RW3)
Host Interface Pins
The wiper outputs are equivalent to the wiper output of a
mechanical potentiometer.
Serial Clock (SCL)
The SCL input is used to clock data into and out of the
X9241A.
Serial Data (SDA)
SDA is a bidirectional pin used to transfer data into and out
of the device. It is an open drain output and may be wireORed with any number of open drain or open collector
outputs. An open drain output requires the use of a pull-up
resistor. For selecting typical values, refer to the guidelines
for calculating typical values on the bus pull-up resistors
graph.
Address
The Address inputs are used to set the least significant 4 bits
of the 8-bit slave address. A match in the slave address
serial data stream must be made with the Address input in
order to initiate communication with the X9241A.
Potentiometer Pins
Pin Configuration
DIP/SOIC/TSSOP
1
20
VCC
VL0/RL0
2
19
VW3/RW3
VH0/RH0
3
18
VL3/RL3
A0
4
17
VH3/RH3
VW0/RW0
16
A1
15
A3
7
14
SCL
VH1/RH1
8
13
VW2/RW2
SDA
9
12
VL2/RL2
11
VH2/RH2
A2
5
VW1/RW1
6
VL1/RL1
VSS
X9241A
10
Pin Names
SYMBOL
DESCRIPTION
VH/RH(VH0/RH0—VH3/RH3), VL/RL (VL0/RL0—VL3/RL3)
SCL
Serial Clock
The RH and RL inputs are equivalent to the terminal
connections on either end of a mechanical potentiometer.
SDA
Serial Data
3
A0–A3
Address
VH0/RH0–VH3/RH3,
VL0/RL0–VL3/RL3
Potentiometer Pins (terminal equivalent)
VW0/RW0–VW3/RW3
Potentiometer Pins (wiper equivalent)
FN8164.5
December 14, 2006
X9241A
Principles of Operation
The X9241A is a highly integrated microcircuit incorporating
four resistor arrays, their associated registers and counters
and the serial interface logic providing direct communication
between the host and the XDCP potentiometers.
Serial Interface
The X9241A supports a bidirectional bus oriented protocol.
The protocol defines any device that sends data onto the
bus as a transmitter and the receiving device as the receiver.
The device controlling the transfer is a master and the
device being controlled is the slave. The master will always
initiate data transfers and provide the clock for both transmit
and receive operations. Therefore, the X9241A will be
considered a slave device in all applications.
Clock and Data Conventions
Data states on the SDA line can change only during SCL
LOW periods (tLOW). SDA state changes during SCL HIGH
are reserved for indicating start and stop conditions.
At both ends of each array and between each resistor
segment is a FET switch connected to the wiper (VW/RW)
output. Within each individual array only one switch may be
turned on at a time. These switches are controlled by the
Wiper Counter Register (WCR). The six least significant bits
of the WCR are decoded to select, and enable, one of sixtyfour switches.
The WCR may be written directly, or it can be changed by
transferring the contents of one of four associated Data
Registers into the WCR. These Data Registers and the WCR
can be read and written by the host system.
Device Addressing
Following a start condition the master must output the
address of the slave it is accessing. The most significant four
bits of the slave address are the device type identifier (refer
to Figure 1 below). For the X9241A this is fixed as 0101[B].
Device Type
Identifier
Start Condition
All commands to the X9241A are preceded by the start
condition, which is a HIGH to LOW transition of SDA while
SCL is HIGH (tHIGH). The X9241A continuously monitors the
SDA and SCL lines for the start condition and will not
respond to any command until this condition is met.
Stop Condition
All communications must be terminated by a stop condition,
which is a LOW to HIGH transition of SDA while SCL is
HIGH.
Acknowledge
Acknowledge is a software convention used to provide a
positive handshake between the master and slave devices
on the bus to indicate the successful receipt of data. The
transmitting device, either the master or the slave, will
release the SDA bus after transmitting eight bits. The master
generates a ninth clock cycle and during this period the
receiver pulls the SDA line LOW to acknowledge that it
successfully received the eight bits of data. See Figure 7.
The X9241A will respond with an acknowledge after
recognition of a start condition and its slave address and
once again after successful receipt of the command byte. If
the command is followed by a data byte the X9241A will
respond with a final acknowledge.
0
1
0
1
A3
A2
A1
A0
Device Address
FIGURE 1. SLAVE ADDRESS
The next four bits of the slave address are the device
address. The physical device address is defined by the state
of the A0-A3 inputs. The X9241A compares the serial data
stream with the address input state; a successful compare of
all four address bits is required for the X9241A to respond
with an acknowledge.
Acknowledge Polling
The disabling of the inputs, during the internal nonvolatile
write operation, can be used to take advantage of the typical
5ms EEPROM write cycle time. Once the stop condition is
issued to indicate the end of the nonvolatile write command
the X9241A initiates the internal write cycle. ACK polling can
be initiated immediately. This involves issuing the start
condition followed by the device slave address. If the
X9241A is still busy with the write operation no ACK will be
returned. If the X9241A has completed the write operation
an ACK will be returned and the master can then proceed
with the next operation.
Array Description
The X9241A is comprised of four resistor arrays. Each array
contains 63 discrete resistive segments that are connected
in series. The physical ends of each array are equivalent to
the fixed terminals of a mechanical potentiometer (VH/RH
and VL/RL inputs).
4
FN8164.5
December 14, 2006
X9241A
Flow 1. ACK Polling Sequence
The four high order bits define the instruction. The next two
bits (P1 and P0) select which one of the four potentiometers
is to be affected by the instruction. The last two bits (R1 and
R0) select one of the four registers that is to be acted upon
when a register oriented instruction is issued.
Nonvolatile Write
Command Completed
Enter ACK Polling
Issue
START
Issue Slave
Address
Issue STOP
No
ACK
Returned?
Yes
FurTher
OperaTion?
No
Yes
Issue
Instruction
Issue STOP
Proceed
Proceed
Instruction Structure
The next byte sent to the X9241A contains the instruction
and register pointer information. The four most significant
bits are the instruction. The next four bits point to one of four
pots and when applicable they point to one of four
associated registers. The format is shown below in Figure 2.
Potentiometer
Select
I3
I2
I1
I0
P1
P0
R1
Four of the nine instructions end with the transmission of the
instruction byte. The basic sequence is illustrated in Figure
3. These two-byte instructions exchange data between the
WCR and one of the data registers. A transfer from a Data
Register to a WCR is essentially a write to a static RAM. The
response of the wiper to this action will be delayed tSTPWV.
A transfer from WCR current wiper position, to a Data
Register is a write to nonvolatile memory and takes a
minimum of tWR to complete. The transfer can occur
between one of the four potentiometers and one of its
associated registers; or it may occur globally, wherein the
transfer occurs between all four of the potentiometers and
one of their associated registers.
Four instructions require a three-byte sequence to complete.
These instructions transfer data between the host and the
X9241A; either between the host and one of the Data
Registers or directly between the host and the WCR. These
instructions are: Read WCR, read the current wiper position
of the selected pot; Write WCR, change current wiper
position of the selected pot; Read Data Register, read the
contents of the selected nonvolatile register; Write Data
Register, write a new value to the selected Data Register.
The sequence of operations is shown in Figure 4.
The Increment/Decrement command is different from the
other commands. Once the command is issued and the
X9241A has responded with an acknowledge, the master
can clock the selected wiper up and/or down in one segment
steps; thereby, providing a fine tuning capability to the host.
For each SCL clock pulse (tHIGH) while SDA is HIGH, the
selected wiper will move one resistor segment towards the
VH/RH terminal. Similarly, for each SCL clock pulse while
SDA is LOW, the selected wiper will move one resistor
segment towards the VL/RL terminal. A detailed illustration
of the sequence and timing for this operation are shown in
Figures 5 and 6 respectively.
R0
Register
Select
Instructions
FIGURE 2. INSTRUCTION BYTE FORMAT
5
FN8164.5
December 14, 2006
X9241A
SCL
SDA
S
T
A
R
T
0
1
0
1
A3
A2
A1
A0
A
C
K
I3
I2
I1
I0
P1 P0
R1 R0
A
C
K
S
T
O
P
FIGURE 3. TWO-BYTE INSTRUCTION SEQUENCE
SCL
SDA
S
T
A
R
T
0
1
0
1
A3 A2 A1 A0 A
C
K
I3
I2
I1 I0
P1 P0 R1 R0
A CM DW D5 D4 D3 D2 D1 D0 A
C
C
K
K
S
T
O
P
FIGURE 4. THREE-BYTE INSTRUCTION SEQUENCE
SCL
SDA
X
S
T
A
R
T
0
1
0
1
A3 A2 A1 A0
A
C
K
I3
I2
I1
I0
X
P1 P0 R1 R0
A
C
K
I
N
C
1
I
N
C
2
I
N
C
n
D
E
C
1
D
E
C
n
S
T
O
P
FIGURE 5. INCREMENT/DECREMENT INSTRUCTION SEQUENCE
INC/DEC
CMD
ISSUED
tCLWV
SCL
SDA
Voltage Out
VW/RW
FIGURE 6. INCREMENT/DECREMENT TIMING LIMITS
6
FN8164.5
December 14, 2006
X9241A
TABLE 1. INSTRUCTION SET
INSTRUCTION FORMAT
INSTRUCTION
I3
I2
I1
I0
P1
P0
R1
R0
OPERATION
Read WCR
1
0
0
1
1/0(10)
1/0
X(11)
X
Read the contents of the Wiper Counter Register pointed to by P1 - P0
Write WCR
1
0
1
0
1/0
1/0
X
X
Write new value to the Wiper Counter Register pointed to by P1 - P0
Read Data
Register
1
0
1
1
1/0
1/0
1/0
1/0
Read the contents of the Register pointed to by P1 - P0 and R1 - R0
Write Data
Register
1
1
0
0
1/0
1/0
1/0
1/0
Write new value to the Register pointed to by P1 - P0 and R1 - R0
XFR Data
Register to WCR
1
1
0
1
1/0
1/0
1/0
1/0
Transfer the contents of the Register pointed to by P1 - P0 and R1 - R0
to its associated WCR
XFR WCR to
Data Register
1
1
1
0
1/0
1/0
1/0
1/0
Transfer the contents of the WCR pointed to by P1 - P0 to the Register
pointed to by R1 - R0
Global XFR
Data Register to
WCR
0
0
0
1
X
X
1/0
1/0
Transfer the contents of the Data Registers pointed to by R1 - R0 of all
four pots to their respective WCR
Global XFR
WCR to Data
Register
1
0
0
0
X
X
1/0
1/0
Transfer the contents of all WCRs to their respective data Registers
pointed to by R1 - R0 of all four pots
Increment/
Decrement
Wiper
0
0
1
0
1/0
1/0
X
X
Enable Increment/decrement of the WCR pointed to by P1 - P0
Notes: (10) 1/0 = data is one or zero
(11) X = Not applicable or don’t care; that is, a data register is not involved in the operation and need not be addressed (typical)
SCL from
Master
1
8
9
Data Output
from Transmitter
Data Output
from Receiver
START
Acknowledge
FIGURE 7. ACKNOWLEDGE RESPONSE FROM RECEIVER
7
FN8164.5
December 14, 2006
X9241A
Detailed Operation
The WCR is a volatile register; that is, its contents are lost
when the X9241A is powered-down. Although the register is
automatically loaded with the value in DR0 upon power-up, it
should be noted this may be different from the value present
at power-down.
All four XDCP potentiometers share the serial interface and
share a common architecture. Each potentiometer is
comprised of a resistor array, a Wiper Counter Register and
four Data Registers. A detailed discussion of the register
organization and array operation follows.
Data Registers
Each potentiometer has four nonvolatile Data Registers.
These can be read or written directly by the host and data
can be transferred between any of the four Data Registers
and the WCR. It should be noted all operations changing
data in one of these registers is a nonvolatile operation and
will take a maximum of 10ms.
Wiper Counter Register
The X9241A contains four volatile Wiper Counter Registers
(WCR), one for each XDCP potentiometer. The WCR can be
envisioned as a 6-bit parallel and serial load counter with its
outputs decoded to select one of sixty-four switches along its
resistor array. The contents of the WCR can be altered in
four ways: it may be written directly by the host via the Write
WCR instruction (serial load); it may be written indirectly by
transferring the contents of one of four associated Data
Registers via the XFR Data Register instruction (parallel
load); it can be modified one step at a time by the
increment/decrement instruction; finally, it is loaded with the
contents of its Data Register zero (DR0) upon power-up.
If the application does not require storage of multiple
settings for the potentiometer, these registers can be used
as regular memory locations that could possibly store
system parameters or user preference data.
Serial Data Path
Serial
Bus
Input
From Interface
Circuitry
Register 0
VH/RH
Register 1
8
6
Register 2
Parallel
Bus
Input
Wiper
Counter
Register
Register 3
INC/DEC
Logic
2
If WCR = 00[H] then VW/RW = VL/RL
UP/DN
If WCR = 3F[H] then VW/RW = VH/RH
Modified SCL
UP/DN
C
o
u
n
t
e
r
D
e
c
o
d
e
CLK
VL/RL
DW
Cascade
Control
Logic
VW/RW
CM
FIGURE 8. DETAILED POTENTIOMETER BLOCK DIAGRAM
8
FN8164.5
December 14, 2006
X9241A
Cascade Mode
when set to “1” the wiper is disabled. If the wiper is disabled,
the wiper terminal will be electrically isolated and float.
The X9241A provides a mechanism for cascading the
arrays. That is, the sixty-three resistor elements of one array
may be cascaded (linked) with the resistor elements of an
adjacent array. The VL/RL of the higher order array must be
connected to the VH/RH of the lower order array (See
Figure 9).
When operating in cascade mode VH/RH, VL/RL and the
wiper terminals of the cascaded arrays must be electrically
connected externally. All but one of the wipers must be
disabled. The user can alter the wiper position by writing
directly to the WCR or indirectly by transferring the contents
of the Data Registers to the WCR or by using the
Increment/Decrement command.
Cascade Control Bits
The data byte, for the three-byte commands, contains 6 bits
(LSBs) for defining the wiper position plus two high order
bits, CM (Cascade Mode) and DW (Disable Wiper, normal
operation).
When using the Increment/Decrement command the wiper
position will automatically transition between arrays. The
current position of the wiper can be determined by reading
the WCR registers; if the DW bit is “0”, the wiper in that array
is active. If the current wiper position is to be maintained on
power-down a global XFR WCR to Data Register command
must be issued to store the position in NV memory before
power-down.
The state of the CM bit (bit 7 of WCR) enables or disables
cascade mode. When the CM bit of the WCR is set to “0” the
potentiometer is in the normal operation mode. When the
CM bit of the WCR is set to “1” the potentiometer is
cascaded with its adjacent higher order potentiometer. For
example; if bit 7 of WCR2 is set to “1”, pot 2 will be cascaded
to pot 3.
It is possible to connect three or all four potentiometers in
cascade mode. It is also possible to connect POT 3 to POT 0
as a cascade. The requirements for external connections of
VL/RL, VH/RH and the wipers are the same in these cases.
The state of DW enables or disables the wiper. When the
DW bit (bit 6 of the WCR) is set to “0” the wiper is enabled;
Pot 0
WCR0
VL0/RL0
VH0/RH0
VW0/RW0
Pot 1
WCR1
VL1/RL1
VH1/RH1
VW1/RW1
Pot 2
WCR2
VL2/RL2
VH2/RH2
VW2/RW2
Pot 3
=
External
Connection
WCR3
VL3/RL3
VH3/RH3
VW3/RW3
FIGURE 9. CASCADING ARRAYS
9
FN8164.5
December 14, 2006
X9241A
Absolute Maximum Ratings
Recommended Operating Conditions
Temperature under bias . . . . . . . . . . . . . . . . . . . . . . . .-65 to +135°C
Storage temperature . . . . . . . . . . . . . . . . . . . . . . . . . .-65 to +150°C
Voltage on SCK, SCL or any address
input with respect to VSS . . . . . . . . . . . . . . . . . . . . . . . -1V to +7V
Voltage on any VH/RH, VW/RW or VL/RL
referenced to VSS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +6V/-4V
ΔV = |VH/RH - VL/RL| . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10V
Lead temperature (soldering, 10s). . . . . . . . . . . . . . . . . . . . . +300°C
IW (10s) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±6mA
Power rating (each pot) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .50mW
Temperature (Commercial) . . . . . . . . . . . . . . . . . . . . . 0°C to +70°C
Temperature (Industrial). . . . . . . . . . . . . . . . . . . . . . .-40°C to +85°C
Supply Voltage (VCC) Limits
X9241A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5V ±10%
Max Wiper Current for 2k RTOTAL . . . . . . . . . . . . . . . . . . . . . . ±4mA
Max Wiper Current for 10k and 50k RTOTAL . . . . . . . . . . . . . . ±3mA
CAUTION: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only; the functional
operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect device reliability.
Analog Specifications
(Over recommended operating conditions unless otherwise stated.)
LIMITS
SYMBOL
RTOTAL
RW
VTERM
PARAMETER
TEST CONDITION
MIN
End to end resistance
TYP
MAX
UNIT
+20
%
130
Ω
+5
V
-20
Wiper resistance
Wiper Current = ± 1mA
40
Voltage on any VH/RH, VW/RW or VL/RL Pin
-3.0
≤120
dBV
1.6
%
Noise
Ref: 1kHz (Note 5)
Resolution
(Note 5)
Absolute linearity (Note 1)
Rw(n)(actual) - Rw(n)(expected)
Relative linearity (Note 2)
Rw(n + 1) - [Rw(n) + MI]
Temperature coefficient of RTOTAL
(Note 5)
±300
ppm/°C
Ratiometric temperature coefficient
(Note 5)
±20
ppm/C
CH/CL/CW
Potentiometer capacitances
See Circuit #3 and (Note 5)
15/15/25
pF
lAL
RH, RI, RW leakage current
VIN = VTERM. Device is in stand-by
mode.
DC Electrical Specifications
±1
MI(3)
±0.2
MI(3)
0.1
1
µA
(Over recommended operating conditions unless otherwise stated.)
LIMITS
SYMBOL
PARAMETER
TEST CONDITION
MIN
TYP
MAX
UNIT
3
mA
500
µA
lCC
Supply current (active)
fSCL = 100kHz, Write/Read to WCR,
Other Inputs = VSS
ISB
VCC current (standby)
SCL = SDA = VCC, Addr. = VSS
ILI
Input leakage current
VIN = VSS to VCC
10
µA
ILO
Output leakage current
VOUT = VSS to VCC
10
µA
VIH
Input HIGH voltage
VIL
Input LOW voltage
VOL
Output LOW voltage
200
2
IOL = 3mA
V
0.8
V
0.4
V
Notes: (1) Absolute Linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as
a potentiometer.
(2) Relative Linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiometer. It is a measure of the error in step size.
(3) MI = RTOT/63 or (RH–RL)/63, single pot
(4) Max = all four arrays cascaded together, Typical = individual array resolutions.
10
FN8164.5
December 14, 2006
X9241A
Endurance and Data Retention
PARAMETER
MIN
UNIT
Minimum endurance
100,000
Data changes per bit per register
Data retention
100
Years
Capacitance
SYMBOL
PARAMETER
TEST CONDITION
TYP
UNIT
CI/O (Note 5)
Input/output capacitance (SDA)
VI/O = 0V
19
pF
CIN (Note 5)
Input capacitance (A0, A1, A2, A3 and SCL)
VIN = 0V
12
pF
Power-up Timing
SYMBOL
PARAMETER
MIN
TYP
MAX
UNIT
tPUR (Note 6)
Power-up to initiation of read operation
1
ms
tPUW (Note 6)
Power-up to initiation of write operation
5
ms
50
V/ms
tRVCC
VCC Power up ramp rate
0.2
Power-up Requirements (Power Up sequencing can affect correct recall of the wiper registers)
The preferred power-on sequence is as follows: First VCC, then the potentiometer pins. It is suggested that Vcc reach 90% of its
final value before power is applied to the potentiometer pins. The VCC ramp rate specification should be met, and any glitches or
slope changes in the VCC line should be held to <100mV if possible. Also, VCC should not reverse polarity by more than 0.5V.
Notes: (5) This parameter is not 100% tested.
(6) tPUR and tPUW are the delays required from the time VCC is stable until the specified operation can be initiated. These parameters are
guaranteed by design.
(7) This parameter is guaranteed by design.
(8) Maximum Wiper Current is derated over temperature. See the Wiper Current Derating Curve.
(9) Ti value denotes the maximum noise glitch pulse width that the device will ignore on either SCL or SDA pins. Any noise glitch pulse
width that is greater than this maximum value will be considered as a valid clock or data pulse and may cause communication failure to
the device.
Equivalent AC Test Circuit
AC Conditions of Test
Input pulse levels
VCC x 0.1 to VCC x 0.9
Input rise and fall times
10ns
Input and output timing levels
VCC x 0.5
5V
1533Ω
SDA Output
100pF
Symbol Table
WAVEFORM
INPUTS
OUTPUTS
Must be
steady
Will be
steady
May change
from LOW
to HIGH
Will change
from LOW
to HIGH
May change
from HIGH
to LOW
Will change
from HIGH
to LOW
Don’t Care:
Changes
Allowed
Changing:
State Not
Known
N/A
Center Line
is High
Impedance
11
Circuit #3 SPICE Macro Model
Macro Model
RTOTAL
RH
RL
CL
CH
15pF
CW
15pF
25pF
RW
FN8164.5
December 14, 2006
X9241A
120
V
RMIN = CC MAX =1.8kΩ
IOL MIN
100
Resistance (kΩ)
DCP Wiper Current De-rating Curve
Maximum DCP Wiper Current
Guidelines for Calculating
Typical Values of Bus Pull-Up Resistors
t
RMAX = R
CBUS
Max.
Resistance
80
60
40
20
0
Min.
Resistance
0
20
40
60
80 100 120
7
6
5
4
3
2
1
0
0
10
30
20
40 50
60 70
Ambient Temperature (°C)
Bus Capacitance (pF)
tHIGH
tLOW
tF
80
90
tR
SCL
tSU:STA
tHD:STA
tHD:DAT
tSU:DAT
tSU:STO
SDA
(Data in)
tBUF
FIGURE 10. INPUT BUS TIMING
AC Electrical Specifications
(Over recommended operating conditions unless otherwise stated.)
LIMITS
SYMBOL
PARAMETER
MIN
MAX
UNIT
REFERENCE
FIGURE
0
100
kHz
10
fSCL
SCL clock frequency
tLOW
Clock LOW period
4700
ns
10
tHIGH
Clock HIGH period
4000
ns
10
tR
SCL and SDA rise time
1000
ns
10
tF
SCL and SDA fall time
300
ns
10
Noise suppression time constant (glitch filter)
20
ns
10
Ti(9)
tSU:STA
Start condition setup time (for a repeated start condition)
4000
ns
10 & 12
tHD:STA
Start condition hold time
4000
ns
10 & 12
tSU:DAT
Data in setup time
250
ns
10
tHD:DAT
Data in hold time
0
ns
10
ns
11
30
ns
11
Stop condition setup time
4000
ns
10 & 12
tBUF
Bus free time prior to new transmission
4700
ns
10
tWR
Write cycle time (nonvolatile write operation)
10
ms
13
Wiper response time from stop generation
500
µs
13
Wiper response from SCL LOW
1000
µs
6
tAA
SCL LOW to SDA data out valid
tDH
Data out hold time
tSU:STO
tSTPWV
tCLWV
12
3500
FN8164.5
December 14, 2006
X9241A
SCL
tAA
tDH
SDAOUT (ACK)
SDA
SDAOUT
SDAOUT
FIGURE 11. OUTPUT BUS TIMING
Start Condition
Stop Condition
SCL
tSU:STA
tHD:STA
tSU:STO
SDA
(Data in)
FIGURE 12. START STOP TIMING
SCL
Clock 8
Clock 9
STOP
tSTPWV
SDA
SDAIN
START
tWR
ACK
Wiper
Output
FIGURE 13. WRITE CYCLE AND WIPER RESPONSE TIMING
13
FN8164.5
December 14, 2006
X9241A
Thin Shrink Small Outline Package Family (TSSOP)
MDP0044
0.25 M C A B
D
THIN SHRINK SMALL OUTLINE PACKAGE FAMILY
A
SYMBOL 14 LD 16 LD 20 LD 24 LD 28 LD TOLERANCE
(N/2)+1
N
PIN #1 I.D.
E
E1
0.20 C B A
1
(N/2)
B
2X
N/2 LEAD TIPS
TOP VIEW
0.05
e
C
H
A
1.20
1.20
1.20
1.20
1.20
Max
A1
0.10
0.10
0.10
0.10
0.10
±0.05
A2
0.90
0.90
0.90
0.90
0.90
±0.05
b
0.25
0.25
0.25
0.25
0.25
+0.05/-0.06
c
0.15
0.15
0.15
0.15
0.15
+0.05/-0.06
D
5.00
5.00
6.50
7.80
9.70
±0.10
E
6.40
6.40
6.40
6.40
6.40
Basic
E1
4.40
4.40
4.40
4.40
4.40
±0.10
e
0.65
0.65
0.65
0.65
0.65
Basic
L
0.60
0.60
0.60
0.60
0.60
±0.15
L1
1.00
1.00
1.00
1.00
1.00
Reference
Rev. E 12/02
NOTES:
SEATING
PLANE
0.10 M C A B
b
0.10 C
N LEADS
SIDE VIEW
1. Dimension “D” does not include mold flash, protrusions or gate
burrs. Mold flash, protrusions or gate burrs shall not exceed
0.15mm per side.
2. Dimension “E1” does not include interlead flash or protrusions.
Interlead flash and protrusions shall not exceed 0.25mm per
side.
3. Dimensions “D” and “E1” are measured at dAtum Plane H.
SEE DETAIL “X”
c
4. Dimensioning and tolerancing per ASME Y14.5M-1994.
END VIEW
L1
A
A2
GAUGE
PLANE
0.25
L
A1
0° - 8°
DETAIL X
14
FN8164.5
December 14, 2006
X9241A
Small Outline Package Family (SO)
A
D
h X 45°
(N/2)+1
N
A
PIN #1
I.D. MARK
E1
E
c
SEE DETAIL “X”
1
(N/2)
B
L1
0.010 M C A B
e
H
C
A2
GAUGE
PLANE
SEATING
PLANE
A1
0.004 C
0.010 M C A B
L
b
0.010
4° ±4°
DETAIL X
MDP0027
SMALL OUTLINE PACKAGE FAMILY (SO)
SYMBOL
SO-8
SO-14
SO16
(0.150”)
SO16 (0.300”)
(SOL-16)
SO20
(SOL-20)
SO24
(SOL-24)
SO28
(SOL-28)
TOLERANCE
NOTES
A
0.068
0.068
0.068
0.104
0.104
0.104
0.104
MAX
-
A1
0.006
0.006
0.006
0.007
0.007
0.007
0.007
±0.003
-
A2
0.057
0.057
0.057
0.092
0.092
0.092
0.092
±0.002
-
b
0.017
0.017
0.017
0.017
0.017
0.017
0.017
±0.003
-
c
0.009
0.009
0.009
0.011
0.011
0.011
0.011
±0.001
-
D
0.193
0.341
0.390
0.406
0.504
0.606
0.704
±0.004
1, 3
E
0.236
0.236
0.236
0.406
0.406
0.406
0.406
±0.008
-
E1
0.154
0.154
0.154
0.295
0.295
0.295
0.295
±0.004
2, 3
e
0.050
0.050
0.050
0.050
0.050
0.050
0.050
Basic
-
L
0.025
0.025
0.025
0.030
0.030
0.030
0.030
±0.009
-
L1
0.041
0.041
0.041
0.056
0.056
0.056
0.056
Basic
-
h
0.013
0.013
0.013
0.020
0.020
0.020
0.020
Reference
-
16
20
24
28
Reference
N
8
14
16
Rev. L 2/01
NOTES:
1. Plastic or metal protrusions of 0.006” maximum per side are not included.
2. Plastic interlead protrusions of 0.010” maximum per side are not included.
3. Dimensions “D” and “E1” are measured at Datum Plane “H”.
4. Dimensioning and tolerancing per ASME Y14.5M-1994
15
FN8164.5
December 14, 2006
X9241A
Dual-In-Line Plastic Packages (PDIP)
E20.3 (JEDEC MS-001-AD ISSUE D)
N
20 LEAD DUAL-IN-LINE PLASTIC PACKAGE
E1
INDEX
AREA
1 2 3
INCHES
N/2
-B-
-AD
E
BASE
PLANE
-C-
SEATING
PLANE
A2
A
L
D1
e
B1
D1
A1
eC
B
0.010 (0.25) M
C A B S
MILLIMETERS
SYMBOL
MIN
MAX
MIN
MAX
NOTES
A
-
0.210
-
5.33
4
A1
0.015
-
0.39
-
4
A2
0.115
0.195
2.93
4.95
-
B
0.014
0.022
0.356
0.558
-
C
L
B1
0.045
0.070
1.55
1.77
8
eA
C
0.008
0.014
C
D
0.980
1.060
eB
NOTES:
0.355
-
26.9
5
D1
0.005
-
0.13
-
5
E
0.300
0.325
7.62
8.25
6
E1
0.240
0.280
6.10
7.11
5
e
1. Controlling Dimensions: INCH. In case of conflict between English
and Metric dimensions, the inch dimensions control.
0.204
24.89
0.100 BSC
eA
0.300 BSC
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
eB
-
3. Symbols are defined in the “MO Series Symbol List” in Section 2.2
of Publication No. 95.
L
0.115
N
2.54 BSC
-
7.62 BSC
0.430
-
0.150
2.93
20
6
10.92
7
3.81
4
20
4. Dimensions A, A1 and L are measured with the package seated in
JEDEC seating plane gauge GS-3.
9
Rev. 0 12/93
5. D, D1, and E1 dimensions do not include mold flash or protrusions.
Mold flash or protrusions shall not exceed 0.010 inch (0.25mm).
6. E and eA are measured with the leads constrained to be perpendicular to datum -C- .
7. eB and eC are measured at the lead tips with the leads unconstrained. eC must be zero or greater.
8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm).
9. N is the maximum number of terminal positions.
10. Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3,
E42.6 will have a B1 dimension of 0.030 - 0.045 inch (0.76 - 1.14mm).
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
16
FN8164.5
December 14, 2006