INTERSIL ISL6208CBZ

ISL6208
®
Data Sheet
August 7, 2008
FN9115.3
High Voltage Synchronous Rectified Buck
MOSFET Driver
Features
The ISL6208 is a high frequency, dual MOSFET driver,
optimized to drive two N-Channel power MOSFETs in a
synchronous-rectified buck converter topology. It is
especially suited for mobile computing applications that
require high efficiency and excellent thermal performance.
This driver, combined with an Intersil multiphase Buck PWM
controller, forms a complete single-stage core-voltage
regulator solution for advanced mobile microprocessors.
• Adaptive Shoot-Through Protection
The ISL6208 features 4A typical sinking current for the lower
gate driver. This current is capable of holding the lower
MOSFET gate off during the rising edge of the Phase node.
This prevents shoot-through power loss caused by the high
dv/dt of phase voltages. The operating voltage matches the
30V breakdown voltage of the MOSFETs commonly used in
mobile computer power supplies.
• Low Bias Supply Current (5V, 80µA)
The ISL6208 also features a three-state PWM input that,
working together with Intersil’s multiphase PWM controllers,
will prevent negative voltage output during CPU shutdown.
This feature eliminates a protective Schottky diode usually
seen in a microprocessor power systems.
• QFN Package:
- Compliant to JEDEC PUB95 MO-220
QFN - Quad Flat No Leads - Package outline
- Near Chip Scale Package footprint, which improves
PCB efficiency and has a thinner profile
MOSFET gates can be efficiently switched up to 2MHz using
the ISL6208. Each driver is capable of driving a 3000pF load
with propagation delays of 8ns and transition times under
10ns. Bootstrapping is implemented with an internal
Schottky diode. This reduces system cost and complexity,
while allowing the use of higher performance MOSFETs.
Adaptive shoot-through protection is integrated to prevent
both MOSFETs from conducting simultaneously.
• Pb-Free available (RoHS compliant)
A diode emulation feature is integrated in the ISL6208 to
enhance converter efficiency at light load conditions. This
feature also allows for monotonic start-up into pre-biased
outputs. When diode emulation is enabled, the driver will
allow discontinuous conduction mode by detecting when the
inductor current reaches zero and subsequently turning off
the low side MOSFET gate.
• Dual MOSFET Drives for Synchronous Rectified Bridge
• 0.5Ω On-Resistance and 4A Sink Current Capability
• Supports High Switching Frequency up to 2MHz
- Fast output rise and fall time
- Low propagation delay
• Three-State PWM Input for Power Stage Shutdown
• Internal Bootstrap Schottky Diode
• Diode Emulation for Enhanced Light Load Efficiency and
Pre-Biased Start-Up Applications
• VCC POR (Power-On-Reset) Feature Integrated
• Low Three-State Shutdown Holdoff Time (Typical 160ns)
• Pin-to-Pin Compatible with ISL6207
Applications
• Core Voltage Supplies for Intel® and AMD® Mobile
Microprocessors
• High Frequency Low Profile DC/DC Converters
• High Current Low Output Voltage DC/DC Converters
• High Input Voltage DC/DC Converters
Related Literature
• Technical Brief TB363 “Guidelines for Handling and
Processing Moisture Sensitive Surface Mount Devices
(SMDs)”
• Technical Brief TB389 “PCB Land Pattern Design and
Surface Mount Guidelines for MLFP Packages”
• Technical Brief TB447 “Guidelines for Preventing
Boot-to-Phase Stress on Half-Bridge MOSFET Driver ICs”
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc.
Copyright © Intersil Americas Inc. 2004-2008. All Rights Reserved
All other trademarks mentioned are the property of their respective owners.
ISL6208
Ordering Information
PART NUMBER
PART MARKING
TEMP. RANGE (°C)
PACKAGE
PKG. DWG. #
ISL6208CB*
ISL62 08CB
-10 to +100
8 Ld SOIC
M8.15
ISL6208CBZ* (Note)
ISL62 08CBZ
-10 to +100
8 Ld SOIC (Pb-Free)
M8.15
ISL6208CR*
208C
-10 to +100
8 Ld 3x3 QFN
L8.3x3
ISL6208CRZ* (Note)
208Z
-10 to +100
8 Ld 3x3 QFN (Pb-Free)
L8.3x3
ISL6208IB*
ISL62 08IB
-40 to +100
8 Ld SOIC
M8.15
ISL6208IBZ* (Note)
ISL62 08IBZ
-40 to +100
8 Ld SOIC (Pb-Free)
M8.15
ISL6208IR*
208I
-40 to +100
8 Ld 3x3 QFN
L8.3x3
ISL6208IRZ* (Note)
81RZ
-40 to +100
8 Ld 3x3 QFN (Pb-Free)
L8.3x3
* Add “-T” suffix for Tape and Reel. Please refer to TB347 for details on reel specifications.
NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100%
matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil
Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
Pinouts
1
8
PHASE
BOOT
2
7
FCCM
PWM
3
6
VCC
GND
4
5
LGATE
PHASE
UGATE
UGATE
ISL6208CR
(8 LD 3x3 QFN)
TOP VIEW
ISL6208CB
(8 LD SOIC)
TOP VIEW
8
7
66 FCCM
BOOT 1
PWM 2
3
4
GND
LGATE
5 VCC
Block Diagram
VCC
BOOT
FCCM
UGATE
PHASE
SHOOTTHROUGH
PROTECTION
CONTROL
LOGIC
PWM
VCC
LGATE
10K
GND
THERMAL PAD (FOR QFN PACKAGE ONLY)
FIGURE 1. BLOCK DIAGRAM
ti
2
FN9115.3
August 7, 2008
ISL6208
ti
Absolute Maximum Ratings
Thermal Information
Supply Voltage (VCC) . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 7V
Input Voltage (VFCCM, VPWM). . . . . . . . . . . . . -0.3V to VCC + 0.3V
BOOT Voltage (VBOOT-GND). . . . . . . . . . . . . . . . . . . . . -0.3V to 33V
BOOT To PHASE Voltage (VBOOT-PHASE) . . . . . . -0.3V to 7V (DC)
-0.3V to 9V (<10ns)
PHASE Voltage (Note 1) . . . . . . . . . . . . . . . . . . . GND - 0.3V to 30V
GND - 8V (<20ns Pulse Width, 10µJ)
UGATE Voltage . . . . . . . . . . . . . . . . VPHASE - 0.3V (DC) to VBOOT
VPHASE - 5V (<20ns Pulse Width, 10µJ) to VBOOT
LGATE Voltage . . . . . . . . . . . . . . . GND - 0.3V (DC) to VCC + 0.3V
GND - 2.5V (<20ns Pulse Width, 5µJ) to VCC + 0.3V
Ambient Temperature Range . . . . . . . . . . . . . . . . . .-40°C to +125°C
Thermal Resistance (Typical)
θJA (°C/W)
θJC (°C/W)
SOIC Package (Note 2) . . . . . . . . . . . .
110
N/A
QFN Package (Notes 3, 4). . . . . . . . . .
80
15
Maximum Storage Temperature Range . . . . . . . . . .-65°C to +150°C
Pb-Free Reflow Profile. . . . . . . . . . . . . . . . . . . . . . . . .see link below
http://www.intersil.com/pbfree/Pb-FreeReflow.asp
Recommended Operating Conditions
Ambient Temperature Range . . . . . . . . . . . . . . . . . .-10°C to +100°C
Maximum Operating Junction Temperature. . . . . . . . . . . . . +125°C
Supply Voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5V ±10%
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and
result in failures not covered by warranty.
NOTES:
1. The Phase Voltage is capable of withstanding -7V when the BOOT pin is at GND.
2. θJA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
3. θJA is measured in free air with the component mounted on a high effective thermal conductivity test board with “direct attach” features. See
Tech Brief TB379.
4. For θJC, the “case temp” location is the center of the exposed metal pad on the package underside.
Electrical Specifications
Recommended Operating Conditions, Unless Otherwise Noted. Parameters with MIN and/or MAX limits are
100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are
not production tested.
PARAMETER
SYMBOL
TEST CONDITIONS
MIN
TYP
MAX
UNITS
-
80
-
µA
VCC Rising
-
3.40
3.90
V
VCC Falling
2.40
2.90
-
V
Hysteresis
-
500
-
mV
0.50
0.55
0.65
V
VPWM = 5V
-
250
-
µA
VPWM = 0V
-
-250
-
µA
PWM Three-State Rising Threshold
VVCC = 5V
0.70
1.00
1.30
V
PWM Three-State Falling Threshold
VVCC = 5V
3.5
3.8
4.1
V
VVCC = 5V, temperature = +25°C
100
175
250
ns
FCCM LOW Threshold
0.50
-
-
V
FCCM HIGH Threshold
-
-
2.0
V
-
8.0
-
ns
VCC SUPPLY CURRENT
Bias Supply Current
IVCC
PWM pin floating, VFCCM = 5V
POR
BOOTSTRAP DIODE
Forward Voltage
VF
VVCC = 5V, forward bias current = 2mA
PWM INPUT
Input Current
IPWM
Three-State Shutdown Hold-off Time
tTSSHD
FCCM INPUT
SWITCHING TIME
UGATE Rise Time (Note 5)
tRU
3
VVCC = 5V, 3nF load
FN9115.3
August 7, 2008
ISL6208
Electrical Specifications
Recommended Operating Conditions, Unless Otherwise Noted. Parameters with MIN and/or MAX limits are
100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are
not production tested. (Continued)
PARAMETER
SYMBOL
TEST CONDITIONS
MIN
TYP
MAX
UNITS
LGATE Rise Time (Note 5)
tRL
VVCC = 5V, 3nF load
-
8.0
-
ns
UGATE Fall Time (Note 5)
tFU
VVCC = 5V, 3nF load
-
8.0
-
ns
LGATE Fall Time (Note 5)
tFL
VVCC = 5V, 3nF load
-
4.0
-
ns
UGATE Turn-Off Propagation Delay
tPDLU
VVCC = 5V, outputs unloaded
-
18
-
ns
LGATE Turn-Off Propagation Delay
tPDLL
VVCC = 5V, outputs unloaded
-
25
-
ns
UGATE Turn-On Propagation Delay
tPDHU
VVCC = 5V, outputs unloaded
10
20
30
ns
LGATE Turn-On Propagation Delay
tPDHL
VVCC = 5V, outputs unloaded
10
20
30
ns
UG/LG Three-State Propagation Delay
tPTS
VVCC = 5V, outputs unloaded
-
35
-
ns
Minimum LG ON-TIME in DCM (Note5)
tLGMIN
-
400
-
ns
OUTPUT
Upper Drive Source Resistance
RU
500mA source current
-
1
2.5
Ω
Upper Driver Source Current (Note 5)
IU
VUGATE-PHASE = 2.5V
-
2.00
-
A
Upper Drive Sink Resistance
RU
500mA sink current
-
1
2.5
Ω
Upper Driver Sink Current (Note 5)
IU
VUGATE-PHASE = 2.5V
-
2.00
-
A
Lower Drive Source Resistance
RL
500mA source current
-
1
2.5
Ω
Lower Driver Source Current (Note 5)
IL
VLGATE = 2.5V
-
2.00
-
A
Lower Drive Sink Resistance
RL
500mA sink current
-
0.5
1.0
Ω
Lower Driver Sink Current (Note 5)
IL
VLGATE = 2.5V
-
4.00
-
A
NOTE:
5. Limits established by characterization and are not production tested.
4
FN9115.3
August 7, 2008
ISL6208
Typical Application with 2-Phase Converter
+5V
VBAT
+5V
+5V
VCC
FB
UGATE
FCCM
VCC
VSEN
+VCORE
BOOT
COMP
PWM1
PWM
PHASE
DRIVE
ISL6208
PWM2
PGOOD
THERMAL
PAD
FCCM
MAIN
CONTROL
LGATE
ISEN1
VID
ISEN2
+5V
VBAT
VCC
BOOT
FS
DACOUT
GND
FCCM
PWM
UGATE
DRIVE
ISL6208
PHASE
THERMAL LGATE
PAD
5
FN9115.3
August 7, 2008
ISL6208
Timing Diagram
2.5V
PWM
tPDHU
tPDLU
tRU
tTSSHD
tRU
tFU
tFU
tPTS
1V
UGATE
LGATE
tPTS
1V
tRL
tFL
tTSSHD
tPDHL
tPDLL
tFL
Functional Pin Description
Description
UGATE (Pin 1 for SOIC-8, Pin 8 for QFN)
Theory of Operation
The UGATE pin is the upper gate drive output. Connect to
the gate of high-side power N-Channel MOSFET.
Designed for speed, the ISL6208 dual MOSFET driver
controls both high-side and low-side N-Channel FETs from
one externally provided PWM signal.
BOOT (Pin 2 for SOIC-8, Pin 1 for QFN)
BOOT is the floating bootstrap supply pin for the upper gate
drive. Connect the bootstrap capacitor between this pin and
the PHASE pin. The bootstrap capacitor provides the charge
to turn on the upper MOSFET. See “Internal Bootstrap
Diode” on page 8 for guidance in choosing the appropriate
capacitor value.
PWM (Pin 3 for SOIC-8, Pin 2 for QFN)
The PWM signal is the control input for the driver. The PWM
signal can enter three distinct states during operation. See
“Three-State PWM Input” on page 8 for further details. Connect
this pin to the PWM output of the controller.
GND (Pin 4 for SOIC-8, Pin 3 for QFN)
GND is the ground pin for the IC.
LGATE (Pin 5 for SOIC-8, Pin 4 for QFN)
LGATE is the lower gate drive output. Connect to gate of the
low-side power N-Channel MOSFET.
VCC (Pin 6 for SOIC-8, Pin 5 for QFN)
Connect the VCC pin to a +5V bias supply. Place a high
quality bypass capacitor from this pin to GND.
FCCM (Pin 7 for SOIC-8, Pin 6 for QFN)
The FCCM pin enables or disables Diode Emulation. When
FCCM is LOW, diode emulation is allowed. Otherwise,
continuous conduction mode is forced. See “Diode
Emulation” on page 8 for more detail.
A rising edge on PWM initiates the turn-off of the lower
MOSFET (see “Timing Diagram” on page 6). After a short
propagation delay [tPDLL], the lower gate begins to fall. Typical
fall times [tFL] are provided in the Electrical Specifications
section. Adaptive shoot-through circuitry monitors the LGATE
voltage. When LGATE has fallen below 1V, UGATE is allowed
to turn ON. This prevents both the lower and upper MOSFETs
from conducting simultaneously, or shoot-through.
A falling transition on PWM indicates the turn-off of the upper
MOSFET and the turn-on of the lower MOSFET. A short
propagation delay [tPDLU] is encountered before the upper gate
begins to fall [tFU]. The upper MOSFET gate-to-source voltage
is monitored, and the lower gate is allowed to rise after the
upper MOSFET gate-to-source voltage drops below 1V. The
lower gate then rises [tRL], turning on the lower MOSFET.
This driver is optimized for converters with large step-down
compared to the upper MOSFET because the lower
MOSFET conducts for a much longer time in a switching
period. The lower gate driver is therefore sized much larger
to meet this application requirement.
The 0.5Ω ON-resistance and 4A sink current capability
enable the lower gate driver to absorb the current injected to
the lower gate through the drain-to-gate capacitor of the
lower MOSFET and prevent a shoot-through caused by the
high dv/dt of the phase node.
PHASE (Pin 8 for SOIC-8, Pin 7 for QFN)
Connect the PHASE pin to the source of the upper MOSFET
and the drain of the lower MOSFET. This pin provides a
return path for the upper gate driver.
6
FN9115.3
August 7, 2008
ISL6208
Typical Performance Waveforms
FIGURE 2. LOAD TRANSIENT (0 - 30A, 3-PHASE)
FIGURE 3. LOAD TRANSIENT (30 - 0A, 3-PHASE)
FIGURE 4. DCM TO CCM TRANSITION AT NO LOAD
FIGURE 5. CCM TO DCM TRANSITION AT NO LOAD
FIGURE 6. PRE-BIASED START-UP IN CCM MODE
FIGURE 7. PRE-BIASED START-UP IN DCM MODE
7
FN9115.3
August 7, 2008
ISL6208
Diode Emulation
Diode emulation allows for higher converter efficiency under
light load situations. With diode emulation active, the
ISL6208 will detect the zero current crossing of the output
inductor and turn off LGATE. This ensures that
discontinuous conduction mode (DCM) is achieved. Diode
emulation is asynchronous to the PWM signal. Therefore,
the ISL6208 will respond to the FCCM input immediately
after it changes state. Refer to“Typical Performance
Waveforms” on page 7. NOTE: Intersil does not recommend
Diode Emulation use with rDS(ON) current sensing
topologies. The turn-OFF of the low side MOSFET can
cause gross current measurement inaccuracies.
where QGATE is the amount of gate charge required to fully
charge the gate of the upper MOSFET. The ΔVBOOT term is
defined as the allowable droop in the rail of the upper drive.
As an example, suppose an upper MOSFET has a gate
charge, QGATE , of 25nC at 5V and also assume the droop in
the drive voltage over a PWM cycle is 200mV. One will find
that a bootstrap capacitance of at least 0.125µF is required.
The next larger standard value capacitance is 0.15µF. A
good quality ceramic capacitor is recommended.
2.0
1.8
Adaptive Shoot-Through Protection
Both drivers incorporate adaptive shoot-through protection
to prevent upper and lower MOSFETs from conducting
simultaneously and shorting the input supply. This is
accomplished by ensuring the falling gate has turned off one
MOSFET before the other is allowed to turn on.
During turn-off of the lower MOSFET, the LGATE voltage is
monitored until it reaches a 1V threshold, at which time the
UGATE is released to rise. Adaptive shoot-through circuitry
monitors the upper MOSFET gate-to-source voltage during
UGATE turn-off. Once the upper MOSFET gate-to-source
voltage has dropped below a threshold of 1V, the LGATE is
allowed to rise.
Internal Bootstrap Diode
This driver features an internal bootstrap Schottky diode.
Simply adding an external capacitor across the BOOT and
PHASE pins completes the bootstrap circuit.
The bootstrap capacitor must have a maximum voltage rating
above the maximum battery voltage plus 5V. The bootstrap
capacitor can be chosen from Equation 1:
Q GATE
C BOOT ≥ -----------------------ΔV BOOT
1.4
1.2
1.0
0.8
QGATE = 100nC
0.6
nC
50
A unique feature of the ISL6208 and other Intersil drivers is
the addition of a shutdown window to the PWM input. If the
PWM signal enters and remains within the shutdown window
for a set holdoff time, the output drivers are disabled and
both MOSFET gates are pulled and held low. The shutdown
state is removed when the PWM signal moves outside the
shutdown window. Otherwise, the PWM rising and falling
thresholds outlined in the Electrical Specifications Table on
page 3 determine when the lower and upper gates are
enabled.
CBOOT_CAP (µF)
1.6
Three-State PWM Input
0.4
0.2
20nC
0.0
0.0
0.1
0.2
0.3
0.4 0.5 0.6 0.7
ΔVBOOT_CAP (V)
0.8
0.9
1.0
FIGURE 8. BOOTSTRAP CAPACITANCE vs BOOT RIPPLE
VOLTAGE
Power Dissipation
Package power dissipation is mainly a function of the
switching frequency and total gate charge of the selected
MOSFETs. Calculating the power dissipation in the driver for
a desired application is critical to ensuring safe operation.
Exceeding the maximum allowable power dissipation level
will push the IC beyond the maximum recommended
operating junction temperature of +125°C. The maximum
allowable IC power dissipation for the SO-8 package is
approximately 800mW. When designing the driver into an
application, it is recommended that the following calculation
be performed to ensure safe operation at the desired
frequency for the selected MOSFETs. The power dissipated
by the driver is approximated as shown in Equation 2:
P = f sw ( 1.5V U Q + V L Q ) + I VCC V
U
L
CC
(EQ. 2)
(EQ. 1)
8
FN9115.3
August 7, 2008
ISL6208
1000
QU =100nC
QL = 200nC
900
QU = 50nC
QL = 100nC
QU = 50nC
QL = 50nC
800
POWER (mW)
700
600
QU = 20nC
QL =50nC
500
A good layout would help reduce the ringing on the phase
and gate nodes significantly:
400
300
200
100
0
from happening, the user should perform a careful layout
inspection to reduce trace inductances, and select low lead
inductance MOSFETs and drivers. D2PAK and DPAK
packaged MOSFETs have high parasitic lead inductances,
as opposed to SOIC-8. If higher inductance MOSFETs must
be used, a Schottky diode is recommended across the lower
MOSFET to clamp negative PHASE ring.
0
200
400
600
800 1000 1200 1400 1600 1800 2000
FREQUENCY (kHz)
FIGURE 9. POWER DISSIPATION vs FREQUENCY
where fsw is the switching frequency of the PWM signal. VU
and VL represent the upper and lower gate rail voltage. QU
and QL is the upper and lower gate charge determined by
MOSFET selection and any external capacitance added to
the gate pins. The lVCC VCC product is the quiescent power
of the driver and is typically negligible.
• Avoid using vias for decoupling components where
possible, especially in the BOOT-to-PHASE path. Little or
no use of vias for VCC and GND is also recommended.
Decoupling loops should be short.
• All power traces (UGATE, PHASE, LGATE, GND, VCC)
should be short and wide, and avoid using vias. If vias
must be used, two or more vias per layer transition is
recommended.
• Keep the SOURCE of the upper FET as close as thermally
possible to the DRAIN of the lower FET.
• Keep the connection in between the SOURCE of lower
FET and power ground wide and short.
Layout Considerations
• Input capacitors should be placed as close to the DRAIN
of the upper FET and the SOURCE of the lower FET as
thermally possible.
Reducing Phase Ring
Note: Refer to Intersil Tech Brief TB447 for more information.
The parasitic inductances of the PCB and power devices
(both upper and lower FETs) could cause increased PHASE
ringing, which may lead to voltages that exceed the absolute
maximum rating of the devices. When PHASE rings below
ground, the negative voltage could add charge to the
bootstrap capacitor through the internal bootstrap diode.
Under worst-case conditions, the added charge could
overstress the BOOT and/or PHASE pins. To prevent this
Thermal Management
9
For maximum thermal performance in high current, high
switching frequency applications, connecting the thermal
pad of the QFN part to the power ground with multiple vias,
or placing a low noise copper plane underneath the SOIC
part is recommended. This heat spreading allows the part to
achieve its full thermal potential.
FN9115.3
August 7, 2008
ISL6208
Package Outline Drawing
L8.3x3
8 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE
Rev 2, 3/07
3.00
4X 0.65
A
B
6
PIN #1 INDEX AREA
8
7
6
PIN 1
INDEX AREA
1
5
2
3.00
6
(4X)
1 .10 ± 0 . 15
0.15
4
3
0.10 M C A B
4 8X 0.28 ± 0.05
TOP VIEW
8X 0.60 ± 0.15
BOTTOM VIEW
SEE DETAIL "X"
0.10 C
0 . 90 ± 0.1
( 4X 0 . 65 )
( 2. 60 TYP )
C
BASE PLANE
SEATING PLANE
0.08 C
(
1. 10 )
SIDE VIEW
( 8X 0 . 28 )
C
0 . 2 REF
5
0 . 00 MIN.
0 . 05 MAX.
( 8X 0 . 80)
TYPICAL RECOMMENDED LAND PATTERN
DETAIL "X"
NOTES:
1. Dimensions are in millimeters.
Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal ± 0.05
4. Dimension b applies to the metallized terminal and is measured
between 0.15mm and 0.30mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin #1 identifier is optional, but must be
located within the zone indicated. The pin #1 indentifier may be
either a mold or mark feature.
10
FN9115.3
August 7, 2008
ISL6208
Small Outline Plastic Packages (SOIC)
M8.15 (JEDEC MS-012-AA ISSUE C)
N
8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE
INDEX
AREA
H
0.25(0.010) M
B M
INCHES
E
SYMBOL
-B-
1
2
3
L
SEATING PLANE
-A-
A
D
h x 45°
-C-
e
A1
B
0.25(0.010) M
C
0.10(0.004)
C A M
MIN
MAX
MIN
MAX
NOTES
A
0.0532
0.0688
1.35
1.75
-
A1
0.0040
0.0098
0.10
0.25
-
B
0.013
0.020
0.33
0.51
9
C
0.0075
0.0098
0.19
0.25
-
D
0.1890
0.1968
4.80
5.00
3
E
0.1497
0.1574
3.80
4.00
4
e
α
B S
0.050 BSC
1.27 BSC
-
H
0.2284
0.2440
5.80
6.20
-
h
0.0099
0.0196
0.25
0.50
5
L
0.016
0.050
0.40
1.27
6
N
α
NOTES:
MILLIMETERS
8
0°
8
8°
0°
7
8°
1. Symbols are defined in the “MO Series Symbol List” in Section 2.2 of
Publication Number 95.
Rev. 1 6/05
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension “D” does not include mold flash, protrusions or gate burrs.
Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006
inch) per side.
4. Dimension “E” does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per
side.
5. The chamfer on the body is optional. If it is not present, a visual index
feature must be located within the crosshatched area.
6. “L” is the length of terminal for soldering to a substrate.
7. “N” is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width “B”, as measured 0.36mm (0.014 inch) or greater
above the seating plane, shall not exceed a maximum value of
0.61mm (0.024 inch).
10. Controlling dimension: MILLIMETER. Converted inch dimensions
are not necessarily exact.
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
11
FN9115.3
August 7, 2008