TI TLV320AIC32IRHBT

 TLV320AIC32
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
LOW POWER STEREO AUDIO CODEC FOR PORTABLE AUDIO/TELEPHONY
•
•
:
71
44
51
81
9
The TLV320AIC32 is a low-power stereo-audio
codec with a stereo headphone amplifier, as well as
multiple inputs and outputs, programmable in
single-ended or fully-differential configurations.
Extensive register-based power control is included,
enabling stereo 48-kHz DAC playback as low as 14
mW from a 3.3-V analog supply, making it ideal for
portable, battery-powered audio and telephony
applications.
85
,
QQ
The record path of the TLV320AIC32 contains
integrated microphone bias, digitally-controlled
stereo-microphone pre-amp, and automatic gain
control (AGC), with mix/mux capability among the
multiple analog inputs. The playback path includes
mix/mux capability from the stereo DAC and selected
inputs, through programmable volume controls, to
the various outputs.
The TLV320AIC32 contains four high-power output
drivers as well as two fully differential output drivers.
The high-power output drivers are capable of driving
a variety of load configurations, including up to four
channels of single-ended 16-Ω headphones using
ac-coupling capacitors, or stereo 16-Ω headphones
in a cap-less output configuration. In addition, pairs
of drivers can be used to drive 8-Ω speakers in a
BTL configuration at 500 mW per channel.
18
66
,
司
深
圳
•
市
金
合
•
•
公
•
•
•
•
限
•
有
•
技
•
讯
科
•
DESCRIPTION
Stereo Audio DAC
– 100 dB A Signal-to-Noise Ratio
– 16/20/24/32-Bit Data
– Supports Rates From 8 kHz to 96 kHz
– 3D/Bass/Treble/EQ/De-Emphasis Effects
Stereo Audio ADC
– 92 dB A Signal-to-Noise Ratio
– Supports Rates From 8 kHz to 96 kHz
Six Audio Input Pins
– Six Stereo Single-Ended Inputs
Six Audio Output Drivers
– Stereo 8-Ω, 500 mw/Channel Speaker Drive
Capability
– Stereo Fully-Differential or Single-Ended
Headphone Drivers
– Fully Differential Stereo Line Outputs
Low Power: 14-mW Stereo, 48-kHz Playback
With 3.3-V Analog Supply
Programmable Input/Output Analog Gains
Automatic Gain Control (AGC) for Record
Programmable Microphone Bias Level
Programmable PLL for Flexible Clock
Generation
I2C Control Bus
Audio Serial Data Bus Supports I2S,
Left/Right-Justified, DSP, and TDM Modes
Extensive Modular Power Control
Power Supplies:
– Analog: 2.7 V – 3.6 V
– Digital Core: 1.525 V – 1.95 V
– Digital I/O: 1.1 V – 3.6 V
Available Packages: 5 × 5 mm, 32-Pin QFN
43
41
5
FEATURES
•
The stereo audio DAC supports sampling rates from
8 kHz to 96 kHz and includes programmable digital
filtering in the DAC path for 3D, bass, treble,
midrange effects, speaker equalization, and
de-emphasis for 32 kHz, 44.1 kHz, and 48 kHz rates.
The stereo-audio ADC supports sampling rates from
8 kHz to 96 kHz and is preceded by programmable
gain amplifiers providing up to +59.5 dB analog gain
for low-level microphone inputs.
The serial control bus supports the I2C protocol,
while the serial-audio data bus is programmable for
I2S, left/right justified, DSP, or TDM modes. A highly
programmable PLL is included for flexible clock
generation and support for all standard audio rates
from a wide range of available MCLKs, varying from
512 kHz to 50 MHz, with special attention paid to the
most popular cases of 12 MHz, 13 MHz, 16 MHz,
19.2 MHz, and 19.68 MHz system clocks.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2005–2006, Texas Instruments Incorporated
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
The TLV320AIC32 operates from an analog supply
of 2.7 V – 3.6 V, a digital core supply of 1.525 V –
1.95 V, and a digital I/O supply of 1.1 V – 3.6 V. The
device is available in a 5 × 5 mm, 32-lead QFN
package.
81
51
KLCW
NID
TUOD
KLCB
+
44
seilppuS egatloV
DDVD
SSVD
DDVOI
CDA_SSVA
CAD_DDVA
CAD_SSVA
DDVRD
SSVRD
DDVRD
9
SIMPLIFIED BLOCK DIAGRAM
laireS oiduA
+LPH
71
suB
MCV
:
L2ENIL/2CIM
MOCLPH/-LPH
+
AGP
+ Bd5.95B+d/05.0
L1ENIL/1CIM
CDA
ltC emuloV
stceffE &
CAD
CDA
ltC emuloV
stceffE &
CAD
R
L
+
R1ENIL/1CIM
AGP
Bd5.95+/0
Bd5.0
spets
18
66
R3ENIL/3CIM
R2ENIL/2CIM
+
+RPH
+L_TUO_ENIL
-L_TUO_ENIL
ADS
LCS
BTESER
KLCM
SAIBCIM
,
/MOCRPH/-RPH
CFKPS
+
2
lC
ortInoC
suB
kcolC oiduA
noitareneG
+
+R_TUO_ENIL
-R_TUO_ENIL
公
司
/saiB
ecnerefeR
+
MCV
43
41
5
spets
85
,
QQ
L3ENIL/3CIM
技
有
限
Figure 1. Simplified Codec Block Diagram
PACKAGE/ORDERING INFORMATION
PACKAGE
PACKAGE
DESIGNATOR
OPERATING
TEMPERATURE
RANGE
TLV320AIC32
QFN-32
RHB
–40°C to 85°C
深
圳
市
金
合
讯
科
PRODUCT
2
Submit Documentation Feedback
ORDERING NUMBER
TRANSPORT
MEDIA, QUANTITY
TLV320AIC32IRHBT
Tape and Reel, 250
TLV320AIC32IRHBR
Tape and Reel, 3000
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
DEVICE INFORMATION
PIN ASSIGNMENTS
)weiv mottob(
8
1
9
81
9
23
71
44
51
tset a si sihT
QQ
42
:
61
52
85
,
71
TERMINAL FUNCTIONS
TERMINAL
I/O
43
41
5
DESCRIPTION
NAME
QFN NO.
MCLK
1
I
BCLK
2
I/O
Audio serial data bus bit clock input/output
WCLK
3
I/O
Audio serial data bus word clock input/output
DIN
4
I
Audio serial data bus data input
DOUT
5
O
Audio serial data bus data output
DVSS
6
I/O
Digital core / I/O Ground Supply, 0 V
IOVDD
7
I/O
Digital I/O voltage supply, 1.1 V – 3.6 V
SCL
8
I/O
I2C serial clock input
SDA
9
I/O
I2C serial data input/output
MIC1L/LINE1L
10
I
MIC1R/LINE1R
11
I
MIC2L/LINE2L
12
MIC2R/LINE2R
13
有
限
公
司
,
18
66
Master clock input
Left input 1
Right input 1
Left input 2
I
Right input 2
14
I
Left input 3
15
O
Microphone bias voltage output
16
I
Right input 3
17
I
Analog ADC ground supply, 0 V
18
O
Analog ADC and output driver voltage supply, 2.7 V – 3.6 V
19
O
High power output driver (left +)
20
O
High power output driver (left - or multi-functional)
DRVSS
21
O
Analog output driver ground supply, 0 V
HPRCOM
22
O
High power output driver (right - or multi-functional)
HPROUT
23
O
High power output driver (right +)
DRVDD
24
O
Analog output driver voltage supply, 2.7 V – 3.6 V
AVDD
25
I
Analog DAC voltage supply, 2.7 V – 3.6 V
AVSS2
26
I
Analog DAC ground supply, 0 V
LEFT_LOP
27
O
Left line output (+)
LEFT_LOM
28
O
Left line output (-)
RIGHT_LOP
29
O
Right lineo output (+)
讯
科
MIC3L/LINE3L
DRVDD
HPLOUT
深
圳
HPLCOM
市
金
AVSS1
合
MICBIAS
MIC3R/LINE3R
技
I
Submit Documentation Feedback
3
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
DEVICE INFORMATION (continued)
TERMINAL FUNCTIONS (continued)
TERMINAL
QFN NO.
I/O
RIGHT_LOM
30
O
RESET
31
DVDD
32
DESCRIPTION
Right line output (-)
Reset
I
Digital core voltage supply, 1.525 V – 1.95 V
51
81
9
NAME
ABSOLUTE MAXIMUM RATINGS
44
over operating free-air temperature range (unless otherwise noted) (1)
AVDD to DRVDD
Digital input voltage to DVSS
43
41
5
Analog input voltage to AVSS1/2
Operating temperature range
Storage temperature range
18
66
Junction temperature
Power dissipation
Thermal impedance
–0.3 to 3.9
V
–0.3 to 2.5
V
–0.1 to 0.1
V
–0.3 V to IOVDD+0.3
V
–0.3 V to AVDD+0.3
V
-40 to +85
°C
-65 to +105
°C
105
°C
(TJ Max – TA) / θJA
°C/W
44
司
,
Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating
conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
限
公
DISSIPATION RATINGS (1)
TA = 25°C
POWER RATING
有
DERATING FACTOR
22.7 mW/°C
TA = 75°C
POWER RATING
TA = 85°C
POWER RATING
681 mW
454 mW
技
1.82 W
This data was taken using 2 oz. trace and copper pad that is soldered directly to a JEDEC standard 4-layer 3 in × 3 in PCB.
讯
科
(1)
V
85
,
DVDD to DVSS
(1)
V
–0.3 to 3.9
QQ
IOVDD to DVSS
θJA
UNIT
71
AVDD to DRVSS
TJ Max
VALUE
–0.3 to 3.9
:
AVDD to AVSS1/2, DRVDD to DRVSS
RECOMMENDED OPERATING CONDITIONS
市
金
合
over operating free-air temperature range (unless otherwise noted)
Analog supply voltage
DVDD (1)
Digital core supply voltage
IOVDD (1)
Digital I/O supply voltage
深
圳
AVDD,
DRVDD1/2 (1)
Analog full-scale 0dB input voltage (DRVDD1 = 3.3 V)
VI
MIN
NOM
MAX
2.7
3.3
3.6
V
1.525
1.8
1.95
V
1.8
3.6
1.1
0.707
(1)
4
V
VRMS
Stereo line-output load resistance
10
kΩ
Stereo headphone-output load resistance
16
Ω
Digital output load capacitance
TA
UNIT
10
Operating free-air temperature
–40
Analog voltage values are with respect to AVSS1, AVSS2, DRVSS; digital voltage values are with respect to DVSS.
Submit Documentation Feedback
pF
85
°C
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
ELECTRICAL CHARACTERISTICS
At 25°C, AVDD, DRVDD, IOVDD = 3.3 V, DVDD = 1.8 V, Fs = 48-kHz, 16-bit audio data (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
AUDIO ADC
0.707
Dynamic range, A-weighted (1) (2)
Fs = 48 kHz, 1-kHz –60 dB full-scale input applied at
MIC1/LINE1 inputs, 0-dB PGA gain
Total harmonic distortion
Fs = 48 kHz, 1-kHz –2dB full-scale input applied at
MIC1/LINE1 inputs, 0-dB PGA gain
Power supply rejection ratio
234 Hz, 100 mVpp on AVDD, DRVDD
80
–90
71
:
–99
43
41
5
ADC programmable gain
amplifier step size
QQ
1-kHz input tone, RSOURCE < 50 Ω
0.5
dB
18
66
20
MIC1/LINE1 inputs,
input mix attenuation = –12 dB
80
MIC2/LINE2 inputs,
input mix attenuation = –12 dB
80
MIC3/LINE3 inputs,
input mix attenuation = –12 dB
80
MIC1/LINE1 inputs
10
pF
0
dB
12
dB
1.5
dB
司
有
讯
科
dB
20
Input level control attenuation
step size
ADC DIGITAL DECIMATION FILTER,
59.5
MIC3/LINE3 inputs, input mix attenuation = 0 dB
技
Input level control maximum
attenuation setting
dB
MIC2/LINE2 inputs, input mix attenuation = 0 dB
限
Input level control minimum
attenuation setting
dB
0.7
20
公
Input capacitance
dB
–-73
MIC1/LINE1 inputs, routed to single ADC
Input mix attenuation = 0 dB
,
Input resistance
dB
–80
85
,
1 kHz input, 0 dB PGA gain
–75
46
1 kHz, –2 dB MIC1L to MIC1R
ADC programmable gain
amplifier maximum gain
dB
0.003% 0.017%
1 kHz, –2 dB MIC2L to MIC2R
ADC gain error
dB
92
1 kHz, –2 dB MIC3L to MIC3R
ADC channel separation
92
9
Fs = 48 kHz, 0 dB PGA gain, MIC1/LINE1 inputs
selected and AC-shorted to ground
81
Signal-to-noise ratio,
A-weighted (1) (2)
VRMS
51
Single-ended input
44
THD
Input signal level (0-dB)
kΩ
Fs = 48 kHz
合
Filter gain from 0 to 0.39 Fs
±0.1
dB
–0.25
dB
市
金
Filter gain at 0.4125 Fs
–3
dB
–17.5
dB
–75
dB
Filter group delay
17/Fs
Sec
Filter gain at 0.45 Fs
Filter gain at 0.5 Fs
深
圳
Filter gain from 0.55 Fs to 64 Fs
MICROPHONE BIAS
Bias voltage
2.0
Programmable settings, load = 750 Ω
2.25
2.5
2.75
V
AVDD0.2
(1)
(2)
Ratio of output level with 1-kHz full-scale sine wave input, to the output level with the inputs short circuited, measured A-weighted over a
20-Hz to 20-kHz bandwidth using an audio analyzer.
All performance measurements done with 20-kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may
result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter
removes out-of-band noise, which, although not audible, may affect dynamic specification values.
Submit Documentation Feedback
5
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
ELECTRICAL CHARACTERISTICS (continued)
At 25°C, AVDD, DRVDD, IOVDD = 3.3 V, DVDD = 1.8 V, Fs = 48-kHz, 16-bit audio data (unless otherwise noted)
PARAMETER
TEST CONDITIONS
Current sourcing
MIN
4
Signal-to-noise ratio,
A-weighted (3)
Fs = 48 kHz, 0-dB gain to line outputs, zero signal
applied, referenced to full-scale input level
Dynamic range, A-weighted
Fs = 48 kHz, 0-dB gain to line outputs,
1 kHz –60 dB signal applied
Total harmonic distortion
Fs = 48 kHz, 1 kHz 0 dB input signal applied
Power supply rejection ratio
234 Hz, 100 mVpp on AVDD, DRVDD1/2
DAC channel separation (left to
right)
1-kHz, 0-dB
DAC interchannel gain mismatch
1 kHz input, 0dB gain
DAC Gain Error
1 kHz input, 0dB gain
Passband ripple
High-pass filter disabled
Group delay
51
100
VPP
44
–93
–75
dB
dB
81
dB
–100
dB
0.1
dB
–0.4
dB
71
:
dB
0.45×Fs
±0.06
Hz
dB
0.45×Fs
0.55×Fs
Hz
0.55×Fs
7.5×Fs
Hz
65
dB
21/Fs
Sec
0.707
VRMS
AC-coupled output configuration (4)
STEREO HEADPHONE DRIVER
司
,
0-dB gain to high power outputs. Output
common-mode voltage setting = 1.35 V
0-dB full-scale output voltage
公
First option
1.35
Second option
1.50
Third option
1.65
限
Programmable output common
mode voltage (applicable to Line
Outputs also)
有
Fourth option
V
1.8
9
dB
Programmable output level
control gain step size
1
dB
讯
科
技
Maximum programmable output
level control gain
合
Maximum output power
RL = 32 Ω
15
RL = 16 Ω
30
Signal-to-noise ratio,
A-weighted (5)
市
金
94
mW
dB
圳
Unless otherwise noted, all measurements use output common-mode voltage setting of 1.35 V, 0-dB output level control gain, 16-Ω
single-ended load.
Unless otherwise noted, all measurements use output common-mode voltage setting of 1.35 V, 0-dB output level control gain, 16-Ω
single-ended load.
Ratio of output level with a 1-kHz full-scale input, to the output level playing an all-zero signal, measured A-weighted over a 20-Hz to
20-kHz bandwidth.
深
6
90
QQ
18
66
Stopband attenuation
4.0
85
,
High-pass filter disabled
VRMS
100
43
41
5
Fs = 48-kHz
Passband
1.414
9
0-dB gain to line outputs. DAC output common-mode
setting = 1.35 V, output level control gain = 0-dB
Stopband
(5)
mA
81
Full-scale differential output
voltage
Transition band
(4)
UNIT
Differential Line output, load = 10 kΩ, 50 pF
DAC DIGITAL INTERPOLATION
FILTER
(3)
MAX
2.5 V setting
AUDIO DAC
PO
TYP
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
ELECTRICAL CHARACTERISTICS (continued)
At 25°C, AVDD, DRVDD, IOVDD = 3.3 V, DVDD = 1.8 V, Fs = 48-kHz, 16-bit audio data (unless otherwise noted)
TEST CONDITIONS
MIN
–76
0.016
–73
1-kHz output, PO = 10 mW, RL = 16 Ω
51
0.022
–71
1-kHz output, PO = 20 mW, RL = 16 Ω
217 Hz, 100 mVpp on AVDD, DRVDD1/2
Mute attenuation
1-kHz output
VIH
Input high level (6)
IIH = +5-µA
VOL
Output low level
IIH = 2 TTL loads
VOH
Output high level
IOH = 2 TTL loads
AVDD+DRVDD
DVDD
司
DVDD
AVDD+DRVDD
公
Stereo record
限
DVDD
AVDD+DRVDD
PLL
讯
科
107
dB
DVDD
AVDD+DRVDD
Fs = 48-kHz, PLL and AGC off
Fs = 48-kHz, PLL and AGC off
0.3 ×
IOVDD
–0.3
0.7 ×
IOVDD
V
V
0.1 ×
IOVDD
0.8 ×
IOVDD
V
V
3.0
2.0
2
2.7
4
3.3
Additional power consumed when
PLL is powered
1.2
LINE2LP/RP only routed to
single-ended headphones, DAC
and PLL off, no signal applied
3.3
All supply voltages applied, all
blocks programmed in lowest
power state
0.1
1
0
0.5
mA
mA
mA
mA
mA
µA
市
金
When IOVDD < 1.6V, minimum VIH is 1.1V.
深
圳
(6)
AVDD+DRVDD
DVDD
dB
合
Power down
技
有
DVDD
Headphone amplifier
Fs = 48-kHz, PLL off, headphone
drivers off
,
AVDD+DRVDD
18
66
Fs = 48-kHz
43
41
5
85
,
IIL = +5-µA
Mono record
dB
48
QQ
DIGITAL I/O
Stereo line playback
90
71
44
0.028
:
1 kHz, 0 dB input
Power supply rejection ratio
Input low level
dB%
9
Total harmonic distortion
Channel separation
UNIT
0.014
1-kHz output, PO = 10 mW, RL = 32 Ω
VIL
MAX
–77
1-kHz output, PO = 5 mW, RL = 32 Ω
SUPPLY CURRENT
TYP
81
PARAMETER
Submit Documentation Feedback
7
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
AUDIO DATA SERIAL INTERFACE TIMING DIAGRAM
KLCW
)SdW
t (
KLCB
)KLCB-O
dtD(
9
)SW-O
dtD(
81
TUODS
:
85
,
QQ
Figure 2. I2S/LJF/RJF Timing in Master Mode
71
44
NIDS
)hItD(
51
)sItD(
TIMING CHARACTERISTICS (1)
43
41
5
All specifications typical at 25°C, DVDD = 1.8 V
ADWS/WCLK delay time
td (DO-WS)
ADWS/WCLK to DOUT delay time
td
(DO-BCLK)
BCLK to DOUT delay time
ts(DI)
DIN setup time
th(DI)
DIN hold time
tr
Rise time
tf
Fall time
MAX
IOVDD = 3.3 V
MIN
MAX
15
ns
50
20
ns
50
15
ns
6
ns
10
6
ns
公
司
10
30
10
ns
30
10
ns
限
)SdW
t (
讯
科
技
KLCW
)SdW
t (
)KLCB-O
dtD(
市
金
合
KLCB
TUODS
圳
)sItD(
深
NIDS
8
Figure 3. DSP Timing in Master Mode
Submit Documentation Feedback
UNIT
50
All timing specifications are measured at characterization but not tested at final test.
有
(1)
MIN
,
td (WS)
IOVDD = 1.1 V
18
66
PARAMETER
)hItD(
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
TIMING CHARACTERISTICS
(1)
All specifications typical at 25°C, DVDD = 1.8 V
IOVDD = 1.1 V
PARAMETER
MAX
ADWS/WCLK delay time
IOVDD = 3.3 V
MIN
50
td (DO-BCLK) BCLK to DOUT delay time
50
DIN setup time
10
6
th(DI)
DIN hold time
10
6
tr
Rise time
30
tf
Fall time
30
ns
15
ns
ns
ns
51
10
ns
10
ns
71
44
All timing specifications are measured at characterization but not tested at final test.
UNIT
15
81
ts(DI)
(1)
MAX
9
td (WS)
MIN
)ShW
t (
)SsW
t (
)KLH
CtB(
)KLCB-O
dtD(
)SW-O
dtD(
85
,
KLCB
QQ
)KLC
LtB(
:
KLCW
)KLC
PtB(
43
41
5
TUODS
18
66
NIDS
)hItD(
)sItD(
TIMING CHARACTERISTICS (1)
公
All specifications typical at 25°C, DVDD = 1.8 V
司
,
Figure 4. I2S/LJF/RJF Timing in Slave Mode
限
PARAMETER
MIN
BCLK high period
tL (BCLK)
BCLK low period
ts(WS)
ADWS/WCLK setup time
th(WS)
ADWS/WCLK hold time
td (DO-WS)
ADWS/WCLK to DOUT delay time (for LJF Mode only)
td
(DO-BCLK)
BCLK to DOUT delay time
技
讯
科
MIN
MAX
UNIT
70
35
ns
70
35
ns
10
6
ns
合
6
ns
TBD
TBD
ns
50
20
ns
DIN setup time
10
6
DIN hold time
10
6
ns
ns
Rise time
8
4
ns
Fall time
8
4
ns
深
tf
IOVDD = 3.3 V
MAX
10
市
金
tr
圳
th(DI)
有
tH (BCLK)
ts(DI)
IOVDD = 1.1 V
(1)
All timing specifications are measured at characterization but not tested at final test.
Submit Documentation Feedback
9
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
WCLK
ts(WS)
th(WS)
BCLK
th(WS)
ts(WS)
tL(BCLK)
tH(BCLK)
td(DO-BCLK)
tP(BCLK)
81
9
SDOUT
th(DI)
51
ts(DI)
44
SDIN
:
QQ
TIMING CHARACTERISTICS (1)
85
,
All specifications typical at 25°C, DVDD = 1.8 V
IOVDD = 1.1 V
PARAMETER
ts(WS)
ADWS/WCLK setup time
th(WS)
ADWS/WCLK hold time
td (DO-BCLK)
BCLK to DOUT delay time
ts(DI)
DIN setup time
th(DI)
DIN hold time
tr
Rise time
tf
Fall time
43
41
5
BCLK low period
18
66
BCLK high period
tL (BCLK)
MIN
公
司
,
tH (BCLK)
All timing specifications are measured at characterization but not tested at final test.
深
圳
市
金
合
讯
科
技
有
限
(1)
10
71
Figure 5. DSP Timing in Slave Mode
Submit Documentation Feedback
IOVDD = 3.3 V
MAX
MIN
MAX
UNIT
70
35
ns
70
35
ns
10
8
ns
10
8
50
ns
20
10
6
10
6
ns
ns
ns
8
4
ns
8
4
ns
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
TYPICAL CHARACTERISTICS
02-
0203-
04-
05-
,sselpaC
V075.-2 = DDV
V 6.3 = DDV ,delpuoC-CA
,sselpaC
V 6.3 = DDV
aoto
mn
TroaiH
trol tsiD cin
06-
06-
,delpuoC-CA
V 6.3 = DDV
07-
V 7.2 = DDV ,sselpaC
W - rewoP
00.0
Figure 6. Headphone Power vs THD, 16 Ω Load
0 0. 0
71
10.0
20.0
W - rewoP
Figure 7. Headphone Power vs THD, 32 Ω Load
Bd
司
0 0. 0 6 -
限
公
0 0. 0 8 -
有
0 0. 0 0 1 -
0
zHk - ycneuqerF
Figure 8. DAC to Line Output FFT Plot
深
圳
市
金
合
1
讯
科
技
0 0. 0 2 1 0 0. 0 4 1 3
2
10.0
,
0 0. 0 4 -
4
0950200..00
18
66
0 0. 0 2 -
5
:
08-
20.0
QQ
09525010
.0.0
85
,
30.0
43
41
5
530.0
noitrotsiD cinomraH latoT
07-
08-
81
V 7.2 = DDV ,delpuoC-CA
9
,delpuoC-CA
V 7.2 = DDV
04-
51
V 6.3 = DDV ,sselpaC
44
d- B
03-
Submit Documentation Feedback
11
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
OVERVIEW
QQ
:
71
44
51
81
The TLV320AIC32 consists of the following blocks:
• Stereo audio multi-bit delta-sigma DAC (8 kHz – 96 kHz)
• Stereo audio multi-bit delta-sigma ADC (8 kHz – 96 kHz)
• Programmable digital audio effects processing (3-D, bass, treble, mid-range, EQ, de-emphasis)
• Six audio inputs
• Four high-power audio output drivers (headphone/speaker drive capability)
• Three fully differential line output drivers
• Fully programmable PLL
• Headphone/headset jack detection with interrupt
9
The TLV320AIC32 is a highly flexible, low power, stereo audio codec with extensive feature integration, intended
for applications in smartphones, PDAs, and portable computing, communication, and entertainment applications.
Available in a 5 x 5 mm, 32-lead QFN, the product integrates a host of features to reduce cost, board space,
and power consumption in space-constrained, battery-powered, portable applications.
85
,
HARDWARE RESET
43
41
5
The TLV320AIC32 requires a hardware reset after power-up for proper operation. After all power supplies are at
their specified values, the RESET pin must be driven low for at least 10 ns. If this reset sequence is not
performed, the 'AIC32 may not respond properly to register reads/writes.
DIGITAL CONTROL SERIAL INTERFACE
,
18
66
The register map of the TLV320AIC32 actually consists of multiple pages of registers, with each page containing
128 registers. The register at address zero on each page is used as a page-control register, and writing to this
register determines the active page for the device. All subsequent read/write operations will access the page
that is active at the time, unless a register write is performed to change the active page. Only two pages of
registers are implemented in this product, with the active page defaulting to page 0 upon device reset.
讯
科
技
有
限
公
司
For example, at device reset, the active page defaults to page 0, and thus all register read/write operations for
addresses 1 to 127 will access registers in page 0. If registers on page 1 must be accessed, the user must write
the 8-bit sequence 0x01 to register 0, the page control register, to change the active page from page 0 to page
1. After this write, it is recommended the user also read back the page control register, to safely ensure the
change in page control has occurred properly. Future read/write operations to addresses 1 to 127 will now
access registers in page 1. When page 0 registers must be accessed again, the user writes the 8-bit sequence
0x00 to register 0, the page control register, to change the active page back to page 0. After a recommended
read of the page control register, all further read/write operations to addresses 1 to 127 will now access page 0
registers again.
合
I2C CONTROL INTERFACE
圳
市
金
The TLV320AIC32 supports the I2C control protocol, and will respond to the I2C address of 0011000. I2C is a
two-wire, open-drain interface supporting multiple devices and masters on a single bus. Devices on the I2C bus
only drive the bus lines LOW by connecting them to ground; they never drive the bus lines HIGH. Instead, the
bus wires are pulled HIGH by pull-up resistors, so the bus wires are HIGH when no device is driving them LOW.
This way, two devices cannot conflict; if two devices drive the bus simultaneously, there is no driver contention.
深
Communication on the I2C bus always takes place between two devices, one acting as the master and the other
acting as the slave. Both masters and slaves can read and write, but slaves can only do so under the direction
of the master. Some I2C devices can act as masters or slaves, but the TLV320AIC32 can only act as a slave
device.
An I2C bus consists of two lines, SDA and SCL. SDA carries data; SCL provides the clock. All data is
transmitted across the I2C bus in groups of eight bits. To send a bit on the I2C bus, the SDA line is driven to the
appropriate level while SCL is LOW (a LOW on SDA indicates the bit is zero; a HIGH indicates the bit is one).
Once the SDA line has settled, the SCL line is brought HIGH, then LOW. This pulse on SCL clocks the SDA bit
into the receivers shift register.
Submit Documentation Feedback
17
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
OVERVIEW (continued)
The I2C bus is bidirectional: the SDA line is used both for transmitting and receiving data. When a master reads
from a slave, the slave drives the data line; when a master sends to a slave, the master drives the data line.
Under normal circumstances the master drives the clock line.
51
81
9
Most of the time the bus is idle, no communication is taking place, and both lines are HIGH. When
communication is taking place, the bus is active. Only master devices can start a communication. They do this
by causing a START condition on the bus. Normally, the data line is only allowed to change state while the clock
line is LOW. If the data line changes state while the clock line is HIGH, it is either a START condition or its
counterpart, a STOP condition. A START condition is when the clock line is HIGH and the data line goes from
HIGH to LOW. A STOP condition is when the clock line is HIGH and the data line goes from LOW to HIGH.
:
71
44
After the master issues a START condition, it sends a byte that indicates which slave device it wants to
communicate with. This byte is called the address byte. Each device on an I2C bus has a unique 7-bit address
to which it responds. (Slaves can also have 10-bit addresses; see the I2C specification for details.) The master
sends an address in the address byte, together with a bit that indicates whether it wishes to read from or write to
the slave device.
85
,
QQ
Every byte transmitted on the I2C bus, whether it is address or data, is acknowledged with an acknowledge bit.
When a master has finished sending a byte (eight data bits) to a slave, it stops driving SDA and waits for the
slave to acknowledge the byte. The slave acknowledges the byte by pulling SDA LOW. The master then sends
a clock pulse to clock the acknowledge bit. Similarly, when a master has finished reading a byte, it pulls SDA
LOW to acknowledge this to the slave. It then sends a clock pulse to clock the bit.
43
41
5
A not-acknowledge is performed by simply leaving SDA HIGH during an acknowledge cycle. If a device is not
present on the bus, and the master attempts to address it, it will receive a not–acknowledge because no device
is present at that address to pull the line LOW.
18
66
When a master has finished communicating with a slave, it may issue a STOP condition. When a STOP
condition is issued, the bus becomes idle again. A master may also issue another START condition. When a
START condition is issued while the bus is active, it is called a repeated START condition.
司
,
The TLV320AIC32 also responds to and acknowledges a General Call, which consists of the master issuing a
command with a slave address byte of 00H.
7-bit Device Address
(M)
讯
科
技
Start
(M)
DA(0)
有
DA(6)
SDA
限
公
SCL
Write
(M)
Slave
Ack
(S)
RA(0)
8-bit Register Address
(M)
D(7)
Slave
Ack
(S)
D(0)
8-bit Register Data
(M)
Slave
Ack
(S)
Stop
(M)
合
(M) => SDA Controlled by Master
(S) => SDA Controlled by Slave
Figure 17. I2C Write
市
金
圳
SCL
DA(6)
深
SDA
RA(7)
Start
(M)
DA(0)
7-bit Device Address
(M)
RA(7)
Write
(M)
Slave
Ack
(S)
DA(6)
RA(0)
8-bit Register Address
(M)
Slave
Ack
(S)
Repeat
Start
(M)
DA(0)
7-bit Device Address
(M)
D(7)
Read
(M)
Slave
Ack
(S)
8-bit Register Data
(S)
D(0)
Master
No Ack
(M)
Stop
(M)
(M) => SDA Controlled by Master
(S) => SDA Controlled by Slave
Figure 18. I2C Read
In the case of an I2C register write, if the master does not issue a STOP condition, then the device enters
auto-increment mode. So in the next eight clocks, the data on SDA is treated as data for the next incremental
register.
18
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
OVERVIEW (continued)
Similarly, in the case of an I2C register read, after the device has sent out the 8-bit data from the addressed
register, if the master issues a ACKNOWLEDGE, the slave takes over control of SDA bus and transmit for the
next 8 clocks the data of the next incremental register.
DIGITAL AUDIO DATA SERIAL INTERFACE
44
51
81
9
Audio data is transferred between the host processor and the TLV320AIC32 via the digital audio data serial
interface, or audio bus. The audio bus of the TLV320AIC32 can be configured for left or right justified, I2S, DSP,
or TDM modes of operation, where communication with standard telephony PCM interfaces is supported within
the TDM mode. These modes are all MSB-first, with data width programmable as 16, 20, 24, or 32 bits. In
addition, the word clock (WCLK) and bit clock (BCLK) can be independently configured in either Master or Slave
mode, for flexible connectivity to a wide variety of processors
:
71
The word clock (WCLK) is used to define the beginning of a frame, and may be programmed as either a pulse
or a square-wave signal. The frequency of this clock corresponds to the maximum of the selected ADC and DAC
sampling frequencies.
18
66
43
41
5
85
,
QQ
The bit clock (BCLK) is used to clock in and out the digital audio data across the serial bus. When in Master
mode, this signal can be programmed in two further modes: continuous transfer mode, and 256-clock mode. In
continuous transfer mode, only the minimal number of bit clocks needed to transfer the audio data are
generated, so in general the number of bit clocks per frame will be two times the data width. For example, if data
width is chosen as 16-bits, then 32 bit clocks will be generated per frame. If the bit clock signal in master mode
will be used by a PLL in another device, it is recommended that the 16-bit or 32-bit data width selections be
used. These cases result in a low jitter bit clock signal being generated, having frequencies of 32×Fs or 64×Fs.
In the cases of 20-bit and 24-bt data width in master mode, the bit clocks generated in each frame will not all be
of equal period, due to the device not having a clean 40×Fs or 48×Fs clock signal readily available. The average
frequency of the bit clock signal is still accurate in these cases (being 40×Fs or 48×Fs), but the resulting clock
signal has higher jitter than in the 16-bit and 32-bit cases.
公
司
,
In 256-clock mode, a constant 256 bit clocks per frame are generated, independent of the data width chosen.
The TLV320AIC32 further includes programmability to tri-state the DOUT line during all bit clocks when valid
data is not being sent. By combining this capability with the ability to program at what bit clock in a frame the
audio data will begin, time-division multiplexing (TDM) can be accomplished, resulting in multiple codecs able to
use a single audio serial data bus.
技
RIGHT JUSTIFIED MODE
有
限
When the audio serial data bus is powered down while configured in master mode, the pins associated with the
interface will be put into a tri-state output condition.
合
讯
科
In right-justified mode, the LSB of the left channel is valid on the rising edge of the bit clock preceding the falling
edge of word clock. Similarly, the LSB of the right channel is valid on the rising edge of the bit clock preceding
the rising edge of the word clock.
市
金
sf/1
深
圳
KLCW
KLCB
lennahC thgiR
lennahC tfeL
/NIDS
TUODS
0
1−n 2−n 3−n
BSM
2
1
0
1−n 2−n 3−n
2
1
0
BSL
Figure 19. Right Justified Serial Bus Mode Operation
Submit Documentation Feedback
19
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
OVERVIEW (continued)
LEFT JUSTIFIED MODE
QQ
3-n 2-n 1-n
85
,
1-n
:
71
44
51
81
9
In left-justified mode, the MSB of the right channel is valid on the rising edge of the bit clock following the falling
edge of the word clock. Similarly the MSB of the left channel is valid on the rising edge of the bit clock following
the rising edge of the word clock.
43
41
5
Figure 20. Left Justified Serial Data Bus Mode Operation
I2S MODE
技
有
限
公
司
,
18
66
In I2S mode, the MSB of the left channel is valid on the second rising edge of the bit clock after the falling edge
of the word clock. Similarly the MSB of the right channel is valid on the second rising edge of the bit clock after
the rising edge of the word clock.
3-n 2-n 1-n
Figure 21. I2S Serial Data Bus Mode Operation
市
金
合
讯
科
-n 1-n
DSP MODE
深
圳
In DSP mode, the rising edge of the word clock starts the data transfer with the left channel data first and
immediately followed by the right channel data. Each data bit is valid on the falling edge of the bit clock.
20
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
OVERVIEW (continued)
1/fs
WCLK
n−1 n−2 n−3 n−4
Right Channel
2
1
n−1 n−2 n−3
2
1
LSB MSB
0
LSB MSB
71
LSB MSB
0
44
Left Channel
SDIN/
SDOUT
51
81
9
BCLK
QQ
:
Figure 22. DSP Serial Bus Mode Operation
85
,
TDM DATA TRANSFER
18
66
43
41
5
Time-division multiplexed data transfer can be realized in any of the above transfer modes if the 256-clock bit
clock mode is selected, although it is recommended to be used in either left-justified mode or DSP mode. By
changing the programmable offset, the bit clock in each frame where the data begins can be changed, and the
serial data output driver (DOUT) can also be programmed to tri-state during all bit clocks except when valid data
is being put onto the bus. This allows other codecs to be programmed with different offsets and to drive their
data onto the same DOUT line, just in a different slot. For incoming data, the codec simply ignores data on the
bus except where it is expected based on the programmed offset.
限
公
司
,
Note that the location of the data when an offset is programmed is different, depending on what transfer mode is
selected. In DSP mode, both left and right channels of data are transferred immediately adjacent to each other
in the frame. This differs from left-justified mode, where the left and right channel data will always be a
half-frame apart in each frame. In this case, as the offset is programmed from zero to some higher value, both
the left and right channel data move across the frame, but still stay a full half-frame apart from each other. This
is depicted in Figure 23 for the two cases.
edoM PSD
有
drow
kcolc
讯
科
技
kcolc tib
atad
tuo/ni
1 -N
2 -N
1
2 -N
1
0
ataD lennahC thgiR
合
ataD lennahC tfeL
tesffo
edoM deifitsuJ tfeL
圳
市
金
0 1 -N
深
drow
kcolc
kcolc tib
atad
tuo/ni
1 -N
2 -N
ataD lennahC tfeL
tesffo
1
0
1 -N
2-N
1
0
ataD lennahC thgiR
tesffo
Figure 23. DSP Mode and Left Justified Modes, Showing the
Effect of a Programmed Data Word Offset
Submit Documentation Feedback
21
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
OVERVIEW (continued)
AUDIO DATA CONVERTERS
The TLV320AIC32 supports the following standard audio sampling rates: 8 kHz, 11.025 kHz, 12 kHz, 16 kHz,
22.05 kHz, 24 kHz, 32 kHz, 44.1 kHz, 48 kHz, 88.2 kHz, and 96 kHz. The converters can also operate at
different sampling rates in various combinations, which are described further below.
44
51
81
9
The data converters are based on the concept of an Fsref rate that is used internal to the part, and it is related
to the actual sampling rates of the converters through a series of ratios. For typical sampling rates, Fsref will be
either 44.1 kHz or 48 kHz, although it can realistically be set over a wider range of rates up to 53 kHz, with
additional restrictions applying if the PLL is used. This concept is used to set the sampling rates of the ADC and
DAC, and also to enable high quality playback of low sampling rate data, without high frequency audible noise
being generated.
:
71
The sampling rate of the ADC and DAC can be set to Fsref/NDAC or 2×Fsref/NDAC, with NDAC being 1, 1.5, 2,
2.5, 3, 3.5, 4, 4.5, 5, 5.5, or 6.
QQ
AUDIO CLOCK GENERATION
85
,
The audio converters in the TLV320AIC32 need an internal audio master clock at a frequency of 256×Fsref,
which can be obtained in a variety of manners from an external clock signal applied to the device.
A more detailed diagram of the audio clock section of the TLV320AIC32 is shown in Figure 24.
43
41
5
KLCM KLCB
NIKLC_LLP
,
NI_VIDKLC
D.J = K
36,26,..…,3,2,1 = J
*K,1000,0000 =D
,.…
Q/2 9999,899P9/R
61,51,.…,4,3,2,1 =R
8,7,.…,2,1 =P
TUO_VIDKLC
TUO_LLP
司
NI_LLP
18
66
NIKLC_VIDKLC
深
圳
市
金
合
讯
科
技
有
限
公
71,61,..…,3,2=Q
8/1
TUO_VIDLLP
NIKLC_CEDOC
fersF*652=KLC_CEDOC
CEDOC
SF_CAD
SF_CDA
cadN/fersF =KLCW
6,5.5,..…,2,5.1,1=cadN
5.0 = cadN >= ARD CAD
Figure 24. Audio Clock Generation Processing
22
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
OVERVIEW (continued)
The part can accept an MCLK input from 512 kHz to 50 MHz, which can then be passed through either a
programmable divider or a PLL, to get the proper internal audio master clock needed by the part. The BCLK
input can also be used to generate the internal audio master clock.
81
9
A primary concern is proper operation of the codec at various sample rates with the limited MCLK frequencies
available in the system. This device includes a highly programmable PLL to accommodate such situations
easily. The integrated PLL can generate audio clocks from a wide variety of possible MCLK inputs, with
particular focus paid to the standard MCLK rates already widely used.
51
When the PLL is disabled,
Fsref = CLKDIV_IN / (128 × Q)
71
44
Where Q = 2, 3, …, 17
CLKDIV_IN can be MCLK or BCLK, selected by register 102, bits D7-D6.
QQ
:
NOTE – when NDAC = 1.5, 2.5, 3.5, 4.5, or 5.5, odd values of Q are not allowed. In this mode, MCLK can be as
high as 50 MHz, and Fsref should fall within 39 kHz to 53 kHz.
43
41
5
85
,
When the PLL is enabled,
Fsref = (PLLCLK_IN × K × R) / (2048 × P), where
P = 1, 2, 3,…, 8
R = 1, 2, …, 16
K = J.D
J = 1, 2, 3, …, 63
D = 0000, 0001, 0002, 0003, …, 9998, 9999
PLLCLK_IN can be MCLK or BCLK, selected by Page 0, register 102, bits D5-D4
18
66
P, R, J, and D are register programmable. J is the integer portion of K (the numbers to the left of the decimal
point), while D is the fractional portion of K (the numbers to the right of the decimal point, assuming four digits of
precision).
司
= 8.5, then J = 8, D = 5000
= 7.12, then J = 7, D = 1200
= 14.03, then J = 14, D = 0300
= 6.0004, then J = 6, D = 0004
公
K
K
K
K
限
If
If
If
If
,
Examples:
讯
科
技
有
When the PLL is enabled and D = 0000, the following conditions must be satisfied to meet specified
performance:
2 MHz ≤ ( PLLCLK_IN / P ) ≤ 20 MHz
80 MHz ≤ (PLLCLK _IN × K × R / P ) ≤ 110 MHz
4 ≤ J ≤ 55
圳
市
金
合
When the PLL is enabled and D≠0000, the following conditions must be satisfied to meet specified performance:
10 MHz ≤ PLLCLK _IN / P ≤ 20 MHz
80 MHz ≤ PLLCLK _IN × K × R / P ≤ 110 MHz
4 ≤ J ≤ 11
R=1
深
Example:
MCLK = 12 MHz and Fsref = 44.1 kHz
Select P = 1, R = 1, K = 7.5264, which results in J = 7, D = 5264
Example:
MCLK = 12 MHz and Fsref = 48.0 kHz
Select P = 1, R = 1, K = 8.192, which results in J = 8, D = 1920
Submit Documentation Feedback
23
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
OVERVIEW (continued)
The table below lists several example cases of typical MCLK rates and how to program the PLL to achieve Fsref
= 44.1 kHz or 48 kHz.
Fsref = 44.1 kHz
P
R
J
D
ACHIEVED FSREF
% ERROR
2.8224
1
1
32
0
44100.00
0.0000
5.6448
1
1
16
0
44100.00
0.0000
12.0
1
1
7
5264
44100.00
0.0000
13.0
1
1
6
9474
44099.71
16.0
1
1
5
6448
44100.00
19.2
1
1
4
7040
44100.00
19.68
1
1
4
5893
44100.30
48.0
4
1
7
5264
44100.00
MCLK (MHz)
P
R
J
D
ACHIEVED FSREF
% ERROR
2.048
1
1
48
0
48000.00
0.0000
3.072
1
1
32
0
48000.00
0.0000
4.096
1
1
24
0
48000.00
0.0000
6.144
1
1
16
0
48000.00
0.0000
8.192
1
1
12
0
48000.00
0.0000
12.0
1
1
8
1920
48000.00
0.0000
13.0
1
1
7
5618
47999.71
0.0006
16.0
1
1
6
1440
48000.00
0.0000
19.2
1
1
5
1200
48000.00
0.0000
19.68
1
1
4
9951
47999.79
0.0004
48.0
4
1
8
1920
48000.00
0.0000
18
66
43
41
5
81
51
0.0007
44
0.0000
71
85
,
QQ
:
Fsref = 48 kHz
0.0000
–0.0007
0.0000
司
,
9
MCLK (MHz)
公
STEREO AUDIO ADC
讯
科
技
有
限
The TLV320AIC32 includes a stereo audio ADC, which uses a delta-sigma modulator with 128-times
oversampling in single-rate mode, followed by a digital decimation filter. The ADC supports sampling rates from
8 kHz to 48 kHz in single-rate mode, and up to 96 kHz in dual-rate mode. Whenever the ADC or DAC is in
operation, the device requires an audio master clock be provided and appropriate audio clock generation be
setup within the part.
合
In order to provide optimal system power dissipation, the stereo ADC can be powered one channel at a time, to
support the case where only mono record capability is required. In addition, both channels can be fully powered
or entirely powered down.
深
圳
市
金
The integrated digital decimation filter removes high-frequency content and downsamples the audio data from an
initial sampling rate of 128 Fs to the final output sampling rate of Fs. The decimation filter provides a linear
phase output response with a group delay of 17/Fs. The –3 dB bandwidth of the decimation filter extends to 0.45
Fs and scales with the sample rate (Fs). The filter has minimum 75dB attenuation over the stopband from 0.55
Fs to 64 Fs. Independent digital highpass filters are also included with each ADC channel, with a corner
frequency that can be independently set to three different settings or can be disabled entirely.
Because of the oversampling nature of the audio ADC and the integrated digital decimation filtering,
requirements for analog anti-aliasing filtering are very relaxed. The TLV320AIC32 integrates a second order
analog anti-aliasing filter with 20-dB attenuation at 1 MHz. This filter, combined with the digital decimation filter,
provides sufficient anti-aliasing filtering without requiring additional external components.
The ADC is preceded by a programmable gain amplifier (PGA), which allows analog gain control from 0 dB to
59.5 dB in steps of 0.5 dB. The PGA gain changes are implemented with an internal soft-stepping algorithm that
only changes the actual volume level by one 0.5-dB step every one or two ADC output samples, depending on
the register programming (see registers Page-0/Reg-19 and 22). This soft-stepping ensures that volume control
changes occur smoothly with no audible artifacts. On reset, the PGA gain defaults to a mute condition, and upon
24
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
power down, the PGA soft-steps the volume to mute before shutting down. A read-only flag is set whenever the
gain applied by PGA equals the desired value set by the register. The soft-stepping control can also be disabled
by programming a register bit. When soft stepping is enabled, the audio master clock must be applied to the part
after the ADC power down register is written to ensure the soft-stepping to mute has completed. When the ADC
powerdown flag is no longer set, the audio master clock can be shut down.
AUTOMATIC GAIN CONTROL (AGC)
:
71
44
51
81
9
An automatic gain control (AGC) circuit is included with the ADC and can be used to maintain nominally
constant output signal amplitude when recording speech signals (it can be fully disabled if not desired). This
circuitry automatically adjusts the PGA gain as the input signal becomes overly loud or very weak, such as when
a person speaking into a microphone moves closer or farther from the microphone. The AGC algorithm has
several programmable settings, including target gain, attack and decay time constants, noise threshold, and
maximum PGA gain applicable that allow the algorithm to be fine tuned for any particular application. The
algorithm uses the absolute average of the signal (which is the average of the absolute value of the signal) as a
measure of the nominal amplitude of the output signal.
85
,
QQ
Note that completely independent AGC circuitry is included with each ADC channel with entirely independent
control over the algorithm from one channel to the next. This is attractive in cases where two microphones are
used in a system, but may have different placement in the end equipment and require different dynamic
performance for optimal system operation.
43
41
5
Target gain represents the nominal output level at which the AGC attempts to hold the ADC output signal level.
The TLV320AIC32 allows programming of eight different target gains, which can be programmed from –5.5 dB
to –24 dB relative to a full-scale signal. Since the device reacts to the signal absolute average and not to peak
levels, it is recommended that the larger gain be set with enough margin to avoid clipping at the occurrence of
loud sounds.
18
66
Attack time determines how quickly the AGC circuitry reduces the PGA gain when the input signal is too loud. It
can be varied from 8 ms to 20 ms.
,
Decay time determines how quickly the PGA gain is increased when the input signal is too low. It can be varied
in the range from 100 ms to 500 ms.
讯
科
技
有
限
公
司
Noise gate threshold determines the level below which if the input speech average value falls, AGC considers
it as a silence and hence brings down the gain to 0 dB in steps of 0.5 dB every FS and sets the noise threshold
flag. The gain stays at 0 dB unless the input speech signal average rises above the noise threshold setting. This
ensures that noise does not get gained up in the absence of speech. Noise threshold level in the AGC algorithm
is programmable from –30 dB to –90 dB relative to full scale. A disable noise gate feature is also available. This
operation includes programmable debounce and hysteresis functionality to avoid the AGC gain from cycling
between high gain and 0 dB when signals are near the noise threshold level. When the noise threshold flag is
set, the status of gain applied by the AGC and the saturation flag should be ignored.
深
圳
市
金
合
Maximum PGA gain applicable allows the user to restrict the maximum PGA gain that can be applied by the
AGC algorithm. This can be used for limiting PGA gain in situations where environmental noise is greater than
programmed noise threshold. It can be programmed from 0 dB to +59.5 dB in steps of 0.5 dB.
Submit Documentation Feedback
25
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
81
9
Input
Signal
QQ
:
71
44
51
Output
Signal
Decay Time
43
41
5
85
,
AGC
Gain
Attack
Time
18
66
Figure 25. Typical Operation of the AGC Algorithm During Speech Recording
司
,
Note that the time constants here are correct when the ADC is not in double-rate audio mode. The time
constants are achieved using the Fsref value programmed in the control registers. However, if the Fsref is set in
the registers to, for example, 48 kHz, but the actual audio clock or PLL programming actually results in a
different Fsref in practice, then the time constants would not be correct.
公
STEREO AUDIO DAC
市
金
合
讯
科
技
有
限
The TLV320AIC32 includes a stereo audio DAC supporting sampling rates from 8 kHz to 96 kHz. Each channel
of the stereo audio DAC consists of a digital audio processing block, a digital interpolation filter, multi-bit digital
delta-sigma modulator, and an analog reconstruction filter. The DAC is designed to provide enhanced
performance at low sampling rates through increased oversampling and image filtering, thereby keeping
quantization noise generated within the delta-sigma modulator and signal images strongly suppressed within the
audio band to beyond 20 kHz. This is realized by keeping the upsampled rate constant at 128 × Fsref and
changing the oversampling ratio as the input sample rate is changed. For an Fsref of 48 kHz, the digital
delta-sigma modulator always operates at a rate of 6.144 MHz. This ensures that quantization noise generated
within the delta-sigma modulator stays low within the frequency band below 20 kHz at all sample rates. Similarly,
for an Fsref rate of 44.1 kHz, the digital delta-sigma modulator always operates at a rate of 5.6448 MHz.
深
圳
The following restrictions apply in the case when the PLL is powered down and double-rate audio mode is
enabled in the DAC.
Allowed Q values = 4, 8, 9, 12, 16
Q values where equivalent Fsref can be achieved by turning on PLL
Q = 5, 6, 7 (set P = 5 / 6 / 7 and K = 16.0 and PLL enabled)
Q = 10, 14 (set P = 5, 7 and K = 8.0 and PLL enabled)
DIGITAL AUDIO PROCESSING
The DAC channel consists of optional filters for de-emphasis and bass, treble, midrange level adjustment,
speaker equalization, and 3-D effects processing. The de-emphasis function is implemented by a programmable
digital filter block with fully programmable coefficients (see Page-1/Reg-21-26 for left channel, Page-1/Reg-47-52
for right channel). If de-emphasis is not required in a particular application, this programmable filter block can be
used for some other purpose. The de-emphasis filter transfer function is given by:
26
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
H(z) +
N0 ) N1 z
32768 * D1 z *1
*1
(1)
where the N0, N1, and D1 coefficients are fully programmable individually for each channel. The coefficients that
should be loaded to implement standard de-emphasis filters are given in Table 1.
N1
D1
16950
–1220
17037
44.1-kHz
15091
–2877
20555
48-kHz (1)
14677
–3283
21374
51
81
N0
32-kHz
Default De-emphasis Coeffiicients
44
(1)
SAMPLING FREQUENCY
9
Table 1. De-Emphasis Coefficients for Common Audio Sampling Rates
ǒǓ
z* 2
3N ) 2 4N
z8*62723
* 2 4D
1 5N
z* )
*
1 5D
z *
Ǔ
z* 2
z* 2
QQ
1 2N
z* )
*
1 2D
z *
(2)
85
,
ǒ0N )*2 21N1D
86723
:
71
In addition to the de-emphasis filter block, the DAC digital effects processing includes a fourth order digital IIR
filter with programmable coefficients (one set per channel). This filter is implemented as cascade of two biquad
sections with frequency response given by:
司
2BL
1BR
2BR
市
金
合
讯
科
技
有
限
公
1B L
,
18
66
43
41
5
The N and D coefficients are fully programmable, and the entire filter can be enabled or bypassed. The structure
of the filtering when configured for independent channel processing is shown below in Figure 26, with LB1
corresponding to the first left-channel biquad filter using coefficients N0, N1, N2, D1, and D2. LB2 similarly
corresponds to the second left-channel biquad filter using coefficients N3, N4, N5, D4, and D5. The RB1 and
RB2 filters refer to the first and second right-channel biquad filters, respectively.
圳
Figure 26. Structure of the Digital Effects Processing for Independent Channel Processing
深
The coefficients for this filter implement a variety of sound effects, with bass-boost or treble boost being the most
commonly used in portable audio applications. The default N and D coefficients in the part are given in Table 2
and implement a shelving filter with 0-dB gain from DC to approximately 150 Hz, at which point it rolls off to a
3-dB attenuation for higher frequency signals, thus giving a 3-dB boost to signals below 150 Hz. The N and D
coefficients are represented by 16-bit two’s complement numbers with values ranging from –32768 to 32767.
Submit Documentation Feedback
27
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Table 2. Default Digital Effects Processing Filter Coefficients,
When in Independent Channel Processing Configuration
Coefficients
N0 = N3
N1 = N4
N2 = N5
D1 = D4
D2=D5
27619
-27034
26461
32131
-31506
QQ
:
71
44
51
81
9
The digital processing also includes capability to implement 3-D processing algorithms by providing means to
process the mono mix of the stereo input, and then combine this with the individual channel signals for stereo
output playback. The architecture of this processing mode, and the programmable filters available for use in the
system, is shown in Figure 27. Note that the programmable attenuation block provides a method of adjusting the
level of 3-D effect introduced into the final stereo output. This combined with the fully programmable biquad
filters in the system enables the user to fully optimize the audio effects for a particular system and provide
extensive differentiation from other systems using the same device.
LB2
LB1
Atten
RB2
TOLEFTCHANNEL
TO RIGHT CHANNEL
公
司
,
18
66
R
43
41
5
85
,
L
限
Figure 27. Architecture of the Digital Audio Processing When 3-D Effects are Enabled
讯
科
技
有
It is recommended that the digital effects filters should be disabled while the filter coefficients are being modified.
While new coefficients are being written to the device over the control port, it is possible that a filter using
partially updated coefficients may actually implement an unstable system and lead to oscillation or objectionable
audio output. By disabling the filters, changing the coefficients, and then re-enabling the filters, these types of
effects can be entirely avoided.
合
DIGITAL INTERPOLATION FILTER
深
圳
市
金
The digital interpolation filter upsamples the output of the digital audio processing block by the required
oversampling ratio before data is provided to the digital delta-sigma modulator and analog reconstruction filter
stages. The filter provides a linear phase output with a group delay of 21/Fs. In addition, programmable digital
interpolation filtering is included to provide enhanced image filtering and reduce signal images caused by the
upsampling process that are below 20 kHz. For example, upsampling an 8-kHz signal produces signal images at
multiples of 8-kHz (i.e., 8 kHz, 16 kHz, 24 kHz, etc.). The images at 8 kHz and 16 kHz are below 20 kHz and still
audible to the listener; therefore, they must be filtered heavily to maintain a good quality output. The interpolation
filter is designed to maintain at least 65-dB rejection of images that land below 7.455 Fs. In order to utilize the
programmable interpolation capability, the Fsref should be programmed to a higher rate (restricted to be in the
range of 39 kHz to 53 kHz when the PLL is in use), and the actual Fs is set using the NDAC divider. For
example, if Fs = 8 kHz is required, then Fsref can be set to 48 kHz, and the DAC Fs set to Fsref/6. This ensures
that all images of the 8-kHz data are sufficiently attenuated well beyond a 20-kHz audible frequency range.
28
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
DELTA-SIGMA AUDIO DAC
The stereo audio DAC incorporates a third order multi-bit delta-sigma modulator followed by an analog
reconstruction filter. The DAC provides high-resolution, low-noise performance, using oversampling and noise
shaping techniques. The analog reconstruction filter design consists of a 6-tap analog FIR filter followed by a
continuous time RC filter. The analog FIR operates at a rate of 128 × Fsref (6.144 MHz when Fsref = 48 kHz,
5.6448 MHz when Fsref = 44.1 kHz). Note that the DAC analog performance may be degraded by excessive
clock jitter on the MCLK input. Therefore, care must be taken to keep jitter on this clock to a minimum.
81
9
AUDIO DAC DIGITAL VOLUME CONTROL
:
71
44
51
The audio DAC includes a digital volume control block which implements a programmable digital gain. The
volume level can be varied from 0 dB to –63.5 dB in 0.5-dB steps, in addition to a mute bit, independently for
each channel. The volume level of both channels can also be changed simultaneously by the master volume
control. Gain changes are implemented with a soft-stepping algorithm, which only changes the actual volume by
one step per input sample, either up or down, until the desired volume is reached. The rate of soft-stepping can
be slowed to one step per two input samples through a register bit.
43
41
5
85
,
QQ
Because of soft-stepping, the host does not know when the DAC has been actually muted. This may be
important if the host wishes to mute the DAC before making a significant change, such as changing sample
rates. In order to help with this situation, the device provides a flag back to the host via a read-only register bit
that alerts the host when the part has completed the soft-stepping and the actual volume has reached the
desired volume level. The soft-stepping feature can be disabled through register programming. If soft-stepping is
enabled, the MCLK signal should be kept applied to the device until the DAC power-down flag is set. When this
flag is set, the internal soft-stepping process and power down sequence is complete, and the MCLK can then be
stopped if desired.
司
,
18
66
The TLV320AIC32 also includes functionality to detect when the user switches on or off the de-emphasis or
digital audio processing functions, to first (1) soft-mute the DAC volume control, (2) change the operation of the
digital effects processing, and (3) soft-unmute the part. This avoids any possible pop/clicks in the audio output
due to instantaneous changes in the filtering. A similar algorithm is used when first powering up or down the
DAC. The circuit begins operation at power up with the volume control muted, then soft-steps it up to the desired
volume level. At power down, the logic first soft-steps the volume down to a mute level, then powers down the
circuitry.
公
ANALOG OUTPUT COMMON-MODE ADJUSTMENT
技
有
限
The output common-mode voltage and output range of the analog output are determined by an internal bandgap
reference, in contrast to other codecs that may use a divided version of the supply. This scheme is used to
reduce the coupling of noise that may be on the supply (such as 217-Hz noise in a GSM cellphone) into the
audio signal path.
深
圳
市
金
合
讯
科
However, due to the possible wide variation in analog supply range (2.7 V – 3.6 V), an output common-mode
voltage setting of 1.35 V, which would be used for a 2.7 V supply case, will be overly conservative if the supply
is actually much larger, such as 3.3 V or 3.6 V. In order to optimize device operation, the TLV320AIC32 includes
a programmable output common-mode level, which can be set by register programming to a level most
appropriate to the actual supply range used by a particular customer. The output common-mode level can be
varied among four different values, ranging from 1.35 V (most appropriate for low supply ranges, near 2.7 V) to
1.8 V (most appropriate for high supply ranges, near 3.6 V). Note that there is also some limitation on the range
of DVDD voltage as well in determining which setting is most appropriate.
Table 3. Appropriate Settings
CM SETTING
RECOMMENDED AVDD, DRVDD
RECOMMENDED DVDD
1.35
2.7 V – 3.6 V
1.525 V – 1.95 V
1.50
3.0 V – 3.6 V
1.65 V – 1.95 V
1.65 V
3.3 V – 3.6 V
1.8 V – 1.95 V
1.8 V
3.6 V
1.95 V
Submit Documentation Feedback
29
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
AUDIO DAC POWER CONTROL
The stereo DAC can be fully powered up or down, and in addition, the analog circuitry in each DAC channel can
be powered up or down independently. This provides power savings when only a mono playback stream is
needed.
AUDIO ANALOG INPUTS
51
81
9
The TLV320AIC32 includes six single-ended audio inputs. These pins connect through series resistors and
switches to the virtual ground terminals of two fully differential opamps (one per ADC/PGA channel). By
selecting to turn on only one set of switches per opamp at a time, the inputs can be effectively muxed to each
ADC PGA channel.
:
71
44
By selecting to turn on multiple sets of switches per opamp at a time, mixing can also be achieved. Mixing of
multiple inputs can easily lead to PGA outputs that exceed the range of the internal opamps, resulting in
saturation and clipping of the mixed output signal. Whenever mixing is being implemented, the user should take
adequate precautions to avoid such a saturation case from occurring. In general, the mixed signal should not
exceed 2 Vp-p (single-ended).
43
41
5
85
,
QQ
In most mixing applications, there is also a general need to adjust the levels of the individual signals being
mixed. For example, if a soft signal and a large signal are to be mixed and played together, the soft signal
generally should be amplified to a level comparable to the large signal before mixing. In order to accommodate
this need, the TLV320AIC32 includes input level control on each of the individual inputs before they are mixed or
muxed into the ADC PGAs, with gain programmable from 0 dB to –12 dB in 1.5 dB steps. Note that this input
level control is not intended to be a volume control, but instead used occasionally for level setting. Soft-stepping
of the input level control settings is implemented in this device, with the speed and functionality following the
settings used by the ADC PGA for soft-stepping.
18
66
Figure 28 shows the single-ended mixing configuration for the left channel ADC PGA, which enables mixing of
the signals LINE1L, LINE2L, LINE1R, MIC3L, and MIC3R. The right channel ADC PGA mix is similar, enabling
mixing of the signals LINE1R, LINE2R, LINE1L, MIC3L, and MIC3R.
,
ETUM,Bd21-,..,3-,5.1-,0=NIAG
限
公
司
L1CIM/PL1ENIL
有
ETUM,Bd21-,..,3-,5.1-,0=NIAG
讯
科
技
PL2CIM/L2ENIL
CDA TFEL OT
AGP
ETUM,Bd21-,..,3-,5.1-,0=NIAG
深
圳
市
金
PR1CIM/R1ENIL
合
ETUM,Bd21-,..,3-,5.1-,0=NIAG
L3CIM/L3ENIL
ETUM,Bd21-,..,3-,5.1-,0=NIAG
R3CIM/R3ENIL
Figure 28. Left Channel Single-Ended Analog Input Mixing Configuration
30
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
ANALOG INPUT BYPASS PATH FUNCTIONALITY
81
9
The TLV320AIC32 includes the additional ability to route some analog input signals past the integrated data
converters, for mixing with other analog signals and then direction connection to the output drivers. This
capability is useful in a cellphone, for example, when a separate FM radio device provides a stereo analog
output signal that needs to be routed to headphones. The TLV320AIC32 supports this in a low power mode by
providing a direct analog path through the device to the output drivers, while all ADCs and DACs can be
completely powered down to save power. When programmed correctly, the device can pass the signal LINE2L
and LINE2R to the output stage directly.
51
ADC PGA SIGNAL BYPASS PATH FUNCTIONALITY
:
71
44
In addition to the input bypass path described above, the TLV320AIC32 also includes the ability to route the
ADC PGA output signals past the ADC, for mixing with other analog signals and then direction connection to the
output drivers. These bypass functions are described in more detail in the sections on output mixing and output
driver configurations.
QQ
INPUT IMPEDANCE AND VCM CONTROL
43
41
5
85
,
The TLV320AIC32 includes several programmable settings to control analog input pins, particularly when they
are not selected for connection to an ADC PGA. The default option allows unselected inputs to be put into a
tri-state condition, such that the input impedance seen looking into the device is extremely high. Note, however,
that the pins on the device do include protection diode circuits connected to AVDD and AVSS. Thus, if any
voltage is driven onto a pin approximately one diode drop (~0.6 V) above AVDD or one diode drop below AVSS,
these protection diodes will begin conducting current, resulting in an effective impedance that no longer appears
as a tri-state condition.
司
,
18
66
Another programmable option for unselected analog inputs is to weakly hold them at the common-mode input
voltage of the ADC PGA (which is determined by an internal bandgap voltage reference). This is useful to keep
the ac-coupling capacitors connected to analog inputs biased up at a normal DC level, thus avoiding the need
for them to charge up suddenly when the input is changed from being unselected to selected for connection to
an ADC PGA. This option is controlled in Page-0/Reg-20 and 23. The user should ensure this option is disabled
when an input is selected for connection to an ADC PGA or selected for the analog input bypass path, since it
can corrupt the recorded input signal if left operational when an input is selected.
合
讯
科
技
有
限
公
In most cases, the analog input pins on the TLV320AIC32 should be ac-coupled to analog input sources, the
only exception to this generally being if an ADC is being used for DC voltage measurement. The ac-coupling
capacitor will cause a highpass filter pole to be inserted into the analog signal path, so the size of the capacitor
must be chosen to move that filter pole sufficiently low in frequency to cause minimal effect on the processed
analog signal. The input impedance of the analog inputs when selected for connection to an ADC PGA varies
with the setting of the input level control, starting at approximately 20 kΩ with an input level control setting of
0-dB, and increasing to approximately 80-kΩ when the input level control is set at –12 dB. For example, using a
0.1 µF ac-coupling capacitor at an analog input will result in a highpass filter pole of 80 Hz when the 0 dB input
level control setting is selected.
市
金
MICBIAS GENERATION
深
圳
The TLV320AIC32 includes a programmable microphone bias output voltage (MICBIAS), capable of providing
output voltages of 2.0 V or 2.5 V (both derived from the on-chip bandgap voltage) with 4-mA output current
drive. In addition, the MICBIAS may be programmed to be switched to AVDD directly through an on-chip switch,
or it can be powered down completely when not needed, for power savings. This function is controlled by
register programming in Page-0/Reg-25.
ANALOG FULLY DIFFERENTIAL LINE OUTPUT DRIVERS
The TLV320AIC32 has two fully differential line output drivers, each capable of driving a 10-kΩ differential load.
The output stage design leading to the fully differential line output drivers is shown in Figure 29 and Figure 30.
This design includes extensive capability to adjust signal levels independently before any mixing occurs, beyond
that already provided by the PGA gain and the DAC digital volume control.
The LINE2L/R signals refer to the signals that travel through the analog input bypass path to the output stage.
Submit Documentation Feedback
31
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
The PGA_L/R signals refer to the outputs of the ADC PGA stages that are similarly passed around the ADC to
the output stage. Note that since both left and right channel signals are routed to all output drivers, a mono mix
of any of the stereo signals can easily be obtained by setting the volume controls of both left and right channel
signals to –6 dB and mixing them. Undesired signals can also be disconnected from the mix as well through
register control.
DAC_L1
DAC_L2
DAC_L
81
9
DAC_L3
DAC_R1
DAC_R
51
DAC_R2
DAC_R3
LINE2L
LINE2R
71
44
STEREO
AUDIO
DAC
LEFT_LOP
QQ
DAC_L1
DAC_R1
:
VOLUME
CONTROLS,
MIXING
PGA_L
PGA_R
85
,
LEFT_LOM
Gain = 0dB to +9dB,
Mute
43
41
5
DAC_L3
VOLUME
CONTROLS,
MIXING
PGA_L
PGA_R
,
DAC_L1
DAC_R1
18
66
LINE2L
LINE2R
RIGHT_LOM
Gain = 0dB to +9dB,
Mute
司
DAC_R3
RIGHT_LOP
技
有
LINE2L/MIC2L
限
公
Figure 29. Architecture of the Output Stage Leading to the Fully Differential Line Output Drivers
PGA_L
0dB to -78dB
0dB to -78dB
+
PGA_R
0dB to -78dB
DAC_L1
0dB to -78dB
DAC_R1
0dB to -78dB
深
圳
市
金
合
讯
科
LINE2R/MIC2R
0dB to -78dB
Figure 30. Detail of the Volume Control and Mixing Function Shown in Figure 25 and Figure 16
The DAC_L/R signals are the outputs of the stereo audio DAC, which can be steered by register control based
32
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
on the requirements of the system. If mixing of the DAC audio with other signals is not required, and the DAC
output is only needed at the stereo line outputs, then it is recommended to use the routing through path
DAC_L3/R3 to the fully differential stereo line outputs. This results not only in higher quality output performance,
but also in lower power operation, since the analog volume controls and mixing blocks ahead of these drivers
can be powered down. This signal path will attenuate the signal by a factor of 1 dB.
81
9
If instead the DAC analog output must be routed to multiple output drivers simultaneously (such as to
LEFT_LOP/M, and RIGHT_LOP/M) or must be mixed with other analog signals, then the DAC outputs should be
switched through the DAC_L1/R1 path. This option provides the maximum flexibility for routing of the DAC
analog signals to the output drivers
:
71
44
51
The TLV320AIC32 includes an output level control on each output driver with limited gain adjustment from 0 dB
to 9 dB. The output driver circuitry in this device are designed to provide a low distortion output while playing
fullscale stereo DAC signals at a 0dB gain setting. However, a higher amplitude output can be obtained at the
cost of increased signal distortion at the output. This output level control allows the user to make this tradeoff
based on the requirements of the end equipment. Note that this output level control is not intended to be used
as a standard output volume control. It is expected to be used only sparingly for level setting, i.e., adjustment of
the fullscale output range of the device.
85
,
QQ
Each differential line output driver can be powered down independently of the others when it is not needed in the
system. When placed into powerdown through register programming, the driver output pins will be placed into a
tri-stated, high-impedance state.
43
41
5
ANALOG HIGH POWER OUTPUT DRIVERS
18
66
The TLV320AIC32 includes four high power output drivers with extensive flexibility in their usage. These output
drivers are individually capable of driving 30 mW each into a 16-Ω load in single-ended configuration, and they
can be used in pairs to drive up to 500 mW into an 8-Ω load connected in bridge-terminated load (BTL)
configuration between two driver outputs.
有
限
公
司
,
The high power output drivers can be configured in a variety of ways, including:
1. driving up to two fully differential output signals
2. driving up to four single-ended output signals
3. driving two single-ended output signals, with one or two of the remaining drivers driving a fixed VCM level,
for a pseudo-differential stereo output
4. driving one or two 8-Ω speakers connected BTL between pairs of driver output pins
5. driving stereo headphones in single-ended configuration with two drivers, while the remaining two drivers are
connected in BTL configuration to an 8-Ω speaker.
合
讯
科
技
The output stage architecture leading to the high power output drivers is shown in Figure 31, with the volume
control and mixing blocks being effectively identical to that shown in Figure 30. Note that each of these drivers
have a output level control block like those included with the line output drivers, allowing gain adjustment up to
+9dB on the output signal. As in the previous case, this output level adjustment is not intended to be used as a
standard volume control, but instead is included for additional fullscale output signal level control.
深
圳
市
金
Two of the output drivers, HPROUT and HPLOUT, include a direct connection path for the stereo DAC outputs
to be passed directly to the output drivers and bypass the analog volume controls and mixing networks, using
the DAC_L2/R2 path. As in the line output case, this functionality provides the highest quality DAC playback
performance with reduced power dissipation, but can only be utilized if the DAC output does not need to route to
multiple output drivers simultaneously, and if mixing of the DAC output with other analog signals is not needed.
The direct connection path will attenuate the signal by a factor of 1 dB.
Submit Documentation Feedback
33
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
LINE2LP
LINE2RP
PGA_L
PGA_R
DAC_L1
DAC_R1
VOLUME
CONTROLS,
MIXING
Volume Level 0dB to
+9dB, mute
81
9
HPLOUT
51
DAC_L2
PGA_L
PGA_R
DAC_L1
DAC_R1
Volume Level 0 dB to
+9dB, mute
VCM
85
,
QQ
MIXING
HPLCOM
:
VOLUME
CONTROLS,
LINE2RM
71
44
LINE2LM
VOLUME
CONTROLS,
MIXING
VCM
Volume Level 0 dB
to +9dB, mute
HPRCOM
司
,
PGA_L
PGA_R
DAC_L1
DAC_R1
18
66
LINE2RP
43
41
5
LINE2LM
公
DAC_R2
限
LINE2LM
LINE2RM
PGA_L
PGA_R
DAC_L1
DAC_R1
讯
科
技
有
VOLUME
CONTROLS,
MIXING
Volume Level 0dB to
+9dB, mute
HPROUT
市
金
合
Figure 31. Architecture of the output stage leading to the high power output drivers
深
圳
The high power output drivers include additional circuitry to avoid artifacts on the audio output during power-on
and power-off transient conditions. The user should first program the type of output configuration being used in
Page-0/Reg-14, to allow the device to select the optimal power-up scheme to avoid output artifacts. The
power-up delay time for the high power output drivers is also programmable over a wide range of time delays,
from instantaneous up to 4-sec, using Page-0/Reg-42.
When these output drivers are powered down, they can be placed into a variety of output conditions based on
register programming. If lowest power operation is desired, then the outputs can be placed into a tri-state
condition, and all power to the output stage is removed. However, this generally results in the output nodes
drifting to rest near the upper or lower analog supply, due to small leakage currents at the pins. This then results
in a longer delay requirement to avoid output artifacts during driver power-on. In order to reduce this required
34
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
power-on delay, the TLV320AIC32 includes an option for the output pins of the drivers to be weakly driven to the
VCM level they would normally rest at when powered with no signal applied. This output VCM level is
determined by an internal bandgap voltage reference, and thus results in extra power dissipation when the
drivers are in powerdown. However, this option provides the fastest method for transitioning the drivers from
powerdown to full power operation without any output artifact introduced.
44
51
81
9
The device includes a further option that falls between the other two – while it requires less power drawn while
the output drivers are in powerdown, it also takes a slightly longer delay to power-up without artifact than if the
bandgap reference is kept alive. In this alternate mode, the powered-down output driver pin is weakly driven to a
voltage of approximately half the DRVDD1/2 supply level using an internal voltage divider. This voltage will not
match the actual VCM of a fully powered driver, but due to the output voltage being close to its final value, a
much shorter power-up delay time setting can be used and still avoid any audible output artifacts. These output
voltage options are controlled in Page-0/Reg-42.
QQ
:
71
The high power output drivers can also be programmed to power up first with the output level control in a highly
attenuated state, then the output driver will automatically slowly reduce the output attenuation to reach the
desired output level setting programmed. This capability is enabled by default and can be controlled by
Page-0/Reg-40.
85
,
SHORT CIRCUIT OUTPUT PROTECTION
18
66
43
41
5
The TLV320AIC32 includes programmable short-circuit protection for the high power output drivers, for
maximum flexibility in a given application. By default, if these output drivers are shorted, they will automatically
limit the maximum amount of current that can be sourced to or sunk from a load, thereby protecting the device
from an over-current condition. In this mode, the user can read Page-0/Reg-95 to determine whether the part is
in short-circuit protection or not, and then decide whether to program the device to power down the output
drivers. However, the device includes further capability to automatically power down an output driver whenever it
does into short-circuit protection, without requiring intervention from the user. In this case, the output driver will
stay in a power down condition until the user specifically programs it to power down and then power back up
again, to clear the short-circuit flag.
,
CONTROL REGISTERS
公
司
The control registers for the TLV320AIC32 are described in detail below. All registers are 8 bit in width, with D7
referring to the most significant bit of each register, and D0 referring to the least significant bit.
D7–D1
X
0000000
D0
R/W
0
Page Select Register
DESCRIPTION
合
讯
科
技
有
RESET
VALUE
Reserved, write only zeros to these register bits
Page Select Bit
Writing zero to this bit sets Page-0 as the active page for following register accesses. Writing a
one to this bit sets Page-1 as the active page for following register accesses. It is recommended
that the user read this register bit back after each write, to ensure that the proper page is being
accessed for future register read/writes.
市
金
When resetting registers related to routing and volume controls of output drivers, it is recommended to reset them by writing directly to
the registers instead of using software reset.
圳
(1)
READ/
WRITE
限
Page 0 / Register 0:
BIT (1)
Page 0 / Register 1:
READ/
WRITE
RESET
VALUE
D7
W
0
D6–D0
W
0000000
深
BIT
Software Reset Register
DESCRIPTION
Software Reset Bit
0 : Don’t Care
1 : Self clearing software reset
Reserved; don’t write
Submit Documentation Feedback
35
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 2:
Codec Sample Rate Select Register
RESET
VALUE
DESCRIPTION
D7-D4
R/W
0000
ADC Sample Rate Select
0000: ADC Fs = Fsref/1
0001: ADC Fs = Fsref/1.5
0010: ADC Fs = Fsref/2
0011: ADC Fs = Fsref/2.5
0100: ADC Fs = Fsref/3
0101: ADC Fs = Fsref/3.5
0110: ADC Fs = Fsref/4
0111: ADC Fs = Fsref/4.5
1000: ADC Fs = Fsref/5
1001: ADC Fs = Fsref/5.5
1010: ADC Fs = Fsref / 6
1011–1111: Reserved, do not write these sequences.
Note: ADC sample rate must be programmed to same value as DAC sample rate
D3-D0
R/W
0000
DAC Sample Rate Select
0000 : DAC Fs = Fsref/1
0001 : DAC Fs = Fsref/1.5
0010 : DAC Fs = Fsref/2
0011 : DAC Fs = Fsref/2.5
0100 : DAC Fs = Fsref/3
0101 : DAC Fs = Fsref/3.5
0110 : DAC Fs = Fsref/4
0111 : DAC Fs = Fsref/4.5
1000 : DAC Fs = Fsref/5
1001: DAC Fs = Fsref/5.5
1010: DAC Fs = Fsref / 6
1011–1111 : Reserved, do not write these sequences.
9
READ/
WRITE
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6–D3
R/W
0010
D2–D0
R/W
PLL Programming Register A
DESCRIPTION
,
Page 0 / Register 3:
18
66
43
41
5
85
,
QQ
:
71
44
51
81
BIT
公
司
PLL Control Bit
0: PLL is disabled
1: PLL is enabled
000
PLL P Value
000: P = 8
001: P = 1
010: P = 2
011: P = 3
100: P = 4
101: P = 5
110: P = 6
111: P = 7
深
圳
市
金
合
讯
科
技
有
限
PLL Q Value
0000: Q = 16
0001 : Q = 17
0010 : Q = 2
0011 : Q = 3
0100 : Q = 4
…
1110: Q = 14
1111: Q = 15
36
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 4:
RESET
VALUE
D7–D2
R/W
000001
D1–D0
R/W
00
DESCRIPTION
PLL J Value
000000: Reserved, do not write this sequence
000001: J = 1
000010: J = 2
000011: J = 3
…
111110: J = 62
111111: J = 63
9
READ/
WRITE
81
BIT
PLL Programming Register B
PLL Programming Register C
44
Page 0 / Register 5:
51
Reserved, write only zeros to these bits
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
00000000
PLL D value – Eight most significant bits of a 14-bit unsigned integer valid values for D are from
zero to 9999, represented by a 14-bit integer located in Page-0/Reg-5-6. Values should not be
written into these registers that would result in a D value outside the valid range.
BIT
READ/
WRITE
RESET
VALUE
D7–D2
R/W
000000
D1-D0
R
00
85
,
QQ
:
71
BIT
Page 0 / Register 6:
PLL Programming Register D
43
41
5
DESCRIPTION
PLL D value – Six least significant bits of a 14-bit unsigned integer valid values for D are from
zero to 9999, represented by a 14-bit integer located in Page-0/Reg-5-6. Values should not be
written into these registers that would result in a D value outside the valid range.
Codec Datapath Setup Register
READ/
WRITE
RESET
VALUE
D7
R/W
0
Fsref setting
This register setting controls timers related to the AGC time constants.
0: Fsref = 48-kHz
1: Fsref = 44.1-kHz
D6
R/W
0
ADC Dual rate control
0: ADC dual rate mode is disabled
1: ADC dual rate mode is enabled
Note: ADC Dual Rate Mode must match DAC Dual Rate Mode
D5
R/W
D4–D3
R/W
DESCRIPTION
Left DAC Datapath Control
00: Left DAC datapath is off (muted)
01: Left DAC datapath plays left channel input data
10: Left DAC datapath plays right channel input data
11: Left DAC datapath plays mono mix of left and right channel input data
R/W
00
Right DAC Datapath Control
00: Right DAC datapath is off (muted)
01: Right DAC datapath plays right channel input data
10: Right DAC datapath plays left channel input data
11: Right DAC datapath plays mono mix of left and right channel input data
R/W
0
Reserved. Only write zero to this register.
市
金
深
D0
有
技
DAC Dual Rate Control 0: DAC dual rate mode is disabled 1: DAC dual rate mode is enabled
合
0
00
圳
D2–D1
限
公
司
,
BIT
讯
科
Page 0 / Register 7:
18
66
Reserved, write only zeros to these bits.
Submit Documentation Feedback
37
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 8:
Audio Serial Data Interface Control Register A
D7
R/W
0
Bit Clock Directional Control
0: Bit clock is an input (slave mode)
1: Bit clock is an output (master mode)
D6
R/W
0
Word Clock Directional Control
0: Word clock is an input (slave mode)
1: Word clock is an output (master mode)
D5
R/W
0
Serial Output Data Driver (DOUT) 3-state control
0: Do not 3-state DOUT when valid data is not being sent
1: 3-state DOUT when valid data is not being sent
D4
R/W
0
Bit/ Word Clock Drive Control
9
DESCRIPTION
81
RESET
VALUE
51
READ/
WRITE
44
BIT
Bit clock and word clock will not be transmitted when in master mode if codec is powered down
1:
Bit clock and word clock will continue to be transmitted when in master mode, even if codec is
powered down
R/W
0
Reserved. Only write zero to this register.
D2
R/W
0
3-D Effect Control
0: Disable 3-D digital effect processing
1: Enable 3-D digital effect processing
D1-D0
R/W
00
Reserved. Only write 00 to this register
85
,
43
41
5
Audio Serial Data Interface Control Register B
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7–D6
R/W
00
Audio Serial Data Interface Transfer Mode
00: Serial data bus uses I2S mode
01: Serial data bus uses DSP mode
10: Serial data bus uses right-justified mode
11: Serial data bus uses left-justified mode
D5–D4
R/W
00
Audio Serial Data Word Length Control
00: Audio data word length = 16-bits
01: Audio data word length = 20-bits
10: Audio data word length = 24-bits
11: Audio data word length = 32-bits
D3
R/W
0
Bit Clock Rate Control
This register only has effect when bit clock is programmed as an output
0: Continuous-transfer mode used to determine master mode bit clock rate
1: 256-clock transfer mode used, resulting in 256 bit clocks per frame
D2
R/W
0
DAC Re-Sync
0: Don’t Care
R/W
技
有
限
公
司
,
18
66
BIT
讯
科
Page 0 / Register 9:
QQ
D3
:
71
0:
1:
R/W
合
0
ADC Re-Sync
0: Don’t Care
1:
Re-Sync Stereo ADC with Codec Interface if the group delay changes by more than ±ADCFS/4.
Re-Sync Mute Behavior
0: Re-Sync is done without soft-muting the channel. (ADC/DAC)
1: Re-Sync is done by internally soft-muting the channel. (ADC/DAC)
深
圳
D0
市
金
D1
Re-Sync Stereo DAC with Codec Interface if the group delay changes by more than ±DACFS/4.
38
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 10:
Audio Serial Data Interface Control Register C
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7–D0
R/W
00000000
Audio Serial Data Word Offset Control
This register determines where valid data is placed or expected in each frame, by controlling
the offset from beginning of the frame where valid data begins. The offset is measured from
the rising edge of word clock when in DSP mode.
00000000: Data offset = 0 bit clocks
00000001: Data offset = 1 bit clock
00000010: Data offset = 2 bit clocks
…
Note: In continuous transfer mode the maximum offset is 17 for I2S/LJF/RJF modes and 16
for DSP mode. In 256-clock mode, the maximum offset is 242 for I2S/LJF/RJF and 241 for
DSP modes.
11111110: Data offset = 254 bit clocks
11111111: Data offset = 255 bit clocks
深
圳
市
金
合
讯
科
技
有
限
公
司
,
18
66
43
41
5
85
,
QQ
:
71
44
51
81
9
BIT
Submit Documentation Feedback
39
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 11:
Audio Codec Overflow Flag Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7
R
0
Left ADC Overflow Flag
This is a sticky bit, so will stay set if an overflow occurs, even if the overflow condition is
removed. The register bit reset to 0 after it is read.
0: No overflow has occurred
1: An overflow has occurred
D6
R
0
Right ADC Overflow Flag
This is a sticky bit, so will stay set if an overflow occurs, even if the overflow condition is
removed. The register bit reset to 0 after it is read.
0: No overflow has occurred
1: An overflow has occurred
D5
R
0
Left DAC Overflow Flag
This is a sticky bit, so will stay set if an overflow occurs, even if the overflow condition is
removed. The register bit reset to 0 after it is read.
0: No overflow has occurred
1: An overflow has occurred
D4
R
0
Right DAC Overflow Flag
This is a sticky bit, so will stay set if an overflow occurs, even if the overflow condition is
removed. The register bit reset to 0 after it is read.
0: No overflow has occurred
1: An overflow has occurred
D3–D0
R/W
0001
85
,
QQ
:
71
44
51
81
9
BIT
D7–D6
R/W
00
D5–D4
R/W
D3
R/W
18
66
,
RESET
VALUE
司
READ/
WRITE
Audio Codec Digital Filter Control Register
DESCRIPTION
公
BIT
技
Page 0 / Register 12:
43
41
5
PLL R Value
0000: R = 16
0001 : R = 1
0010 : R = 2
0011 : R = 3
0100 : R = 4
…
1110: R = 14
1111: R = 15
有
限
Left ADC Highpass Filter Control
00: Left ADC highpass filter disabled
01: Left ADC highpass filter –3-dB frequency = 0.0045 × ADC Fs
10: Left ADC highpass filter –3-dB frequency = 0.0125 × ADC Fs
11: Left ADC highpass filter –3-dB frequency = 0.025 × ADC Fs
讯
科
合
R/W
0
Left DAC De-emphasis Filter Control
0: Left DAC de-emphasis filter disabled (bypassed)
1: Left DAC de-emphasis filter enabled
D1
R/W
0
Right DAC Digital Effects Filter Control
0: Right DAC digital effects filter disabled (bypassed)
1: Right DAC digital effects filter enabled
D0
R/W
0
Right DAC De-emphasis Filter Control
0: Right DAC de-emphasis filter disabled (bypassed)
1: Right DAC de-emphasis filter enabled
深
市
金
Left DAC Digital Effects Filter Control
0: Left DAC digital effects filter disabled (bypassed)
1: Left DAC digital effects filter enabled
圳
Right ADC Highpass Filter Control
00: Right ADC highpass filter disabled
01: Right ADC highpass filter –3-dB frequency = 0.0045 × ADC Fs
10: Right ADC highpass filter –3-dB frequency = 0.0125 × ADC Fs
11: Right ADC highpass filter –3-dB frequency = 0.025 × ADC Fs
0
D2
40
00
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 13:
R/W
00000000
Reserved. Write Only 00000000 to this register.
Page 0 / Register 14:
Headset Configuration Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7
R/W
0
Driver Capacitive Coupling
0: Programs high-power outputs for capless driver configuration
1: Programs high-power outputs for ac-coupled driver configuration
D6 (1)
R/W
0
Stereo Output Driver Configuration A
Note: do not set bits D6 and D3 both high at the same time.
0: A stereo fully-differential output configuration is not being used
1: A stereo fully-differential output configuration is being used
D5–D4
R
00
Reserved. Write only 00 to these bits.
D3 (1)
R/W
0
Stereo Output Driver Configuration B
Note: do not set bits D6 and D3 both high at the same time.
0: A stereo pseudo-differential output configuration is not being used
1: A stereo pseudo-differential output configuration is being used
D2–D0
R
000
Do not set D6 and D3 to 1 simultaneously
43
41
5
(1)
Reserved. Write only zeros to these bits.
Page 0 / Register 15:
READ/
WRITE
RESET
VALUE
D7
R/W
1
D6-D0
R/W
0000000
Left ADC PGA Gain Control Register
DESCRIPTION
18
66
BIT
85
,
QQ
:
71
BIT
9
D7–D0
DESCRIPTION
81
RESET
VALUE
51
READ/
WRITE
44
BIT
Reserved
,
Left ADC PGA Mute
0: The left ADC PGA is not muted
1: The left ADC PGA is muted
技
有
限
公
司
Left ADC PGA Gain Setting
0000000: Gain = 0.0-dB
0000001: Gain = 0.5-dB 0000010: Gain = 1.0-dB
…
1110110: Gain = 59.0-dB
1110111: Gain = 59.5-dB
1111000: Gain = 59.5-dB
…
1111111: Gain = 59.5-dB
讯
科
Page 0 / Register 16:
READ/
WRITE
合
BIT
R/W
市
金
D7
深
圳
D6-D0
R/W
Right ADC PGA Gain Control Register
RESET
VALUE
1
0000000
DESCRIPTION
Right ADC PGA Mute
0: The right ADC PGA is not muted
1: The right ADC PGA is muted
Right ADC PGA Gain Setting
0000000: Gain = 0.0-dB
0000001: Gain = 0.5-dB
0000010: Gain = 1.0-dB
…
1110110: Gain = 59.0-dB
1110111: Gain = 59.5-dB
1111000: Gain = 59.5-dB
…
1111111: Gain = 59.5-dB
Submit Documentation Feedback
41
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 17:
MIC3L/R to Left ADC Control Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D4
R/W
1111
MIC3L Input Level Control for Left ADC PGA Mix
Setting the input level control to a gain below automatically connects MIC3L to the left ADC
PGA mix
0000: Input level control gain = 0.0-dB
0001: Input level control gain = –1.5-dB
0010: Input level control gain = –3.0-dB
0011: Input level control gain = –4.5-dB
0100: Input level control gain = –6.0-dB
0101: Input level control gain = –7.5-dB
0110: Input level control gain = –9.0-dB
0111: Input level control gain = –10.5-dB
1000: Input level control gain = –12.0-dB
1001–1110: Reserved. Do not write these sequences to these register bits
1111: MIC3L is not connected to the left ADC PGA
D3-D0
R/W
1111
MIC3R Input Level Control for Left ADC PGA Mix
Setting the input level control to a gain below automatically connects MIC3R to the left ADC
PGA mix
0000: Input level control gain = 0.0-dB
0001: Input level control gain = –1.5-dB
0010: Input level control gain = –3.0-dB
0011: Input level control gain = –4.5-dB
0100: Input level control gain = –6.0-dB
0101: Input level control gain = –7.5-dB
0110: Input level control gain = –9.0-dB
0111: Input level control gain = –10.5-dB
1000: Input level control gain = –12.0-dB
1001–1110: Reserved. Do not write these sequences to these register bits
1111: MIC3R is not connected to the left ADC PGA
RESET
VALUE
D7–D4
R/W
1111
D3–D0
,
READ/
WRITE
MIC3L/R to Right ADC Control Register
DESCRIPTION
MIC3L Input Level Control for Right ADC PGA Mix
Setting the input level control to a gain below automatically connects MIC3L to the right ADC
PGA mix
0000: Input level control gain = 0.0-dB
0001: Input level control gain = –1.5-dB
0010: Input level control gain = –3.0-dB
0011: Input level control gain = –4.5-dB
0100: Input level control gain = –6.0-dB
0101: Input level control gain = –7.5-dB
0110: Input level control gain = –9.0-dB
0111: Input level control gain = –10.5-dB
1000: Input level control gain = –12.0-dB
1001–1110: Reserved. Do not write these sequences to these register bits
1111: MIC3L is not connected to the right ADC PGA
讯
科
技
有
限
公
司
BIT
合
Page 0 / Register 18:
18
66
43
41
5
85
,
QQ
:
71
44
51
81
9
BIT
深
圳
市
金
R/W
42
1111
MIC3R Input Level Control for Right ADC PGA Mix
Setting the input level control to a gain below automatically connects MIC3R to the right ADC
PGA mix
0000: Input level control gain = 0.0-dB
0001: Input level control gain = –1.5-dB
0010: Input level control gain = –3.0-dB
0011: Input level control gain = –4.5-dB
0100: Input level control gain = –6.0-dB
0101: Input level control gain = –7.5-dB
0110: Input level control gain = –9.0-dB
0111: Input level control gain = –10.5-dB
1000: Input level control gain = –12.0-dB
1001–1110: Reserved. Do not write these sequences to these register bits
1111: MIC3R is not connected to right ADC PGA
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 19:
BIT
READ/
WRITE
LINE1L to Left ADC Control Register
RESET
VALUE
DESCRIPTION
D7
R/W
0
D6–D3
R/W
1111
Reserved. Write Only zero to this bit.
D2
R/W
0
Left ADC Channel Power Control
0: Left ADC channel is powered down
1: Left ADC channel is powered up
D1–D0
R/W
00
Left ADC PGA Soft-Stepping Control
00: Left ADC PGA soft-stepping at once per Fs
01: Left ADC PGA soft-stepping at once per two Fs
10–11: Left ADC PGA soft-stepping is disabled
RESET
VALUE
R/W
0
R/W
1111
D2
R/W
Reserved. Write only zero to this bit.
LINE2L Input Level Control for Left ADC PGA Mix
Setting the input level control to a gain below automatically connects LINE2L to the left ADC PGA mix
0000: Input level control gain = 0.0-dB
0001: Input level control gain = –1.5-dB
0010: Input level control gain = –3.0-dB
0011: Input level control gain = –4.5-dB
0100: Input level control gain = –6.0-dB
0101: Input level control gain = –7.5-dB
0110: Input level control gain = –9.0-dB
0111: Input level control gain = –10.5-dB
1000: Input level control gain = –12.0-dB
1001–1110: Reserved. Do not write these sequences to these register bits
1111: LINE2L is not connected to the left ADC PGA
合
00
Left ADC Channel Weak Common-Mode Bias Control
0:
Left ADC channel unselected inputs are not biased weakly to the ADC common-mode voltage
1:
Left ADC channel unselected inputs are biased weakly to the ADC common- mode voltage
Reserved. Write only zeros to these register bits
LINE1R SEvsFD control is available for both left and right channels. However this setting must be same for both the channels.
圳
(1)
R
0
市
金
D1-D0
讯
科
技
有
限
公
司
,
D7
D6–D3
DESCRIPTION
18
66
READ/
WRITE
QQ
85
,
43
41
5
LINE2L to Left (1) ADC Control Register
Page x / Register 20:
BIT
:
71
44
51
81
9
LINE1L Input Level Control for Left ADC PGA Mix
Setting the input level control to a gain below automatically connects LINE1L to the left ADC
PGA mix
0000: Input level control gain = 0.0-dB
0001: Input level control gain = –1.5-dB
0010: Input level control gain = –3.0-dB
0011: Input level control gain = –4.5-dB
0100: Input level control gain = –6.0-dB
0101: Input level control gain = –7.5-dB
0110: Input level control gain = –9.0-dB
0111: Input level control gain = –10.5-dB
1000: Input level control gain = –12.0-dB
1001–1110: Reserved. Do not write these sequences to these register bits
1111: LINE1L is not connected to the left ADC PGA
Page 0 / Register 21:
READ/
WRITE
RESET
VALUE
D7
R/W
0
深
BIT
LINE1R to Left ADC Control Register
DESCRIPTION
Reserved. Write only zero to this bit.
Submit Documentation Feedback
43
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 21:
LINE1R to Left ADC Control Register (continued)
READ/
WRITE
RESET
VALUE
DESCRIPTION
D6–D3
R/W
1111
LINE1R Input Level Control for Left ADC PGA Mix
Setting the input level control to a gain below automatically connects LINE1R to the left ADC
PGA mix
0000: Input level control gain = 0.0-dB
0001: Input level control gain = –1.5-dB
0010: Input level control gain = –3.0-dB
0011: Input level control gain = –4.5-dB
0100: Input level control gain = –6.0-dB
0101: Input level control gain = –7.5-dB
0110: Input level control gain = –9.0-dB
0111: Input level control gain = –10.5-dB
1000: Input level control gain = –12.0-dB
1001–1110: Reserved. Do not write these sequences to these register bits
1111: LINE1R is not connected to the left ADC PGA
D2–D0
R
000
Reserved. Write only zeros to these register bits.
RESET
VALUE
D7
R/W
0
D6–D3
R/W
1111
D2
R/W
0
D1–D0
R/W
00
:
DESCRIPTION
Reserved. Write only zero to this bit.
85
,
READ/
WRITE
LINE1R to Right ADC Control Register
QQ
Page 0 / Register 22:
BIT
71
44
51
81
9
BIT
公
司
,
18
66
43
41
5
LINE1R Input Level Control for Right ADC PGA Mix
Setting the input level control to a gain below automatically connects LINE1R to the right ADC
PGA mix
0000: Input level control gain = 0.0-dB
0001: Input level control gain = –1.5-dB
0010: Input level control gain = –3.0-dB
0011: Input level control gain = –4.5-dB
0100: Input level control gain = –6.0-dB
0101: Input level control gain = –7.5-dB
0110: Input level control gain = –9.0-dB
0111: Input level control gain = –10.5-dB
1000: Input level control gain = –12.0-dB
1001–1110: Reserved. Do not write these sequences to these register bits
1111: LINE1R is not connected to the right ADC PGA
讯
科
技
有
限
Right ADC Channel Power Control
0: Right ADC channel is powered down
1: Right ADC channel is powered up
Right ADC PGA Soft-Stepping Control
00: Right ADC PGA soft-stepping at once per Fs
01: Right ADC PGA soft-stepping at once per two Fs
10-11: Right ADC PGA soft-stepping is disabled
D7
READ/
WRITE
市
金
BIT
RESET
VALUE
R/W
0
R/W
1111
R/W
0
深
圳
D6–D3
D2
44
LINE2R to Right ADC Control Register
合
Page 0 / Register 23:
DESCRIPTION
Reserved. Write only zero to this bit.
LINE2R Input Level Control for Right ADC PGA Mix
Setting the input level control to a gain below automatically connects LINE2R to the right ADC PGA mix
0000: Input level control gain = 0.0-dB
0001: Input level control gain = -–1.5-dB
0010: Input level control gain = –3.0-dB
0011: Input level control gain = –4.5-dB
0100: Input level control gain = –6.0-dB
0101: Input level control gain = –7.5-dB
0110: Input level control gain = –9.0-dB
0111: Input level control gain = –10.5-dB
1000: Input level control gain = –12.0-dB
1001-1110: Reserved. Do not write these sequences to these register bits
1111: LINE2R is not connected to the right ADC PGA
Right ADC Channel Weak Common-Mode Bias Control
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 23:
D1–D0
LINE2R to Right ADC Control Register (continued)
RESET
VALUE
R
00
DESCRIPTION
0:
Right ADC channel unselected inputs are not biased weakly to the ADC common-mode voltage
1:
Right ADC channel unselected inputs are biased weakly to the ADC common- mode voltage
Reserved. Write only zeros to these register bits
Page 0 / Register 24:
LINE1L to Right ADC Control Register
9
READ/
WRITE
81
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7
R/W
0
D6–D3
R/W
1111
LINE1L Input Level Control for Right ADC PGA Mix
Setting the input level control to a gain below automatically connects LINE1L to the right ADC
PGA mix
0000: Input level control gain = 0.0-dB
0001: Input level control gain = –1.5-dB
0010: Input level control gain = –3.0-dB
0011: Input level control gain = –4.5-dB
0100: Input level control gain = –6.0-dB
0101: Input level control gain = –7.5-dB
0110: Input level control gain = –9.0-dB
0111: Input level control gain = –10.5-dB
1000: Input level control gain = –12.0-dB
1001–1110: Reserved. Do not write these sequences to these register bits
1111: LINE1L is not connected to the right ADC PGA
D2–D0
R
000
Reserved. Write only zeros to these register bits.
51
BIT
18
66
43
41
5
85
,
QQ
:
71
44
Reserved. Write Only zero to this bit.
Page 0 / Register 25:
MICBIAS Control Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7–D6
R/W
00
MICBIAS Level Control
00: MICBIAS output is powered down
01: MICBIAS output is powered to 2.0 V
10: MICBIAS output is powered to 2.5 V
11: MICBIAS output is connected to AVDD
D5–D3
R
000
Reserved. Write only zeros to these register bits.
D2–D0
R
XXX
Reserved. Write only zeros to these register bits.
技
有
限
公
司
,
BIT
讯
科
Page 0 / Register 26:
READ/
WRITE
RESET
VALUE
D7
R/W
0
市
金
合
BIT
R/W
000
深
圳
D6–D4
D3–D2
(1)
R/W
00
Left AGC Control Register A
DESCRIPTION
Left AGC Enable
0: Left AGC is disabled
1: Left AGC is enabled
Left AGC Target Gain
000: Left AGC target gain =
001: Left AGC target gain =
010: Left AGC target gain =
011: Left AGC target gain =
100: Left AGC target gain =
101: Left AGC target gain =
110: Left AGC target gain =
111: Left AGC target gain =
–5.5-dB
–8-dB
–10-dB
–12-dB
–14-dB
–17-dB
–20-dB
–24-dB
Left AGC Attack Time
These time constants (1) will not be accurate when double rate audio mode is enabled.
00: Left AGC attack time = 8-msec
01: Left AGC attack time = 11-msec
10: Left AGC attack time = 16-msec
11: Left AGC attack time = 20-msec
Time constants are valid when DRA is not enabled. The values would change if DRA is enabled.
Submit Documentation Feedback
45
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 26:
BIT
READ/
WRITE
RESET
VALUE
D1–D0
R/W
00
Left AGC Control Register A (continued)
DESCRIPTION
Left AGC Control Register B
R/W
1111111
Left AGC Maximum Gain Allowed
0000000: Maximum gain = 0.0-dB
0000001: Maximum gain = 0.5-dB
0000010: Maximum gain = 1.0-dB
…
1110110: Maximum gain = 59.0-dB
1110111–111111: Maximum gain = 59.5-dB
D0
R/W
0
Reserved. Write only zero to this register bit.
READ/
WRITE
RESET
VALUE
D7–D6
R/W
00
D5–D1
R/W
00000
D0
R/W
0
Left AGC Control Register C
43
41
5
Page 0 / Register 28:
BIT
71
D7-D1
44
DESCRIPTION
:
RESET
VALUE
QQ
READ/
WRITE
85
,
BIT
51
Page 0 / Register 27:
81
9
Left AGC Decay Time
These time constants (1) will not be accurate when double rate audio mode is enabled.
00: Left AGC decay time = 100-msec
01: Left AGC decay time = 200-msec
10: Left AGC decay time = 400-msec
11: Left AGC decay time = 500-msec
DESCRIPTION
18
66
Noise Gate Hysteresis Level Control
00: Hysteresis is disabled
01: Hysteresis = 1-dB
10: Hysteresis = 2-dB
11: Hysteresis = 4-dB
讯
科
技
有
限
公
司
,
Left AGC Noise Threshold Control
00000: Left AGC Noise/Silence Detection disabled
00001: Left AGC noise threshold = –30-dB
00010: Left AGC noise threshold = –32-dB
00011: Left AGC noise threshold = –34-dB
…
11101: Left AGC noise threshold = –86-dB
11110: Left AGC noise threshold = –88-dB
11111: Left AGC noise threshold = –90-dB
Left AGC Clip Stepping Control
0: Left AGC clip stepping disabled
1: Left AGC clip stepping enabled
合
Page 0 / Register 29:
圳
D7
深
D6-D4
46
READ/
WRITE
RESET
VALUE
R/W
0
R/W
000
市
金
BIT
Right AGC Control Register A
DESCRIPTION
Right AGC Enable
0: Right AGC is disabled
1: Right AGC is enabled
Right AGC Target Gain
000: Right AGC target gain = –5.5-dB
001: Right AGC target gain = –8-dB
010: Right AGC target gain = –10-dB
011: Right AGC target gain = –12-dB
100: Right AGC target gain = –14-dB
101: Right AGC target gain = –17-dB
110: Right AGC target gain = –20-dB
111: Right AGC target gain = –24-dB
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 29:
Right AGC Control Register A (continued)
RESET
VALUE
DESCRIPTION
D3–D2
R/W
00
Right AGC Attack Time
These time constants will not be accurate when double rate audio mode is enabled.
00: Right AGC attack time = 8-msec
01: Right AGC attack time = 11-msec
10: Right AGC attack time = 16-msec
11: Right AGC attack time = 20-msec
D1–D0
R/W
00
Right AGC Decay Time
These time constants will not be accurate when double rate audio mode is enabled.
00: Right AGC decay time = 100-msec
01: Right AGC decay time = 200-msec
10: Right AGC decay time = 400-msec
11: Right AGC decay time = 500-msec
9
READ/
WRITE
71
44
51
81
BIT
Right AGC Control Register B
RESET
VALUE
DESCRIPTION
D7–D1
R/W
1111111
Right AGC Maximum Gain Allowed
0000000: Maximum gain = 0.0-dB
0000001: Maximum gain = 0.5-dB
0000010: Maximum gain = 1.0-dB
…
1110110: Maximum gain = 59.0-dB
1110111–111111: Maximum gain = 59.5-dB
D0
R/W
0
Reserved. Write only zero to this register bit.
QQ
READ/
WRITE
Page 0 / Register 31:
READ/
WRITE
RESET
VALUE
D7–D6
R/W
00
D5–D1
R/W
00000
Right AGC Control Register C
DESCRIPTION
,
BIT
18
66
43
41
5
85
,
BIT
:
Page 0 / Register 30:
限
公
司
Noise Gate Hysteresis Level Control
00: Hysteresis is disabled
01: Hysteresis = 1-dB
10: Hysteresis = 2-dB
11: Hysteresis = 4-dB
合
讯
科
技
有
Right AGC Noise Threshold Control
00000: Right AGC Noise/Silence Detection disabled
00001: Right AGC noise threshold = –30-dB
00010: Right AGC noise threshold = –32-dB
00011: Right AGC noise threshold = –34-dB
…
11101: Right AGC noise threshold = –86-dB
11110: Right AGC noise threshold = –88-dB
11111: Right AGC noise threshold = –90-dB
R/W
圳
市
金
D0
0
Right AGC Clip Stepping Control
0: Right AGC clip stepping disabled
1: Right AGC clip stepping enabled
Page 0 / Register 32:
READ/
WRITE
RESET
VALUE
D7–D0
R
00011000
深
BIT
Left AGC Gain Register
DESCRIPTION
Left Channel Gain Applied by AGC Algorithm
00000000: Gain = –12.0-dB
00000001: Gain = –11.5-dB
00000010: Gain = –11.0-dB
…
00011000: Gain = 0.0-dB
00011001: Gain = +0.5-dB
…
10000011: Gain = +59.0-dB
10000100: Gain = +59.5-dB
Submit Documentation Feedback
47
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 33:
00011000
Right Channel Gain Applied by AGC Algorithm
00000000: Gain = –12.0-dB
00000001: Gain = –11.5-dB
00000010: Gain = –11.0-dB
…
00011000: Gain = 0.0-dB
00011001: Gain = +0.5-dB
…
10000011: Gain = +59.0-dB
10000100: Gain = +59.5-dB
Page 0 / Register 34:
9
R
81
D7-D0
DESCRIPTION
51
RESET
VALUE
44
READ/
WRITE
Left AGC Noise Gate Debounce Register
71
BIT
Right AGC Gain Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7–D3
R/W
00000
Left AGC Noise Detection Debounce Control
These times (1) will not be accurate when double rate audio mode is enabled.
00000: Debounce = 0-msec
00001: Debounce = 0.5-msec
00010: Debounce = 1-msec
00011: Debounce = 2-msec
00100: Debounce = 4-msec
00101: Debounce = 8-msec
00110: Debounce = 16-msec
00111: Debounce = 32-msec
01000: Debounce = 64×1 = 64ms
01001: Debounce = 64×2 = 128ms
01010: Debounce = 64×3 = 192ms
…
11110: Debounce = 64×23 = 1472ms
11111: Debounce = 64×24 = 1536ms
D2–D0
R/W
000
Left AGC Signal Detection Debounce Control
These times (1) will not be accurate when double rate audio mode is enabled.
000: Debounce = 0-msec
001: Debounce = 0.5-msec
010: Debounce = 1-msec
011: Debounce = 2-msec
100: Debounce = 4-msec
101: Debounce = 8-msec
110: Debounce = 16-msec
111: Debounce = 32-msec
Time constants are valid when DRA is not enabled. The values would change when DRA is enabled
讯
科
(1)
技
有
限
公
司
,
18
66
43
41
5
85
,
QQ
:
BIT
Page 0 / Register 35:
READ/
WRITE
市
金
合
BIT
深
圳
D7–D3
(1)
48
R/W
RESET
VALUE
00000
Right AGC Noise Gate Debounce Register
DESCRIPTION
Right AGC Noise Detection Debounce Control
These times (1) will not be accurate when double rate audio mode is enabled.
00000: Debounce = 0-msec
00001: Debounce = 0.5-msec
00010: Debounce = 1-msec
00011: Debounce = 2-msec
00100: Debounce = 4-msec
00101: Debounce = 8-msec
00110: Debounce = 16-msec
00111: Debounce = 32-msec
01000: Debounce = 64×1 = 64ms
01001: Debounce = 64×2 = 128ms
01010: Debounce = 64×3 = 192ms
…
11110: Debounce = 64×23 = 1472ms
11111: Debounce = 64×24 = 1536ms
Time constants are valid when DRA is not enabled. The values would change when DRA is enabled.
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 35:
D7–D3
R/W
00000
Right AGC Noise Gate Debounce Register (continued)
DESCRIPTION
Right AGC Signal Detection Debounce Control
These times (1) will not be accurate when double rate audio mode is enabled.
000: Debounce = 0-msec
001: Debounce = 0.5-msec
010: Debounce = 1-msec
011: Debounce = 2-msec
100: Debounce = 4-msec
101: Debounce = 8-msec
110: Debounce = 16-msec
111: Debounce = 32-msec
9
RESET
VALUE
81
READ/
WRITE
ADC Flag Register
71
Page 0 / Register 36:
44
51
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7
R
0
Left ADC PGA Status
0: Applied gain and programmed gain are not the same
1: Applied gain = programmed gain
D6
R
0
Left ADC Power Status
0: Left ADC is in a power down state
1: Left ADC is in a power up state
D5
R
0
Left AGC Signal Detection Status
0: Signal power is greater than noise threshold
1: Signal power is less than noise threshold
D4
R
0
Left AGC Saturation Flag
0: Left AGC is not saturated
1: Left AGC gain applied = maximum allowed gain for left AGC
D3
R
0
Right ADC PGA Status
0: Applied gain and programmed gain are not the same
1: Applied gain = programmed gain
D2
R
0
Right ADC Power Status
0: Right ADC is in a power down state
1: Right ADC is in a power up state
D1
R
0
Right AGC Signal Detection Status
0: Signal power is greater than noise threshold
1: Signal power is less than noise threshold
D0
R
0
讯
科
技
有
限
公
司
,
18
66
43
41
5
85
,
QQ
:
BIT
Right AGC Saturation Flag
0: Right AGC is not saturated
1: Right AGC gain applied = maximum allowed gain for right AGC
Page 0 / Register 37:
READ/
WRITE
RESET
VALUE
R/W
0
Left DAC Power Control
0: Left DAC not powered up
1: Left DAC is powered up
R/W
0
Right DAC Power Control
0: Right DAC not powered up
1: Right DAC is powered up
D5–D4
R/W
00
HPLCOM Output Driver Configuration Control
00: HPLCOM configured as differential of HPLOUT
01: HPLCOM configured as constant VCM output
10: HPLCOM configured as independent single-ended output
11: Reserved. Do not write this sequence to these register bits.
D3–D0
R
000
Reserved. Write only zeros to these register bits.
深
圳
D6
市
金
D7
合
BIT
DAC Power and Output Driver Control Register
DESCRIPTION
Submit Documentation Feedback
49
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 38:
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D6
R
00
Reserved. Write only zeros to these register bits.
D5-D3
R/W
000
HPRCOM Output Driver Configuration Control
HPRCOM configured as differential of HPROUT 001: HPRCOM configured as constant
VCM output
010:
HPRCOM configured as independent single-ended output
011:
HPRCOM configured as differential of HPLCOM 100: HPRCOM configured as external
feedback with HPLCOM as constant VCM output
9
000:
81
BIT
High Power Output Driver Control Register
Short Circuit Protection Control
0: Short circuit protection on all high power output drivers is disabled
1: Short circuit protection on all high power output drivers is enabled
D1
R/W
0
Short Circuit Protection Mode Control
0
:
If short circuit protection enabled, it will limit the maximum current to the load
1:
If short circuit protection enabled, it will power down the output driver automatically when a
short is detected
Reserved. Write only zero to this register bit.
READ/
WRITE
D7–D0
R
RESET
VALUE
DESCRIPTION
00000000 Reserved. Do not write to this register.
18
66
BIT
Reserved Register
43
41
5
Page 0 / Register 39:
QQ
R
0:
85
,
D0
44
0
71
R/W
51
101–111: Reserved. Do not write these sequences to these register bits.
D2
Page 0 / Register 40:
High Power Output Stage Control Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7–D6
R/W
00
Output Common-Mode Voltage Control
00: Output common-mode voltage = 1.35V
01: Output common-mode voltage = 1.5V
10: Output common-mode voltage = 1.65V
11: Output common-mode voltage = 1.8V
D5–D4
R/W
00
LINE2L Bypass Path Control
00: LINE2L bypass is disabled
01: LINE2L bypass uses LINE2LP single-ended
1X: Reserved. Do not use.
D3–D2
R/W
00
D1–D0
R/W
00
深
圳
市
金
合
讯
科
技
有
限
公
司
,
BIT
(1)
50
LINE2R Bypass Path Control
00: LINE2R bypass is disabled
01: LINE2R bypass uses LINE2RP single-ended
1X: Reserved. Do not use.
Output Volume Control Soft-Stepping
00: Output soft-stepping = one step per Fs
01: Output soft-stepping = one step per 2Fs
10: Output soft-stepping disabled
11: Reserved. Do not write this sequence to these register bits.
Page 0 / Register 41:
BIT
READ/
WRITE
RESET
VALUE
D7–D6
R/W
00
DAC Output Switching Control Register
DESCRIPTION
Left DAC Output Switching Control
00: Left DAC output selects DAC_L1 path
01: Left DAC output selects DAC_L3 path to left line output driver
10: Left DAC output selects DAC_L2 path to left high power output drivers
11: Reserved. Do not write this sequence to these register bits.
When using the DAC direct paths (DAC_L2 and DAC_R2), the signal will be gained up by a factor of -1 dB.
Submit Documentation Feedback
(1)
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 41:
RESET
VALUE
D5–D4
R/W
00
DAC Output Switching Control Register (continued)
DESCRIPTION
Right DAC Output Switching Control
00: Right DAC output selects DAC_R1 path
01: Right DAC output selects DAC_R3 path to right line output driver
10: Right DAC output selects DAC_R2 path to right high power output drivers
11: Reserved. Do not write this sequence to these register bits.
(1)
R/W
00
Reserved. Write only zeros to these bits.
D1–D0
R/W
00
DAC Digital Volume Control Functionality
00: Left and right DAC channels have independent volume controls
01: Left DAC volume follows the right channel control register
10: Right DAC volume follows the left channel control register
11: Left and right DAC channels have independent volume controls (same as 00)
71
44
51
D3–D2
9
READ/
WRITE
81
BIT
Output Driver Pop Reduction Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D4
R/W
0000
D3-D2
R/W
00
Driver Ramp-up Step Timing Control
00: Driver ramp-up step time = 0-msec
01: Driver ramp-up step time = 1-msec
10: Driver ramp-up step time = 2-msec
11: Driver ramp-up step time = 4-msec
D1
R/W
0
Weak Output Common-mode Voltage Control
QQ
BIT
:
Page 0 / Register 42:
Weakly driven output common-mode voltage is generated from bandgap reference
有
0:
限
公
司
,
18
66
43
41
5
85
,
Output Driver Power-On Delay Control
0000: Driver power-on time = 0-µsec
0001: Driver power-on time = 10-µsec
0010: Driver power-on time = 100-µsec
0011: Driver power-on time = 1-msec
0100: Driver power-on time = 10-msec
0101: Driver power-on time = 50-msec
0110: Driver power-on time = 100-msec
0111: Driver power-on time = 200-msec
1000: Driver power-on time = 400-msec
1001: Driver power-on time = 800-msec
1010: Driver power-on time = 2-sec
1011: Driver power-on time = 4-sec
1100–1111: Reserved. Do not write these sequences to these register bits.
R/W
0
讯
科
D0
技
1:
Weakly driven output common-mode voltage is generated from resistor divider off the AVDD
supply
Reserved. Write only zero to this register bit.
合
Page 0 / Register 43:
圳
D7
深
D6–D0
READ/
WRITE
RESET
VALUE
R/W
1
市
金
BIT
R/W
Left DAC Digital Volume Control Register
DESCRIPTION
Left DAC Digital Mute
0: The left DAC channel is not muted
1: The left DAC channel is muted
0000000 Left DAC Digital Volume Control Setting
0000000: Gain = 0.0-dB
0000001: Gain = –0.5-dB
0000010: Gain = –1.0-dB
…
1111101: Gain = –62.5-dB
1111110: Gain = –63.0-dB
1111111: Gain = –63.5-dB
Submit Documentation Feedback
51
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 44:
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
1
D6–D0
R/W
0000000
Right DAC Digital Volume Control Register
DESCRIPTION
Right DAC Digital Mute
0: The right DAC channel is not muted
1: The right DAC channel is muted
44
51
81
9
Right DAC Digital Volume Control Setting
0000000: Gain = 0.0-dB
0000001: Gain = –0.5-dB
0000010: Gain = –1.0-dB
…
1111101: Gain = –62.5-dB
1111110: Gain = –63.0-dB
1111111: Gain = –63.5-dB
71
Output Stage Volume Controls
43
41
5
85
,
QQ
:
A basic analog volume control with range from 0 dB to -78 dB and mute is replicated multiple times in the output
stage network, connected to each of the analog signals that route to the output stage. In addition, to enable
completely independent mixing operations to be performed for each output driver, each analog signal coming
into the output stage may have up to seven separate volume controls. These volume controls all have
approximately 0.5-dB step programmability over most of the gain range, with steps increasing slightly at the
lowest attenuations. Table 4 lists the detailed gain versus programmed setting for this basic volume control.
Table 4. Output Stage Volume Control Settings and Gains
Analog Gain
(dB)
Gain Setting
Analog Gain
(dB)
Gain Setting
Analog Gain
(dB)
Gain Setting
Analog Gain
(dB)
-15.0
60
-30.1
90
-45.2
-0.5
31
-15.5
61
-30.6
91
-45.8
2
-1.0
32
-16.0
62
-31.1
92
-46.2
3
-1.5
33
-16.5
63
-31.6
93
-46.7
4
-2.0
34
-17.0
64
-32.1
94
-47.4
5
-2.5
35
-17.5
65
-32.6
95
-47.9
6
-3.0
36
-18.0
66
-33.1
96
-48.2
7
-3.5
37
-18.6
67
-33.6
97
-48.7
8
-4.0
38
-19.1
68
-34.1
98
-49.3
39
-19.6
69
-34.6
99
-50.0
40
-20.1
70
-35.1
100
-50.3
司
公
11
-5.5
41
-20.6
71
-35.7
101
-51.0
12
-6.0
42
-21.1
72
-36.1
102
-51.4
13
讯
科
有
-5.0
-6.5
43
-21.6
73
-36.7
103
-51.8
-7.0
44
-22.1
74
-37.1
104
-52.2
-7.5
45
-22.6
75
-37.7
105
-52.7
-8.0
46
-23.1
76
-38.2
106
-53.7
-8.5
47
-23.6
77
-38.7
107
-54.2
-9.0
48
-24.1
78
-39.2
108
-55.3
19
-9.5
49
-24.6
79
-39.7
109
-56.7
20
-10.0
50
-25.1
80
-40.2
110
-58.3
21
-10.5
51
-25.6
81
-40.7
111
-60.2
22
-11.0
52
-26.1
82
-41.2
112
-62.7
23
-11.5
53
-26.6
83
-41.7
113
-64.3
24
-12.0
54
-27.1
84
-42.2
114
-66.2
25
-12.5
55
-27.6
85
-42.7
115
-68.7
26
-13.0
56
-28.1
86
-43.2
116
-72.2
16
圳
17
市
金
15
深
18
技
-4.5
合
9
10
14
52
限
0 0.0
18
66
30
1
,
Gain Setting
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Table 4. Output Stage Volume Control Settings and Gains (continued)
Gain Setting
Analog Gain
(dB)
Gain Setting
Analog Gain
(dB)
Gain Setting
Analog Gain
(dB)
27
-13.5
57
-28.6
87
28
-14.0
58
-29.1
88
29
-14.5
59
-29.6
89
-44.8
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
-43.8
117
-78.3
-44.3
118–127
Mute
DESCRIPTION
R/W
0
D6-D0
R/W
0000000
QQ
D7
PGA_L to HPLOUT Volume Control Register
DESCRIPTION
43
41
5
PGA_L Output Routing Control
0: PGA_L is not routed to HPLOUT
1: PGA_L is routed to HPLOUT
18
66
PGA_L to HPLOUT Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Page 0 / Register 47:
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
DAC_L1 to HPLOUT Volume Control Register
DESCRIPTION
,
BIT
85
,
RESET
VALUE
71
:
LINE2L to HPLOUT Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Page 0 / Register 46:
READ/
WRITE
44
LINE2L Output Routing Control
0: LINE2L is not routed to HPLOUT
1: LINE2L is routed to HPLOUT
BIT
9
LINE2L to HPLOUT Volume Control Register
51
BIT
Analog Gain
(dB)
81
Page 0 / Register 45:
Gain Setting
公
司
DAC_L1 Output Routing Control
0: DAC_L1 is not routed to HPLOUT
1: DAC_L1 is routed to HPLOUT
限
DAC_L1 to HPLOUT Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
D7
R/W
D6-D0
R/W
圳
市
金
合
0
0000000
DESCRIPTION
LINE2R Output Routing Control
0: LINE2R is not routed to HPLOUT
1: LINE2R is routed to HPLOUT
LINE2R to HPLOUT Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Page 0 / Register 49:
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
深
BIT
RESET
VALUE
技
READ/
WRITE
LINE2R to HPLOUT Volume Control Register
讯
科
BIT
有
Page 0 / Register 48:
PGA_R to HPLOUT Volume Control Register
DESCRIPTION
PGA_R Output Routing Control
0: PGA_R is not routed to HPLOUT
1: PGA_R is routed to HPLOUT
PGA_R to HPLOUT Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Submit Documentation Feedback
53
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 50:
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
DAC_R1 to HPLOUT Volume Control Register
DESCRIPTION
DAC_R1 Output Routing Control
0: DAC_R1 is not routed to HPLOUT
1: DAC_R1 is routed to HPLOUT
HPLOUT Output Level Control Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D4
R/W
0000
D3
R/W
0
HPLOUT Mute
0: HPLOUT is muted
1: HPLOUT is not muted
D2
R/W
1
HPLOUT Power Down Drive Control
0: HPLOUT is weakly driven to a common-mode when powered down
1: HPLOUT is tri-stated with powered down
D1
R
1
HPLOUT Volume Control Status
0: Not all programmed gains to HPLOUT have been applied yet
1: All programmed gains to HPLOUT have been applied
D0
R/W
0
HPLOUT Power Control
0: HPLOUT is not fully powered up
1: HPLOUT is fully powered up
44
51
BIT
81
Page 0 / Register 51:
9
DAC_R1 to HPLOUT Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
LINE2L to HPLCOM Volume Control Register
公
Page 0 / Register 52:
司
,
18
66
43
41
5
85
,
QQ
:
71
HPLOUT Output Level Control
0000: Output level control = 0-dB
0001: Output level control = 1-dB
0010: Output level control = 2-dB
...
1000: Output level control = 8-dB
1001: Output level control = 9-dB
1010–1111: Reserved. Do not write these sequences to these register bits.
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
DESCRIPTION
限
BIT
技
有
LINE2L Output Routing Control
0: LINE2L is not routed to HPLCOM
1: LINE2L is routed to HPLCOM
讯
科
LINE2L to HPLCOM Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
RESET
VALUE
R/W
0
R/W
0000000
圳
深
D6-D0
READ/
WRITE
市
金
BIT
D7
DESCRIPTION
PGA_L Output Routing Control
0: PGA_L is not routed to HPLCOM
1: PGA_L is routed to HPLCOM
PGA_L to HPLCOM Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Page 0 / Register 54:
54
PGA_L to HPLCOM Volume Control Register
合
Page 0 / Register 53:
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
DAC_L1 to HPLCOM Volume Control Register
DESCRIPTION
DAC_L1 Output Routing Control
0: DAC_L1 is not routed to HPLCOM
1: DAC_L1 is routed to HPLCOM
DAC_L1 to HPLCOM Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 55:
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
LINE2R to HPLCOM Volume Control Register
DESCRIPTION
LINE2R Output Routing Control
0: LINE2R is not routed to HPLCOM
1: LINE2R is routed to HPLCOM
D7
R/W
0
D6-D0
R/W
0000000
DESCRIPTION
51
RESET
VALUE
44
READ/
WRITE
PGA_R Output Routing Control
0: PGA_R is not routed to HPLCOM
1: PGA_R is routed to HPLCOM
QQ
:
PGA_R to HPLCOM Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
DAC_R1 to HPLCOM Volume Control Register
DESCRIPTION
43
41
5
DAC_R1 Output Routing Control
0: DAC_R1 is not routed to HPLCOM
1: DAC_R1 is routed to HPLCOM
R/W
0000
D3
R/W
0
D2
R/W
,
D7-D4
DESCRIPTION
HPLCOM Output Level Control
0000: Output level control = 0-dB
0001: Output level control = 1-dB
0010: Output level control = 2-dB
...
1000: Output level control = 8-dB
1001: Output level control = 9-dB
1010–1111: Reserved. Do not write these sequences to these register bits.
司
RESET
VALUE
HPLCOM Output Level Control Register
讯
科
技
有
限
公
READ/
WRITE
18
66
DAC_R1 to HPLCOM Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Page 0 / Register 58:
BIT
85
,
Page 0 / Register 57:
BIT
71
BIT
PGA_R to HPLCOM Volume Control Register
81
Page 0 / Register 56:
9
LINE2R to HPLCOM Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
HPLCOM Power Down Drive Control
0: HPLCOM is weakly driven to a common-mode when powered down
1: HPLCOM is tri-stated with powered down
R
1
HPLCOM Volume Control Status
0: Not all programmed gains to HPLCOM have been applied yet
1: All programmed gains to HPLCOM have been applied
R/W
0
HPLCOM Power Control
0: HPLCOM is not fully powered up
1: HPLCOM is fully powered up
合
1
深
圳
D0
市
金
D1
HPLCOM Mute
0: HPLCOM is muted
1: HPLCOM is not muted
Page 0 / Register 59:
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
LINE2L to HPROUT Volume Control Register
DESCRIPTION
LINE2L Output Routing Control
0: LINE2L is not routed to HPROUT
1: LINE2L is routed to HPROUT
LINE2L to HPROUT Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Submit Documentation Feedback
55
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 60:
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
PGA_L to HPROUT Volume Control Register
DESCRIPTION
PGA_L Output Routing Control
0: PGA_L is not routed to HPROUT
1: PGA_L is routed to HPROUT
D7
R/W
0
D6-D0
R/W
0000000
DESCRIPTION
DAC_L1 Output Routing Control
0: DAC_L1 is not routed to HPROUT
1: DAC_L1 is routed to HPROUT
QQ
:
DAC_L1 to HPROUT Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
LINE2R to HPROUT Volume Control Register
DESCRIPTION
43
41
5
LINE2R Output Routing Control
0: LINE2R is not routed to HPROUT
1: LINE2R is routed to HPROUT
18
66
LINE2R to HPROUT Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
PGA_R to HPROUT Volume Control Register
,
Page 0 / Register 63:
司
公
有
限
PGA_R to HPROUT Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
D6-D0
R/W
技
R/W
市
金
BIT
READ/
WRITE
RESET
VALUE
D7-D4
R/W
0000
圳
深
合
0
0000000
56
DAC_R1 to HPROUT Volume Control Register
RESET
VALUE
讯
科
D7
DESCRIPTION
PGA_R Output Routing Control
0: PGA_R is not routed to HPROUT
1: PGA_R is routed to HPROUT
Page 0 / Register 64:
READ/
WRITE
85
,
Page 0 / Register 62:
BIT
51
RESET
VALUE
44
READ/
WRITE
71
BIT
DAC_L1 to HPROUT Volume Control Register
DESCRIPTION
DAC_R1 Output Routing Control
0: DAC_R1 is not routed to HPROUT
1: DAC_R1 is routed to HPROUT
DAC_R1 to HPROUT Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Page 0 / Register 65:
81
Page 0 / Register 61:
9
PGA_L to HPROUT Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
HPROUT Output Level Control Register
DESCRIPTION
HPROUT Output Level Control
0000: Output level control = 0-dB
0001: Output level control = 1-dB
0010: Output level control = 2-dB
...
1000: Output level control = 8-dB
1001: Output level control = 9-dB
1010–1111: Reserved. Do not write these sequences to these register bits.
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 65:
HPROUT Output Level Control Register (continued)
RESET
VALUE
DESCRIPTION
D3
R/W
0
HPROUT Mute
0: HPROUT is muted
1: HPROUT is not muted
D2
R/W
1
HPROUT Power Down Drive Control
0: HPROUT is weakly driven to a common-mode when powered down
1: HPROUT is tri-stated with powered down
D1
R
1
HPROUT Volume Control Status
0: Not all programmed gains to HPROUT have been applied yet
1: All programmed gains to HPROUT have been applied
D0
R/W
0
HPROUT Power Control
0: HPROUT is not fully powered up
1: HPROUT is fully powered up
D7
R/W
0
D6-D0
R/W
0000000
LINE2L Output Routing Control
0: LINE2L is not routed to HPRCOM
1: LINE2L is routed to HPRCOM
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
PGA_L to HPRCOM Volume Control Register
18
66
READ/
WRITE
,
公
司
PGA_L to HPRCOM Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
0
D6-D0
R/W
限
R/W
合
0000000
DAC_L1 Output Routing Control
0: DAC_L1 is not routed to HPRCOM
1: DAC_L1 is routed to HPRCOM
DAC_L1 to HPRCOM Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
市
金
Page 0 / Register 69:
RESET
VALUE
R/W
0
R/W
0000000
READ/
WRITE
圳
BIT
深
D7
D6-D0
DESCRIPTION
有
D7
DAC_L1 to HPRCOM Volume Control Register
技
RESET
VALUE
讯
科
READ/
WRITE
DESCRIPTION
PGA_L Output Routing Control
0: PGA_L is not routed to HPRCOM
1: PGA_L is routed to HPRCOM
Page 0 / Register 68:
BIT
51
43
41
5
LINE2L to HPRCOM Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Page 0 / Register 67:
BIT
44
71
DESCRIPTION
QQ
RESET
VALUE
85
,
READ/
WRITE
LINE2L to HPRCOM Volume Control Register
:
Page 0 / Register 66:
BIT
9
READ/
WRITE
81
BIT
LINE2R to HPRCOM Volume Control Register
DESCRIPTION
LINE2R Output Routing Control
0: LINE2R is not routed to HPRCOM
1: LINE2R is routed to HPRCOM
LINE2R to HPRCOM Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Submit Documentation Feedback
57
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 70:
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
PGA_R to HPRCOM Volume Control Register
DESCRIPTION
PGA_R Output Routing Control
0: PGA_R is not routed to HPRCOM
1: PGA_R is routed to HPRCOM
0
D6-D0
R/W
0000000
51
R/W
44
D7
DESCRIPTION
DAC_R1 Output Routing Control
0: DAC_R1 is not routed to HPRCOM
1: DAC_R1 is routed to HPRCOM
DAC_R1 to HPRCOM Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
71
RESET
VALUE
:
READ/
WRITE
QQ
BIT
DAC_R1 to HPRCOM Volume Control Register
HPRCOM Output Level Control Register
85
,
Page 0 / Register 72:
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D4
R/W
0000
D3
R/W
0
HPRCOM Mute
0: HPRCOM is muted
1: HPRCOM is not muted
D2
R/W
1
HPRCOM Power Down Drive Control
0: HPRCOM is weakly driven to a common-mode when powered down
1: HPRCOM is tri-stated with powered down
D1
R
1
HPRCOM Volume Control Status
0: Not all programmed gains to HPRCOM have been applied yet
1: All programmed gains to HPRCOM have been applied
D0
R/W
0
HPRCOM Power Control
0: HPRCOM is not fully powered up
1: HPRCOM is fully powered up
讯
科
技
有
限
公
司
,
18
66
43
41
5
HPRCOM Output Level Control
0000: Output level control = 0-dB
0001: Output level control = 1-dB
0010: Output level control = 2-dB
...
1000: Output level control = 8-dB
1001: Output level control = 9-dB
1010–1111: Reserved. Do not write these sequences to these register bits.
RESET
VALUE
R/W
00000000
圳
D7-D0
READ/
WRITE
市
金
BIT
DESCRIPTION
Reserved. Write only 00000000 to these registers.
深
Page 0 / Register 79:
BIT
READ/
WRITE
RESET
VALUE
D7-D0
R/W
00000010
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
Reserved Register
DESCRIPTION
Reserved. Write only 00000010 to this register.
Page 0 / Register 80:
58
Reserved Registers
合
Page 0 / Registers 73–78:
81
Page 0 / Register 71:
9
PGA_R to HPRCOM Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
LINE2L to LEFT_LOP/M Volume Control Register
DESCRIPTION
LINE2L Output Routing Control
0: LINE2L is not routed to LEFT_LOP/M
1: LINE2L is routed to LEFT_LOP/M
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 80:
LINE2L to LEFT_LOP/M Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Page 0 / Register 81:
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
DESCRIPTION
PGA_L Output Routing Control
0: PGA_L is not routed to LEFT_LOP/M
1: PGA_L is routed to LEFT_LOP/M
PGA_L to LEFT_LOP/M Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Page 0 / Register 82:
DAC_L1 to LEFT_LOP/M Volume Control Register
DESCRIPTION
DAC_L1 Output Routing Control
0: DAC_L1 is not routed to LEFT_LOP/M
1: DAC_L1 is routed to LEFT_LOP/M
43
41
5
DAC_L1 to LEFT_LOP/M Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
R/W
0
D6-D0
R/W
0000000
LINE2R Output Routing Control
0: LINE2R is not routed to LEFT_LOP/M
1: LINE2R is routed to LEFT_LOP/M
,
D7
LINE2R to LEFT_LOP/M Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
R/W
0
D6-D0
R/W
0000000
有
D7
PGA_R Output Routing Control
0: PGA_R is not routed to LEFT_LOP/M
1: PGA_R is routed to LEFT_LOP/M
合
市
金
PGA_R to LEFT_LOP/M Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Page 0 / Register 85:
READ/
WRITE
RESET
VALUE
R/W
0
R/W
0000000
圳
BIT
深
D7
D6-D0
DESCRIPTION
技
RESET
VALUE
PGA_R to LEFT_LOP/M Volume Control Register
讯
科
READ/
WRITE
限
Page 0 / Register 84:
BIT
DESCRIPTION
司
RESET
VALUE
公
READ/
WRITE
LINE2R to LEFT_LOP/M Volume Control Register
18
66
Page 0 / Register 83:
BIT
9
READ/
WRITE
71
BIT
PGA_L to LEFT_LOP/M Volume Control Register
81
0000000
51
R/W
DESCRIPTION
44
D6-D0
LINE2L to LEFT_LOP/M Volume Control Register (continued)
:
RESET
VALUE
QQ
READ/
WRITE
85
,
BIT
DAC_R1 to LEFT_LOP/M Volume Control Register
DESCRIPTION
DAC_R1 Output Routing Control
0: DAC_R1 is not routed to LEFT_LOP/M
1: DAC_R1 is routed to LEFT_LOP/M
DAC_R1 to LEFT_LOP/M Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Submit Documentation Feedback
59
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 86:
LEFT_LOP/M Output Level Control Register
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D4
R/W
0000
D3
R/W
0
LEFT_LOP/M Mute
0: LEFT_LOP/M is muted
1: LEFT_LOP/M is not muted
D2
R/W
0
Reserved. Write only zero to this register bit.
D1
R
1
LEFT_LOP/M Volume Control Status
0: Not all programmed gains to LEFT_LOP/M have been applied yet
1: All programmed gains to LEFT_LOP/M have been applied
D0
R/W
0
LEFT_LOP/M Power Control
0: LEFT_LOP/M is not fully powered up
1: LEFT_LOP/M is fully powered up
R/W
0
D6-D0
R/W
0000000
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
81
51
44
71
:
43
41
5
D7
DESCRIPTION
LINE2L Output Routing Control
0: LINE2L is not routed to RIGHT_LOP/M
1: LINE2L is routed to RIGHT_LOP/M
18
66
RESET
VALUE
LINE2L to RIGHT_LOP/M Volume Control Register
LINE2L to RIGHT_LOP/M Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
,
READ/
WRITE
QQ
85
,
Page 0 / Register 87:
BIT
9
LEFT_LOP/M Output Level Control
0000: Output level control = 0-dB
0001: Output level control = 1-dB
0010: Output level control = 2-dB
...
1000: Output level control = 8-dB
1001: Output level control = 9-dB
1010–1111: Reserved. Do not write these sequences to these register bits.
PGA_L to RIGHT_LOP/M Volume Control Register
DESCRIPTION
公
司
Page 0 / Register 88:
有
限
PGA_L Output Routing Control
0: PGA_L is not routed to RIGHT_LOP/M
1: PGA_L is routed to RIGHT_LOP/M
讯
科
技
PGA_L to RIGHT_LOP/M Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Page 0 / Register 89:
D7
R/W
R/W
0
深
60
DESCRIPTION
DAC_L1 Output Routing Control
0: DAC_L1 is not routed to RIGHT_LOP/M
1: DAC_L1 is routed to RIGHT_LOP/M
0000000
圳
D6-D0
RESET
VALUE
合
READ/
WRITE
市
金
BIT
DAC_L1 to RIGHT_LOP/M Volume Control Register
DAC_L1 to RIGHT_LOP/M Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Page 0 / Register 90:
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
LINE2R to RIGHT_LOP/M Volume Control Register
DESCRIPTION
LINE2R Output Routing Control
0: LINE2R is not routed to RIGHT_LOP/M
1: LINE2R is routed to RIGHT_LOP/M
LINE2R to RIGHT_LOP/M Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 91:
BIT
READ/
WRITE
RESET
VALUE
D7
R/W
0
D6-D0
R/W
0000000
PGA_R to RIGHT_LOP/M Volume Control Register
DESCRIPTION
PGA_R Output Routing Control
0: PGA_R is not routed to RIGHT_LOP/M
1: PGA_R is routed to RIGHT_LOP/M
D7
R/W
0
D6-D0
R/W
0000000
51
DESCRIPTION
44
RESET
VALUE
DAC_R1 Output Routing Control
0: DAC_R1 is not routed to RIGHT_LOP/M
1: DAC_R1 is routed to RIGHT_LOP/M
QQ
DAC_R1 to RIGHT_LOP/M Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
71
READ/
WRITE
:
BIT
DAC_R1 to RIGHT_LOP/M Volume Control Register
81
Page 0 / Register 92:
9
PGA_R to RIGHT_LOP/M Analog Volume Control
For 7-bit register setting versus analog gain values, see Table 4
RIGHT_LOP/M Output Level Control Register
85
,
Page 0 / Register 93:
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D4
R/W
0000
D3
R/W
0
RIGHT_LOP/M Mute
0: RIGHT_LOP/M is muted
1: RIGHT_LOP/M is not muted
D2
R/W
0
Reserved. Write only zero to this register bit.
D1
R
1
RIGHT_LOP/M Volume Control Status
0: Not all programmed gains to RIGHT_LOP/M have been applied yet
1: All programmed gains to RIGHT_LOP/M have been applied
D0
R/W
0
RIGHT_LOP/M Power Control
0: RIGHT_LOP/M is not fully powered up
1: RIGHT_LOP/M is fully powered up
讯
科
技
有
限
公
司
,
18
66
43
41
5
RIGHT_LOP/M Output Level Control
0000: Output level control = 0-dB
0001: Output level control = 1-dB
0010: Output level control = 2-dB
...
1000: Output level control = 8-dB
1001: Output level control = 9-dB
1010–1111: Reserved. Do not write these sequences to these register bits.
Page 0 / Register 94:
READ/
WRITE
D7
R
RESET
VALUE
DESCRIPTION
Left DAC Power Status
0: Left DAC not fully powered up
1: Left DAC fully powered up
R
0
Right DAC Power Status
0: Right DAC not fully powered up
1: Right DAC fully powered up
D5
R
0
Reserved. Write only zero to this bit.
D4
R
0
LEFT_LOP/M Power Status
0: LEFT_LOP/M output driver powered down
1: LEFT_LOP/M output driver powered up
D3
R
0
RIGHT_LOP/M Power Status
0: RIGHT_LOP/M is not fully powered up
1: RIGHT_LOP/M is fully powered up
D2
R
0
HPLOUT Driver Power Status
0: HPLOUT Driver is not fully powered up
1: HPLOUT Driver is fully powered up
圳
D6
市
金
0
深
合
BIT
Module Power Status Register
Submit Documentation Feedback
61
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 94:
Module Power Status Register (continued)
READ/
WRITE
RESET
VALUE
DESCRIPTION
D1
R/W
0
HPROUT Driver Power Status
0: HPROUT Driver is not fully powered up
1: HPROUT Driver is fully powered up
D0
R
0
Reserved. Do not write to this register bit.
Output Driver Short Circuit Detection Status Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7
R
0
HPLOUT Short Circuit Detection Status
0: No short circuit detected at HPLOUT
1: Short circuit detected at HPLOUT
D6
R
0
HPROUT Short Circuit Detection Status
0: No short circuit detected at HPROUT
1: Short circuit detected at HPROUT
D5
R
0
HPLCOM Short Circuit Detection Status
0: No short circuit detected at HPLCOM
1: Short circuit detected at HPLCOM
D4
R
0
HPRCOM Short Circuit Detection Status
0: No short circuit detected at HPRCOM
1: Short circuit detected at HPRCOM
D3
R
0
HPLCOM Power Status
0: HPLCOM is not fully powered up
1: HPLCOM is fully powered up
D2
R
0
HPRCOM Power Status
0: HPRCOM is not fully powered up
1: HPRCOM is fully powered up
D1-D0
R
00
Reserved. Do not write to these register bits.
44
71
:
QQ
85
,
43
41
5
18
66
,
司
Page 0 / Register 96:
Sticky Interrupt Flags Register
READ/
WRITE
RESET
VALUE
D7
R
0
HPLOUT Short Circuit Detection Status
0: No short circuit detected at HPLOUT driver
1: Short circuit detected at HPLOUT driver
D6
R
0
HPROUT Short Circuit Detection Status
0: No short circuit detected at HPROUT driver
1: Short circuit detected at HPROUT driver
D5
R
D4
R
D3-D2
0
HPRCOM Short Circuit Detection Status
0: No short circuit detected at HPRCOM driver
1: Short circuit detected at HPRCOM driver
R
00
Reserved. Write only 00 to these bits.
R
0
Left ADC AGC Noise Gate Status
0: Left ADC Signal Power Greater than Noise Threshold for Left AGC
1: Left ADC Signal Power Lower than Noise Threshold for Left AGC
R
0
Right ADC AGC Noise Gate Status
0: Right ADC Signal Power Greater than Noise Threshold for Right AGC
1: Right ADC Signal Power Lower than Noise Threshold for Right AGC
合
HPLCOM Short Circuit Detection Status
0: No short circuit detected at HPLCOM driver
1: Short circuit detected at HPLCOM driver
市
金
讯
科
技
有
限
DESCRIPTION
0
圳
深
D0
公
BIT
D1
62
51
BIT
81
Page 0 / Register 95:
9
BIT
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 0 / Register 97:
Real-time Interrupt Flags Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7
R
0
HPLOUT Short Circuit Detection Status
0: No short circuit detected at HPLOUT driver
1: Short circuit detected at HPLOUT driver
D6
R
0
HPROUT Short Circuit Detection Status
0: No short circuit detected at HPROUT driver
1: Short circuit detected at HPROUT driver
D5
R
0
HPLCOM Short Circuit Detection Status
0: No short circuit detected at HPLCOM driver
1: Short circuit detected at HPLCOM driver
D4
R
0
HPRCOM Short Circuit Detection Status
0: No short circuit detected at HPRCOM driver
1: Short circuit detected at HPRCOM driver
D3-D2
R
00
Reserved. Write only 00 to these bits.
D1
R
0
Left ADC AGC Noise Gate Status
0: Left ADC Signal Power Greater than Noise Threshold for Left AGC
1: Left ADC Signal Power Lower than Noise Threshold for Left AGC
D0
R
0
Right ADC AGC Noise Gate Status
0: Right ADC Signal Power Greater than Noise Threshold for Right AGC
1: Right ADC Signal Power Lower than Noise Threshold for Right AGC
READ/
WRITE
RESET
VALUE
D7-D0
R/W
00000000
DESCRIPTION
Reserved. Write only 00000000 to these bits.
D7-D1
R/W
0000000
D0
R/W
0
DESCRIPTION
司
RESET
VALUE
Reserved. Write only 0000000 to these bits.
CODEC_CLKIN Source Selection
0: CODEC_CLKIN uses PLLDIV_OUT
1: CODEC_CLKIN uses CLKDIV_OUT
公
READ/
WRITE
有
限
BIT
Additional Clock Control Register
,
Page 0 / Register 101:
18
66
BIT
Reserved Registers
43
41
5
Page 0 / Register 98–100:
85
,
QQ
:
71
44
51
81
9
BIT
D7-D6
R/W
RESET
VALUE
00
市
金
R/W
00
深
圳
D5-D4
D3-D0
R/W
DESCRIPTION
讯
科
READ/
WRITE
合
BIT
Clock Generation Control Register
技
Page 0 / Register 102:
0010
CLKDIV_IN Source Selection
00: CLKDIV_IN uses MCLK
01: Reserved. Do not use.
10: CLKDIV_IN uses BCLK
11: Reserved. Do not use.
PLLCLK_IN Source Selection
00: PLLCLK_IN uses MCLK
01: Reserved. Do not use.
10: PLLCLK _IN uses BCLK
11: Reserved. Do not use.
Reserved. Write only 0010 to these bits.
Page 0 / Register 103–127:
BIT
READ/
WRITE
RESET
VALUE
D7-D0
R
00000000
Reserved Registers
DESCRIPTION
Reserved. Do not write to these registers.
Submit Documentation Feedback
63
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 1 / Register 0:
READ/
WRITE
RESET
VALUE
D7-D1
X
0000000
D0
R/W
0
DESCRIPTION
Reserved, write only zeros to these register bits
Page Select Bit
Writing zero to this bit sets Page-0 as the active page for following register accesses. Writing a one to
this bit sets Page-1 as the active page for following register accesses. It is recommended that the user
read this register bit back after each write, to ensure that the proper page is being accessed for future
register read/writes. This register has the same functionality on page-0 and page-1.
RESET
VALUE
D7-D0
R/W
0x6B
DESCRIPTION
44
READ/
WRITE
Left Channel Audio Effects Filter N0 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2’s
complement integer, with possible values ranging from –32768 to +32767.
RESET
VALUE
D7-D0
R/W
0xE3
DESCRIPTION
85
,
READ/
WRITE
Left Channel Audio Effects Filter N0 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2’s
complement integer, with possible values ranging from –32768 to +32767.
BIT
READ/
WRITE
RESET
VALUE
D7-D0
R/W
0x96
Left Channel Audio Effects Filter N1 Coefficient MSB Register
18
66
Page 1 / Register 3:
43
41
5
BIT
Left Channel Audio Effects Filter N0 Coefficient LSB Register
QQ
Page 1 / Register 2:
:
71
BIT
Left Channel Audio Effects Filter N0 Coefficient MSB Register
51
Page 1 / Register 1:
81
9
BIT
Page Select Register
DESCRIPTION
司
,
Left Channel Audio Effects Filter N1 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2’s
complement integer, with possible values ranging from –32768 to +32767.
D7-D0
R/W
0x66
Left Channel Audio Effects Filter N1 Coefficient LSB Register
DESCRIPTION
限
RESET
VALUE
Left Channel Audio Effects Filter N1 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2’s
complement integer, with possible values ranging from –32768 to +32767.
BIT
READ/
WRITE
讯
科
技
有
READ/
WRITE
公
Page 1 / Register 4:
BIT
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x67
Left Channel Audio Effects Filter N2 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2’s
complement integer, with possible values ranging from –32768 to +32767.
Left Channel Audio Effects Filter N2 Coefficient MSB Register
Page 1 / Register 6:
Left Channel Audio Effects Filter N2 Coefficient LSB
深
圳
市
金
合
Page 1 / Register 5:
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x5D
Left Channel Audio Effects Filter N2 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2’s
complement integer, with possible values ranging from –32768 to +32767.
64
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 1 / Register 7:
Left Channel Audio Effects Filter N3 Coefficient MSB Register
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x6B
Left Channel Audio Effects Filter N3 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2’s
complement integer, with possible values ranging from –32768 to +32767.
D7-D0
R/W
0xE3
DESCRIPTION
81
RESET
VALUE
Left Channel Audio Effects Filter N3 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
51
READ/
WRITE
71
44
BIT
Left Channel Audio Effects Filter N3 Coefficient LSB Register
9
Page 1 / Register 8:
RESET
VALUE
D7-D0
R/W
0x96
DESCRIPTION
QQ
READ/
WRITE
Left Channel Audio Effects Filter N4 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
85
,
BIT
Left Channel Audio Effects Filter N4 Coefficient MSB Register
READ/
WRITE
RESET
VALUE
D7-D0
R/W
0x66
Left Channel Audio Effects Filter N4 Coefficient LSB Register
43
41
5
Page 1 / Register 10:
BIT
:
Page 1 / Register 9:
DESCRIPTION
18
66
Left Channel Audio Effects Filter N4 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a 2’s
complement integer, with possible values ranging from –32768 to +32767.
D7-D0
R/W
0x67
DESCRIPTION
司
RESET
VALUE
Left Channel Audio Effects Filter N5 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
公
READ/
WRITE
有
限
BIT
Left Channel Audio Effects Filter N5 Coefficient MSB Register
,
Page 1 / Register 11:
D7-D0
R/W
RESET
VALUE
讯
科
READ/
WRITE
0x5D
市
金
合
BIT
Page 1 / Register 13:
圳
BIT
READ/
WRITE
RESET
VALUE
R/W
0x7D
深
D7-D0
Left Channel Audio Effects Filter N5 Coefficient LSB Register
技
Page 1 / Register 12:
Page 1 / Register 14:
BIT
READ/
WRITE
RESET
VALUE
D7-D0
R/W
0x83
DESCRIPTION
Left Channel Audio Effects Filter N5 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from -32768 to +32767.
Left Channel Audio Effects Filter D1 Coefficient MSB Register
DESCRIPTION
Left Channel Audio Effects Filter D1 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Left Channel Audio Effects Filter D1 Coefficient LSB Register
DESCRIPTION
Left Channel Audio Effects Filter D1 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Submit Documentation Feedback
65
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 1 / Register 15:
READ/
WRITE
RESET
VALUE
D7-D0
R/W
0x84
DESCRIPTION
Left Channel Audio Effects Filter D2 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Page 1 / Register 16:
Left Channel Audio Effects Filter D2 Coefficient LSB Register
9
BIT
Left Channel Audio Effects Filter D2 Coefficient MSB Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0xEE
Left Channel Audio Effects Filter D2 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
71
44
51
81
BIT
Left Channel Audio Effects Filter D4 Coefficient MSB Register
:
Page 1 / Register 17:
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x7D
Left Channel Audio Effects Filter D4 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
85
,
QQ
BIT
READ/
WRITE
RESET
VALUE
D7-D0
R/W
0x83
DESCRIPTION
Left Channel Audio Effects Filter D4 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
18
66
BIT
Left Channel Audio Effects Filter D4 Coefficient LSB Register
43
41
5
Page 1 / Register 18:
D7-D0
R/W
0x84
DESCRIPTION
司
RESET
VALUE
Left Channel Audio Effects Filter D5 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
公
READ/
WRITE
有
限
BIT
Left Channel Audio Effects Filter D5 Coefficient MSB Register
,
Page 1 / Register 19:
D7-D0
R/W
RESET
VALUE
DESCRIPTION
0xEE
Left Channel Audio Effects Filter D5 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
讯
科
READ/
WRITE
市
金
合
BIT
Page 1 / Register 21:
圳
BIT
RESET
VALUE
DESCRIPTION
R/W
0x39
Left Channel De-emphasis Filter N0 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Page 1 / Register 22:
66
Left Channel De-emphasis Filter N0 Coefficient MSB Register
READ/
WRITE
深
D7-D0
Left Channel Audio Effects Filter D5 Coefficient LSB Register
技
Page 1 / Register 20:
Left Channel De-emphasis Filter N0 Coefficient LSB Register
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x55
Left Channel De-emphasis Filter N0 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 1 / Register 23:
Left Channel De-emphasis Filter N1 Coefficient MSB Register
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0xF3
Left Channel De-emphasis Filter N1 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Left Channel De-emphasis Filter N1 Coefficient LSB Register
9
Page 1 / Register 24:
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x2D
Left Channel De-emphasis Filter N1 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
71
44
51
81
BIT
RESET
VALUE
D7-D0
R/W
0x53
DESCRIPTION
QQ
READ/
WRITE
Left Channel De-emphasis Filter A0 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
85
,
BIT
Left Channel De-emphasis Filter D1 Coefficient MSB Register
RESET
VALUE
D7-D0
R/W
0x7E
DESCRIPTION
Left Channel De-emphasis Filter A0 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
18
66
READ/
WRITE
Left Channel De-emphasis Filter D1 Coefficient LSB Register
43
41
5
Page 1 / Register 26:
BIT
R/W
0x6B
司
D7-D0
DESCRIPTION
Right Channel Audio Effects Filter N0 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
公
RESET
VALUE
D7-D0
R/W
RESET
VALUE
DESCRIPTION
0xE3
Right Channel Audio Effects Filter N0 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
讯
科
READ/
WRITE
市
金
合
BIT
Page 1 / Register 29:
圳
BIT
READ/
WRITE
RESET
VALUE
R/W
0x96
深
D7-D0
Right Channel Audio Effects Filter N0 Coefficient LSB Register
技
Page 1 / Register 28:
有
限
READ/
WRITE
Right Channel Audio Effects Filter N0 Coefficient MSB Register
,
Page 1 / Register 27:
BIT
:
Page 1 / Register 25:
Page 1 / Register 30:
BIT
READ/
WRITE
RESET
VALUE
D7-D0
R/W
0x66
Right Channel Audio Effects Filter N1 Coefficient MSB Register
DESCRIPTION
Right Channel Audio Effects Filter N1 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Right Channel Audio Effects Filter N1 Coefficient LSB Register
DESCRIPTION
Right Channel Audio Effects Filter N1 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Submit Documentation Feedback
67
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 1 / Register 31:
READ/
WRITE
RESET
VALUE
D7-D0
R/W
0x67
DESCRIPTION
Right Channel Audio Effects Filter N2 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Page 1 / Register 32:
Right Channel Audio Effects Filter N2 Coefficient LSB Register
9
BIT
Right Channel Audio Effects Filter N2 Coefficient MSB Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x5D
Right Channel Audio Effects Filter N2 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
71
44
51
81
BIT
Right Channel Audio Effects Filter N3 Coefficient MSB Register
:
Page 1 / Register 33:
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x6B
Right Channel Audio Effects Filter N3 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
85
,
QQ
BIT
READ/
WRITE
RESET
VALUE
D7-D0
R/W
0xE3
DESCRIPTION
Right Channel Audio Effects Filter N3 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
18
66
BIT
Right Channel Audio Effects Filter N3 Coefficient LSB Register
43
41
5
Page 1 / Register 34:
D7-D0
R/W
0x96
DESCRIPTION
司
RESET
VALUE
Right Channel Audio Effects Filter N4 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
公
READ/
WRITE
D7-D0
R/W
RESET
VALUE
DESCRIPTION
0x66
Right Channel Audio Effects Filter N4 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
讯
科
READ/
WRITE
市
金
合
BIT
Page 1 / Register 37:
圳
BIT
RESET
VALUE
DESCRIPTION
R/W
0x67
Right Channel Audio Effects Filter N5 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Page 1 / Register 38:
68
Right Channel Audio Effects Filter N5 Coefficient MSB Register
READ/
WRITE
深
D7-D0
Right Channel Audio Effects Filter N4 Coefficient LSB Register
技
Page 1 / Register 36:
有
限
BIT
Right Channel Audio Effects Filter N4 Coefficient MSB Register
,
Page 1 / Register 35:
Right Channel Audio Effects Filter N5 Coefficient LSB Register
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x5D
Right Channel Audio Effects Filter N5 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 1 / Register 39:
Right Channel Audio Effects Filter D1 Coefficient MSB Register
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x7D
Right Channel Audio Effects Filter D1 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Right Channel Audio Effects Filter D1 Coefficient LSB Register
9
Page 1 / Register 40:
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x83
Right Channel Audio Effects Filter D1 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
71
44
51
81
BIT
Right Channel Audio Effects Filter D2 Coefficient MSB Register
:
Page 1 / Register 41:
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x84
Right Channel Audio Effects Filter D2 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
85
,
QQ
BIT
READ/
WRITE
RESET
VALUE
D7-D0
R/W
0xEE
DESCRIPTION
Right Channel Audio Effects Filter D2 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
18
66
BIT
Right Channel Audio Effects Filter D2 Coefficient LSB Register
43
41
5
Page 1 / Register 42:
D7-D0
R/W
0x7D
DESCRIPTION
司
RESET
VALUE
Right Channel Audio Effects Filter D4 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
公
READ/
WRITE
D7-D0
R/W
RESET
VALUE
DESCRIPTION
0x83
Right Channel Audio Effects Filter D4 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
讯
科
READ/
WRITE
市
金
合
BIT
Page 1 / Register 45:
圳
BIT
Right Channel Audio Effects Filter D5 Coefficient MSB Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
R/W
0x84
Right Channel Audio Effects Filter D5 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
深
D7-D0
Right Channel Audio Effects Filter D4 Coefficient LSB Register
技
Page 1 / Register 44:
有
限
BIT
Right Channel Audio Effects Filter D4 Coefficient MSB Register
,
Page 1 / Register 43:
Page 1 / Register 46:
Right Channel Audio Effects Filter D5 Coefficient LSB Register
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0xEE
Right Channel Audio Effects Filter D5 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Submit Documentation Feedback
69
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 1 / Register 47:
Right Channel De-emphasis Filter N0 Coefficient MSB Register
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x39
Right Channel De-emphasis Filter N0 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Right Channel De-emphasis Filter N0 Coefficient LSB Register
9
Page 1 / Register 48:
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0x55
Right Channel De-emphasis Filter N0 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
71
44
51
81
BIT
Right Channel De-emphasis Filter N1 Coefficient MSB Register
:
Page 1 / Register 49:
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0xF3
Right Channel De-emphasis Filter N1 Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
85
,
QQ
BIT
READ/
WRITE
RESET
VALUE
D7-D0
R/W
0x2D
DESCRIPTION
Right Channel De-emphasis Filter N1 Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
18
66
BIT
Right Channel De-emphasis Filter N1 Coefficient LSB Register
43
41
5
Page 1 / Register 50:
D7-D0
R/W
0x53
DESCRIPTION
司
RESET
VALUE
Right Channel De-emphasis Filter A0 Coefficient MSB The 16-bit integer contained in the MSB
and LSB registers for this coefficient are interpreted as a 2’s complement integer, with possible
values ranging from –32768 to +32767.
公
READ/
WRITE
有
限
BIT
Right Channel De-emphasis Filter D1 Coefficient MSB Register
,
Page 1 / Register 51:
D7-D0
R/W
RESET
VALUE
讯
科
READ/
WRITE
0x7E
圳
BIT
市
金
合
BIT
DESCRIPTION
Right Channel De-emphasis Filter A0 Coefficient LSB The 16-bit integer contained in the MSB
and LSB registers for this coefficient are interpreted as a 2’s complement integer, with possible
values ranging from –32768 to +32767.
Page 1 / Register 53:
3-D Attenuation Coefficient MSB Register
READ/
WRITE
RESET
VALUE
DESCRIPTION
R/W
0x7F
3-D Attenuation Coefficient MSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
深
D7-D0
Right Channel De-emphasis Filter D1 Coefficient LSB Register
技
Page 1 / Register 52:
Page 1 / Register 54:
70
3-D Attenuation Coefficient LSB Register
BIT
READ/
WRITE
RESET
VALUE
DESCRIPTION
D7-D0
R/W
0xFF
3-D Attenuation Coefficient LSB
The 16-bit integer contained in the MSB and LSB registers for this coefficient are interpreted as a
2’s complement integer, with possible values ranging from –32768 to +32767.
Submit Documentation Feedback
TLV320AIC32
www.ti.com
SLAS479B – AUGUST 2005 – REVISED AUGUST 2006
Page 1 / Register 55–127:
READ/
WRITE
RESET
VALUE
D7-D0
R
0x00
DESCRIPTION
Reserved. Do not write to these registers.
深
圳
市
金
合
讯
科
技
有
限
公
司
,
18
66
43
41
5
85
,
QQ
:
71
44
51
81
9
BIT
Reserved Registers
Submit Documentation Feedback
71
PACKAGE OPTION ADDENDUM
www.ti.com
18-Jul-2006
PACKAGING INFORMATION
Orderable Device
Status (1)
Package
Type
Package
Drawing
Pins Package Eco Plan (2)
Qty
TLV320AIC32IRHBR
ACTIVE
QFN
RHB
32
3000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
TLV320AIC32IRHBRG4
ACTIVE
QFN
RHB
32
3000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
TLV320AIC32IRHBT
ACTIVE
QFN
RHB
32
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
TLV320AIC32IRHBTG4
ACTIVE
QFN
RHB
32
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
9
81
51
Level-2-260C-1 YEAR
44
(1)
MSL Peak Temp (3)
Lead/Ball Finish
85
,
QQ
:
71
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in
a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
,
18
66
43
41
5
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check
http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and
package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS
compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)
(3)
公
司
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder
temperature.
讯
科
技
有
限
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited
information may not be available for release.
深
圳
市
金
合
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.
Addendum-Page 1
讯
科
合
市
金
圳
深
限
有
技
:
QQ
85
,
43
41
5
18
66
,
司
公
9
81
51
44
71
讯
科
合
市
金
圳
深
限
有
技
:
QQ
85
,
43
41
5
18
66
,
司
公
9
81
51
44
71
讯
科
合
市
金
圳
深
限
有
技
:
QQ
85
,
43
41
5
18
66
,
司
公
9
81
51
44
71
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications,
enhancements, improvements, and other changes to its products and services at any time and to
discontinue any product or service without notice. Customers should obtain the latest relevant information
before placing orders and should verify that such information is current and complete. All products are sold
subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
51
81
9
TI warrants performance of its hardware products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent
TI deems necessary to support this warranty. Except where mandated by government requirements, testing
of all parameters of each product is not necessarily performed.
71
44
TI assumes no liability for applications assistance or customer product design. Customers are responsible
for their products and applications using TI components. To minimize the risks associated with customer
products and applications, customers should provide adequate design and operating safeguards.
43
41
5
85
,
QQ
:
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent
right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine,
or process in which TI products or services are used. Information published by TI regarding third-party
products or services does not constitute a license from TI to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or
other intellectual property of the third party, or a license from TI under the patents or other intellectual
property of TI.
18
66
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without
alteration and is accompanied by all associated warranties, conditions, limitations, and notices.
Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not
responsible or liable for such altered documentation.
司
,
Resale of TI products or services with statements different from or beyond the parameters stated by TI for
that product or service voids all express and any implied warranties for the associated TI product or service
and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
限
公
Following are URLs where you can obtain information on other Texas Instruments products and application
solutions:
有
Products
amplifier.ti.com
Audio
www.ti.com/audio
dataconverter.ti.com
Automotive
www.ti.com/automotive
dsp.ti.com
Broadband
www.ti.com/broadband
interface.ti.com
Digital Control
www.ti.com/digitalcontrol
logic.ti.com
Military
www.ti.com/military
Power Mgmt
power.ti.com
Optical Networking
www.ti.com/opticalnetwork
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
Low Power Wireless
www.ti.com/lpw
Telephony
www.ti.com/telephony
DSP
Interface
深
圳
市
金
合
Logic
讯
科
Data Converters
技
Amplifiers
Applications
Mailing Address:
Video & Imaging
www.ti.com/video
Wireless
www.ti.com/wireless
Texas Instruments
Post Office Box 655303 Dallas, Texas 75265
Copyright © 2007, Texas Instruments Incorporated
PACKAGE OPTION ADDENDUM
www.ti.com
18-Jul-2006
PACKAGING INFORMATION
Orderable Device
Status (1)
Package
Type
Package
Drawing
Pins Package Eco Plan (2)
Qty
TLV320AIC32IRHBR
ACTIVE
QFN
RHB
32
3000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
TLV320AIC32IRHBRG4
ACTIVE
QFN
RHB
32
3000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
TLV320AIC32IRHBT
ACTIVE
QFN
RHB
32
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
TLV320AIC32IRHBTG4
ACTIVE
QFN
RHB
32
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
9
81
51
Level-2-260C-1 YEAR
44
(1)
MSL Peak Temp (3)
Lead/Ball Finish
85
,
QQ
:
71
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in
a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
,
18
66
43
41
5
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check
http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and
package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS
compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)
(3)
公
司
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder
temperature.
讯
科
技
有
限
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited
information may not be available for release.
深
圳
市
金
合
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.
Addendum-Page 1
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements,
improvements, and other changes to its products and services at any time and to discontinue any product or service without notice.
Customers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
81
9
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s
standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this
warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily
performed.
51
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should
provide adequate design and operating safeguards.
:
71
44
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask
work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services
are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such
products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under
the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
85
,
QQ
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an
unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service
voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business
practice. TI is not responsible or liable for any such statements.
18
66
43
41
5
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would
reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement
specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications
of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related
requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any
applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its
representatives against any damages arising out of the use of TI products in such safety-critical applications.
司
,
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is
solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in
connection with such use.
限
公
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products
are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any
non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
有
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
技
Products
Applications
amplifier.ti.com
Audio
www.ti.com/audio
dataconverter.ti.com
Automotive
www.ti.com/automotive
dsp.ti.com
Broadband
www.ti.com/broadband
interface.ti.com
Digital Control
www.ti.com/digitalcontrol
logic.ti.com
Military
www.ti.com/military
Power Mgmt
power.ti.com
Optical Networking
www.ti.com/opticalnetwork
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
www.ti.com/lpw
Telephony
www.ti.com/telephony
Video & Imaging
www.ti.com/video
Wireless
www.ti.com/wireless
Data Converters
Interface
圳
市
金
Logic
合
DSP
深
Low Power
Wireless
讯
科
Amplifiers
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2007, Texas Instruments Incorporated
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements,
improvements, and other changes to its products and services at any time and to discontinue any product or service without notice.
Customers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
81
9
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s
standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this
warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily
performed.
51
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should
provide adequate design and operating safeguards.
:
71
44
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask
work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services
are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such
products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under
the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
85
,
QQ
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an
unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service
voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business
practice. TI is not responsible or liable for any such statements.
18
66
43
41
5
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would
reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement
specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications
of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related
requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any
applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its
representatives against any damages arising out of the use of TI products in such safety-critical applications.
司
,
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is
solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in
connection with such use.
限
公
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products
are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any
non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
有
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
技
Products
Applications
amplifier.ti.com
Audio
www.ti.com/audio
dataconverter.ti.com
Automotive
www.ti.com/automotive
dsp.ti.com
Broadband
www.ti.com/broadband
interface.ti.com
Digital Control
www.ti.com/digitalcontrol
logic.ti.com
Military
www.ti.com/military
Power Mgmt
power.ti.com
Optical Networking
www.ti.com/opticalnetwork
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
www.ti.com/lpw
Telephony
www.ti.com/telephony
Video & Imaging
www.ti.com/video
Wireless
www.ti.com/wireless
Data Converters
Interface
圳
市
金
Logic
合
DSP
深
Low Power
Wireless
讯
科
Amplifiers
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2007, Texas Instruments Incorporated
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements,
improvements, and other changes to its products and services at any time and to discontinue any product or service without notice.
Customers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
81
9
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s
standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this
warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily
performed.
51
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should
provide adequate design and operating safeguards.
:
71
44
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask
work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services
are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such
products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under
the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
85
,
QQ
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an
unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service
voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business
practice. TI is not responsible or liable for any such statements.
18
66
43
41
5
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would
reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement
specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications
of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related
requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any
applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its
representatives against any damages arising out of the use of TI products in such safety-critical applications.
司
,
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is
solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in
connection with such use.
限
公
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products
are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any
non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
有
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
技
Products
Applications
amplifier.ti.com
Audio
www.ti.com/audio
dataconverter.ti.com
Automotive
www.ti.com/automotive
dsp.ti.com
Broadband
www.ti.com/broadband
interface.ti.com
Digital Control
www.ti.com/digitalcontrol
logic.ti.com
Military
www.ti.com/military
Power Mgmt
power.ti.com
Optical Networking
www.ti.com/opticalnetwork
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
www.ti.com/lpw
Telephony
www.ti.com/telephony
Video & Imaging
www.ti.com/video
Wireless
www.ti.com/wireless
Data Converters
Interface
圳
市
金
Logic
合
DSP
深
Low Power
Wireless
讯
科
Amplifiers
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2007, Texas Instruments Incorporated
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements,
improvements, and other changes to its products and services at any time and to discontinue any product or service without notice.
Customers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
81
9
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s
standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this
warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily
performed.
51
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should
provide adequate design and operating safeguards.
:
71
44
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask
work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services
are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such
products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under
the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
85
,
QQ
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an
unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service
voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business
practice. TI is not responsible or liable for any such statements.
18
66
43
41
5
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would
reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement
specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications
of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related
requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any
applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its
representatives against any damages arising out of the use of TI products in such safety-critical applications.
司
,
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is
solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in
connection with such use.
限
公
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products
are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any
non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
有
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
技
Products
Applications
amplifier.ti.com
Audio
www.ti.com/audio
dataconverter.ti.com
Automotive
www.ti.com/automotive
dsp.ti.com
Broadband
www.ti.com/broadband
interface.ti.com
Digital Control
www.ti.com/digitalcontrol
logic.ti.com
Military
www.ti.com/military
Power Mgmt
power.ti.com
Optical Networking
www.ti.com/opticalnetwork
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
www.ti.com/lpw
Telephony
www.ti.com/telephony
Video & Imaging
www.ti.com/video
Wireless
www.ti.com/wireless
Data Converters
Interface
圳
市
金
Logic
合
DSP
深
Low Power
Wireless
讯
科
Amplifiers
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2007, Texas Instruments Incorporated
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements,
improvements, and other changes to its products and services at any time and to discontinue any product or service without notice.
Customers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
81
9
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s
standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this
warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily
performed.
51
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should
provide adequate design and operating safeguards.
:
71
44
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask
work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services
are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such
products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under
the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
85
,
QQ
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an
unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service
voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business
practice. TI is not responsible or liable for any such statements.
18
66
43
41
5
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would
reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement
specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications
of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related
requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any
applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its
representatives against any damages arising out of the use of TI products in such safety-critical applications.
司
,
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is
solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in
connection with such use.
限
公
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products
are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any
non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
有
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
技
Products
Applications
amplifier.ti.com
Audio
www.ti.com/audio
dataconverter.ti.com
Automotive
www.ti.com/automotive
dsp.ti.com
Broadband
www.ti.com/broadband
interface.ti.com
Digital Control
www.ti.com/digitalcontrol
logic.ti.com
Military
www.ti.com/military
Power Mgmt
power.ti.com
Optical Networking
www.ti.com/opticalnetwork
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
www.ti.com/lpw
Telephony
www.ti.com/telephony
Video & Imaging
www.ti.com/video
Wireless
www.ti.com/wireless
Data Converters
Interface
圳
市
金
Logic
合
DSP
深
Low Power
Wireless
讯
科
Amplifiers
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2007, Texas Instruments Incorporated
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements,
improvements, and other changes to its products and services at any time and to discontinue any product or service without notice.
Customers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
81
9
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s
standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this
warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily
performed.
51
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should
provide adequate design and operating safeguards.
:
71
44
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask
work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services
are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such
products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under
the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
85
,
QQ
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an
unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service
voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business
practice. TI is not responsible or liable for any such statements.
18
66
43
41
5
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would
reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement
specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications
of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related
requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any
applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its
representatives against any damages arising out of the use of TI products in such safety-critical applications.
司
,
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is
solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in
connection with such use.
限
公
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products
are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any
non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
有
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
技
Products
Applications
amplifier.ti.com
Audio
www.ti.com/audio
dataconverter.ti.com
Automotive
www.ti.com/automotive
dsp.ti.com
Broadband
www.ti.com/broadband
interface.ti.com
Digital Control
www.ti.com/digitalcontrol
logic.ti.com
Military
www.ti.com/military
Power Mgmt
power.ti.com
Optical Networking
www.ti.com/opticalnetwork
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
www.ti.com/lpw
Telephony
www.ti.com/telephony
Video & Imaging
www.ti.com/video
Wireless
www.ti.com/wireless
Data Converters
Interface
圳
市
金
Logic
合
DSP
深
Low Power
Wireless
讯
科
Amplifiers
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2007, Texas Instruments Incorporated
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements,
improvements, and other changes to its products and services at any time and to discontinue any product or service without notice.
Customers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
81
9
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s
standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this
warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily
performed.
51
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should
provide adequate design and operating safeguards.
:
71
44
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask
work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services
are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such
products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under
the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
85
,
QQ
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an
unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service
voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business
practice. TI is not responsible or liable for any such statements.
18
66
43
41
5
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would
reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement
specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications
of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related
requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any
applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its
representatives against any damages arising out of the use of TI products in such safety-critical applications.
司
,
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is
solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in
connection with such use.
限
公
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products
are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any
non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
有
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
技
Products
Applications
amplifier.ti.com
Audio
www.ti.com/audio
dataconverter.ti.com
Automotive
www.ti.com/automotive
dsp.ti.com
Broadband
www.ti.com/broadband
interface.ti.com
Digital Control
www.ti.com/digitalcontrol
logic.ti.com
Military
www.ti.com/military
Power Mgmt
power.ti.com
Optical Networking
www.ti.com/opticalnetwork
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
www.ti.com/lpw
Telephony
www.ti.com/telephony
Video & Imaging
www.ti.com/video
Wireless
www.ti.com/wireless
Data Converters
Interface
圳
市
金
Logic
合
DSP
深
Low Power
Wireless
讯
科
Amplifiers
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2007, Texas Instruments Incorporated
PACKAGE OPTION ADDENDUM
www.ti.com
18-Jul-2006
PACKAGING INFORMATION
Orderable Device
Status (1)
Package
Type
Package
Drawing
Pins Package Eco Plan (2)
Qty
TLV320AIC32IRHBR
ACTIVE
QFN
RHB
32
3000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
TLV320AIC32IRHBRG4
ACTIVE
QFN
RHB
32
3000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
TLV320AIC32IRHBT
ACTIVE
QFN
RHB
32
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-2-260C-1 YEAR
TLV320AIC32IRHBTG4
ACTIVE
QFN
RHB
32
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
9
81
51
Level-2-260C-1 YEAR
44
(1)
MSL Peak Temp (3)
Lead/Ball Finish
85
,
QQ
:
71
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in
a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
,
18
66
43
41
5
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check
http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and
package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS
compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)
(3)
公
司
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder
temperature.
讯
科
技
有
限
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited
information may not be available for release.
深
圳
市
金
合
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.
Addendum-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
深
圳
市
金
合
讯
科
技
有
限
公
司
,
18
66
43
41
5
85
,
QQ
:
71
44
51
81
9
17-May-2007
TAPE AND REEL INFORMATION
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
17-May-2007
Device
Package Pins
Site
Reel
Diameter
(mm)
Reel
Width
(mm)
A0 (mm)
B0 (mm)
K0 (mm)
P1
(mm)
W
Pin1
(mm) Quadrant
RHB
32
TAI
330
12
5.3
5.3
1.5
8
12
PKGORN
T2TR-MS
P
TLV320AIC32IRHBT
RHB
32
TAI
330
12
5.3
5.3
1.5
8
12
PKGORN
T2TR-MS
P
司
,
18
66
43
41
5
85
,
QQ
:
71
44
51
81
9
TLV320AIC32IRHBR
TLV320AIC32IRHBR
RHB
TLV320AIC32IRHBT
RHB
Site
Length (mm)
Width (mm)
Height (mm)
32
TAI
407.0
336.6
97.0
32
TAI
407.0
336.6
97.0
深
圳
市
金
合
讯
科
技
Pins
限
Package
有
Device
公
TAPE AND REEL BOX INFORMATION
Pack Materials-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
深
圳
市
金
合
讯
科
技
有
限
公
司
,
18
66
43
41
5
85
,
QQ
:
71
44
51
81
9
17-May-2007
Pack Materials-Page 3
讯
科
合
市
金
圳
深
限
有
技
:
QQ
85
,
43
41
5
18
66
,
司
公
9
81
51
44
71
讯
科
合
市
金
圳
深
限
有
技
:
QQ
85
,
43
41
5
18
66
,
司
公
9
81
51
44
71
讯
科
合
市
金
圳
深
限
有
技
:
QQ
85
,
43
41
5
18
66
,
司
公
9
81
51
44
71
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements,
improvements, and other changes to its products and services at any time and to discontinue any product or service without notice.
Customers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
81
9
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s
standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this
warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily
performed.
51
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should
provide adequate design and operating safeguards.
:
71
44
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask
work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services
are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such
products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under
the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
85
,
QQ
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an
unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service
voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business
practice. TI is not responsible or liable for any such statements.
18
66
43
41
5
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would
reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement
specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications
of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related
requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any
applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its
representatives against any damages arising out of the use of TI products in such safety-critical applications.
司
,
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is
solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in
connection with such use.
限
公
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products
are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any
non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
有
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
技
Products
Applications
amplifier.ti.com
Audio
www.ti.com/audio
dataconverter.ti.com
Automotive
www.ti.com/automotive
dsp.ti.com
Broadband
www.ti.com/broadband
interface.ti.com
Digital Control
www.ti.com/digitalcontrol
logic.ti.com
Military
www.ti.com/military
Power Mgmt
power.ti.com
Optical Networking
www.ti.com/opticalnetwork
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
RFID
www.ti-rfid.com
Telephony
www.ti.com/telephony
Low Power
Wireless
www.ti.com/lpw
Video & Imaging
www.ti.com/video
Wireless
www.ti.com/wireless
Data Converters
Interface
深
圳
市
金
Logic
合
DSP
讯
科
Amplifiers
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2007, Texas Instruments Incorporated