1 MHz to 2.7 GHz RF Gain Block AD8354 Data Sheet FUNCTIONAL BLOCK DIAGRAM Fixed gain of 20 dB Operational frequency of 1 MHz to 2.7 GHz Linear output power up to 4 dBm Input/output internally matched to 50 Ω Temperature and power supply stable Noise figure: 4.2 dB Power supply: 3 V or 5 V BIAS AND VREF INPT COM1 APPLICATIONS VPOS VOUT AD8354 COM2 02722-001 FEATURES Figure 1. VCO buffers General Tx/Rx amplification Power amplifier predrivers Low power antenna drivers GENERAL DESCRIPTION The AD8354 is a broadband, fixed-gain, linear amplifier that operates at frequencies from 1 MHz up to 2.7 GHz. It is intended for use in a wide variety of wireless devices, including cellular, broadband, CATV, and LMDS/MMDS applications. The noise figure is 4.2 dB at 900 MHz. The reverse isolation (S12) is −33 dB at 900 MHz. By taking advantage of ADI’s high performance, complementary Si bipolar process, these gain blocks provide excellent stability over process, temperature, and power supply. This amplifier is single-ended and internally matched to 50 Ω with a return loss of greater than 10 dB over the full operating frequency range. The AD8354 can also operate with a 5 V power supply; in which case, no external inductor is required. Under these conditions, the AD8354 delivers 4.88 dBm with 20 dB of gain at 900 MHz. The dc supply current is 26 mA. At 900 MHz, the OIP3 is greater than 19 dBm; at 2.7 GHz, the OIP3 is 15 dBm. The noise figure is 4.4 dB at 900 MHz. The reverse isolation (S12) is −33 dB. The AD8354 provides linear output power of nearly 4.3 dBm with 20 dB of gain at 900 MHz when biased at 3 V and an external RF choke is connected between the power supply and the output pin. The dc supply current is 24 mA. At 900 MHz, the output third-order intercept (OIP3) is greater than 18 dBm; at 2.7 GHz, the OIP3 is 14 dBm. The AD8354 is fabricated on ADI’s proprietary, high performance, 25 GHz, Si complementary, bipolar IC process. The AD8354 is available in a chip scale package that uses an exposed paddle for excellent thermal impedance and low impedance electrical connection to ground. It operates over a −40°C to +85°C temperature range, and an evaluation board is also available. Rev. E Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2002–2013 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com AD8354 Data Sheet TABLE OF CONTENTS Features .............................................................................................. 1 Typical Performance Characteristics ..............................................7 Applications ....................................................................................... 1 Theory of Operation ...................................................................... 13 Functional Block Diagram .............................................................. 1 Basic Connections ...................................................................... 13 General Description ......................................................................... 1 Applications Information .............................................................. 14 Revision History ............................................................................... 2 Low Frequency Applications Below 100 MHz ........................... 14 Specifications..................................................................................... 3 Evaluation Board ............................................................................ 15 Absolute Maximum Ratings ............................................................ 5 Outline Dimensions ....................................................................... 16 ESD Caution .................................................................................. 5 Ordering Guide .......................................................................... 16 Pin Configuration and Function Descriptions ............................. 6 REVISION HISTORY 11/13—Rev. D to Rev. E Changes to Figure 2 .......................................................................... 6 Added Figure 35, Renumbered Sequentially .............................. 12 Added Exposed Pad Notation to Outline Dimensions ............. 16 Changes to Ordering Guide .......................................................... 16 3/09—Rev. C to Rev. D Changes to Lead Temperature (Soldering, 60 sec) Parameter, Table 3 ................................................................................................ 5 Changes to Ordering Guide .......................................................... 16 12/05—Rev. B to Rev. C Changes to Table 1 ............................................................................ 3 Changes to Table 2 ............................................................................ 4 Moved Figure 39 to Page 15; Renumbered Sequentially ........... 15 Changes to Ordering Guide .......................................................... 16 8/05—Rev. A to Rev. B Updated Format .................................................................. Universal Changes to Product Title, Features, and General Description ....1 Changes to Basic Connections Section ....................................... 13 Added Low Frequency Applications Below 100 MHz Section 14 Changes to Ordering Guide .......................................................... 16 Updated Outline Dimensions ....................................................... 16 6/02—Rev. 0 to Rev. A Changes to Ordering Guide .............................................................4 Replaced TPC 34 ............................................................................ 10 Updated Outline Dimensions ....................................................... 13 2/02—Revision 0: Initial Version Rev. E | Page 2 of 16 Data Sheet AD8354 SPECIFICATIONS VS = 3 V, TA = 25°C, 100 nH external inductor between VOUT and VPOS, ZO = 50 Ω, unless otherwise noted. Table 1. Parameter OVERALL FUNCTION Frequency Range Gain Delta Gain Gain Supply Sensitivity Reverse Isolation (S12) RF INPUT INTERFACE Input Return Loss RF OUTPUT INTERFACE Output Compression Point Delta Compression Point Output Return Loss DISTORTION/NOISE Output Third-Order Intercept Output Second-Order Intercept Noise Figure POWER INTERFACE Supply Voltage Total Supply Current Supply Voltage Sensitivity Temperature Sensitivity Conditions Min Typ 1 Max Unit 2700 f = 900 MHz f = 1.9 GHz f = 2.7 GHz f = 900 MHz, −40°C ≤ TA ≤ +85°C f = 1.9 GHz, −40°C ≤ TA ≤ +85°C f = 2.7 GHz, −40°C ≤ TA ≤ +85°C VPOS ± 10%, f = 900 MHz f = 1.9 GHz f = 2.7 GHz f = 900 MHz f = 1.9 GHz f = 2.7 GHz Pin INPT f = 900 MHz f = 1.9 GHz f = 2.7 GHz Pin VOUT f = 900 MHz, 1 dB compression f = 1.9 GHz f = 2.7 GHz f = 900 MHz, −40°C ≤ TA ≤ +85°C f = 1.9 GHz, −40°C ≤ TA ≤ +85°C f = 2.7 GHz, −40°C ≤ TA ≤ +85°C f = 900 MHz f = 1.9 GHz f = 2.7 GHz 19.5 18.6 17.1 −0.97 −1.05 −1.33 0.54 0.37 0.2 −33.5 −38 −32.9 MHz dB dB dB dB dB dB dB/V dB/V dB/V dB dB dB 24.4 23 12.7 dB dB dB 4.6 3.7 2.7 0.7 0.7 0.8 23.6 16.5 14.6 dBm dBm dBm dB dB dB dB dB dB f = 900 MHz, ∆f = 1 MHz, PIN = −28 dBm f = 1.9 GHz, ∆f = 1 MHz, PIN = −28 dBm f = 2.7 GHz, ∆f = 1 MHz, PIN = −28 dBm f = 900 MHz, ∆f = 1 MHz, PIN = −28 dBm f = 900 MHz f = 1.9 GHz f = 2.7 GHz Pin VPOS 19 16 14.2 29.7 4.2 4.8 5.4 dBm dBm dBm dBm dB dB dB 2.7 16 −40°C ≤ TA ≤ +85°C Rev. E | Page 3 of 16 3 23 6.2 33 3.3 31 V mA mA/V µA/°C AD8354 Data Sheet VS = 5 V, TA = 25°C, no external inductor between VOUT and VPOS, ZO = 50 Ω, unless otherwise noted. Table 2. Parameter OVERALL FUNCTION Frequency Range Gain Delta Gain Gain Supply Sensitivity Reverse Isolation (S12) RF INPUT INTERFACE Input Return Loss RF OUTPUT INTERFACE Output Compression Point Delta Compression Point Output Return Loss DISTORTION/NOISE Output Third-Order Intercept Output Second-Order Intercept Noise Figure POWER INTERFACE Supply Voltage Total Supply Current Supply Voltage Sensitivity Temperature Sensitivity Conditions Min Typ 1 Max Unit 2700 f = 900 MHz f = 1.9 GHz f = 2.7 GHz f = 900 MHz, −40°C ≤ TA ≤ +85°C f = 1.9 GHz, −40°C ≤ TA ≤ +85°C f = 2.7 GHz, −40°C ≤ TA ≤ +85°C VPOS ± 10%, f = 900 MHz f = 1.9 GHz f = 2.7 GHz f = 900 MHz f = 1.9 GHz f = 2.7 GHz Pin INPT f = 900 MHz f = 1.9 GHz f = 2.7 GHz Pin VOUT f = 900 MHz f = 1.9 GHz f = 2.7 GHz f = 900 MHz, −40°C ≤ TA ≤ +85°C f = 1.9 GHz, −40°C ≤ TA ≤ +85°C f = 2.7 GHz, −40°C ≤ TA ≤ +85°C f = 900 MHz f = 1.9 GHz f = 2.7 GHz 19.5 18.7 17.3 −0.93 −0.99 −1.21 0.32 0.21 0.08 −33.5 −37.6 −32.9 MHz dB dB dB dB dB dB dB/V dB/V dB/V dB dB dB 24.4 23.9 13.5 dB dB dB 4.8 4.6 3.6 0.37 −0.14 −0.05 23.7 22.5 17.6 dBm dBm dBm dB dB dB dB dB dB f = 900 MHz, ∆f = 50 MHz, PIN = −30 dBm f = 1.9 GHz, ∆f = 50 MHz, PIN = −30 dBm f = 2.7 GHz, ∆f = 50 MHz, PIN = −30 dBm f = 900 MHz, ∆f = 1 MHz, PIN = −28 dBm f = 900 MHz f = 1.9 GHz f = 2.7 GHz Pin VPOS 19.3 17.3 15.3 28.7 4.4 5 5.6 dBm dBm dBm dBm dB dB dB 4.5 17 TA = 27°C −40°C ≤ TA ≤ +85°C Rev. E | Page 4 of 16 5 25 4 28 5.5 34 V mA mA/V µA/°C Data Sheet AD8354 ABSOLUTE MAXIMUM RATINGS Table 3. Parameter Supply Voltage, VPOS Input Power (re: 50 Ω) Equivalent Voltage Internal Power Dissipation Paddle Not Soldered Paddle Soldered θJA (Paddle Soldered) θJA (Paddle Not Soldered) Maximum Junction Temperature Operating Temperature Range Storage Temperature Range Lead Temperature (Soldering, 60 sec) AD8354ACP (Non-RoHS Compliant) AD8354ACPZ (RoHS Compliant) Rating 5.5 V 10 dBm 700 mV rms 325 mW 812 mW 80°C/W 200°C/W 150°C −40°C to +85°C −65°C to +150°C Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ESD CAUTION 240°C 260°C Rev. E | Page 5 of 16 AD8354 Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS 8 COM1 COM1 1 INPT 3 COM2 4 AD8354 TOP VIEW 7 VOUT 6 VPOS 5 COM2 NOTES 1. NC = NO CONNECT. 2. THE EXPOSED PAD MUST BE CONNECTED TO A LOW IMPEDANCE GROUND PAD. 02722-041 NC 2 Figure 2. Pin Configuration Table 4. Pin Function Descriptions Pin No. 1, 8 2 3 4, 5 6 7 Mnemonic COM1 NC INPT COM2 VPOS VOUT Description Device Common. Connect to low impedance ground. No Connection. RF Input Connection. Must be ac-coupled. Device Common. Connect to low impedance ground. Positive Supply Voltage. RF Output Connection. Must be ac-coupled. Rev. E | Page 6 of 16 Data Sheet AD8354 TYPICAL PERFORMANCE CHARACTERISTICS 90 90 120 60 150 150 30 180 330 0 330 210 02722-002 300 240 30 180 0 210 60 300 240 270 02722-005 120 270 Figure 3. S11 vs. Frequency, VS = 3 V, TA = 25°C, 100 MHz ≤ f ≤ 3 GHz Figure 6. S22 vs. Frequency, VS = 3 V, TA = 25°C, 100 MHz ≤ f ≤ 3 GHz 25 25 GAIN AT 3.3V 20 GAIN AT –40°C 20 GAIN AT 3.0V GAIN (dB) 10 5 GAIN AT +25°C GAIN AT +85°C 10 0 500 1000 1500 2000 FREQUENCY (MHz) 2500 3000 02722-003 5 0 0 500 1000 1500 2000 2500 3000 Figure 7. Gain vs. Frequency, VS = 3 V, TA = −40°C, +25°C, and +85°C 0 0 –5 –5 REVERSE ISOLATION (dB) –10 –15 –20 –25 –30 0 FREQUENCY (MHz) Figure 4. Gain vs. Frequency, VS = 2.7 V, 3 V, and 3.3 V, TA = 25°C REVERSE ISOLATION (dB) 15 02722-006 GAIN (dB) GAIN AT 2.7V 15 S12 AT 3.3V –10 –15 –20 –25 S12 AT –40°C –30 S12 AT +25°C S12 AT 2.7V 0 500 S12 AT 3.0V 1000 1500 2000 FREQUENCY (MHz) 2500 3000 Figure 5. Reverse Isolation vs. Frequency, VS = 2.7 V, 3 V, and 3.3 V, TA = 25°C S12 AT +85°C –40 02722-004 –40 0 500 1500 2000 1000 FREQUENCY (MHz) 2500 3000 02722-007 –35 –35 Figure 8. Reverse Isolation vs. Frequency, VS = 3 V, TA = −40°C, +25°C, and +85°C Rev. E | Page 7 of 16 AD8354 Data Sheet 7 6 P1dB AT +85°C 6 5 P1dB AT 3.3V 5 4 P1dB (dBm) P1dB (dBm) 4 3 P1dB (dBm) P1dB AT 3.0V 2 P1dB AT +25°C 3 P1dB AT –40°C 2 P1dB AT 2.7V 1 1 0 500 1000 1500 2000 2500 3000 0 0 500 1000 FREQUENCY (MHz) 2500 3000 Figure 12. P1dB vs. Frequency, VS = 3 V, TA = −40°C, +25°C, and +85°C 50 50 45 45 40 40 35 35 30 30 PERCENT 25 20 25 20 15 15 5 5 2.6 2.7 2.8 2.9 3.0 3.1 3.2 3.3 3.4 3.5 3.6 3.7 3.8 OUTPUT 1dB COMPRESSION POINT (dBm) 0 14.4 02722-009 0 2.5 14.6 14.8 15.0 15.2 15.4 OIP3 (dBm) 15.6 15.8 16.0 02722-012 10 10 Figure 13. Distribution of OIP3, VS = 3 V, TA = 25°C, f = 2.2 GHz Figure 10. Distribution of P1dB, VS = 3 V, TA = 25°C, f = 2.2 GHz 22 22 OIP3 AT 3.3V 20 18 18 OIP3 (dBm) 20 16 OIP3 AT 3.0V 14 OIP3 AT +25°C 16 OIP3 AT +85°C 14 OIP3 AT 2.7V 12 12 10 0 500 1000 1500 2000 2500 3000 02722-010 OIP3 AT –40°C 10 0 500 1000 1500 2000 2500 3000 FREQUENCY (MHz) FREQUENCY (MHz) Figure 11. OIP3 vs. Frequency, VS = 2.7 V, 3 V, and 3.3 V, TA = 25°C Figure 14. OIP3 vs. Frequency, VS = 3 V, TA = −40°C, +25°C, and +85°C Rev. E | Page 8 of 16 02722-013 PERCENTAGE 2000 FREQUENCY (MHz) Figure 9. P1dB vs. Frequency, VS = 2.7 V, 3 V, and 3.3 V, TA = 25°C OIP3 (dBm) 1500 02722-011 –1 02722-008 0 Data Sheet AD8354 6.5 6.0 5.8 6.0 5.4 5.2 5.0 5.5 NOISE FIGURE (dB) NOISE FIGURE (dB) 5.6 NF AT 3.0V 4.8 NF AT 3.3V 4.6 5.0 NF AT +85°C 4.5 NF AT +25°C 4.0 NF AT –40°C 4.4 02722-017 3.5 4.2 NF AT 2.7V 0 500 1000 1500 2500 2000 3000 FREQUENCY (MHz) 3.0 02722-014 4.0 Figure 15. Noise Figure vs. Frequency, VS = 2.7 V, 3 V, and 3.3 V, TA = 25°C 0 1000 2000 1500 FREQUENCY (MHz) 500 2500 3000 Figure 18. Noise Figure vs. Frequency, VS = 3 V, TA = −40°C, +25°C, and +85°C 40 30 IS AT 3.3V 35 25 SUPPLY CURRENT (mA) 30 PERCENTAGE 25 20 15 10 20 IS AT 2.7V IS AT 3.0V 15 10 5 NOISE FIGURE (dB) 0 –60 02722-015 0 4.70 4.75 4.80 4.85 4.90 4.95 5.00 5.05 5.10 5.15 5.20 5.25 Figure 16. Distribution of Noise Figure, VS = 3 V, TA = 25°C, f = 2.2 GHz 02722-018 5 –40 60 80 100 90 120 60 150 30 0 180 270 0 330 210 02722-016 300 30 180 330 210 60 300 240 270 Figure 20. S22 vs. Frequency, VS = 5 V, TA = 25°C, 100 MHz ≤ f ≤ 3 GHz Figure 17. S11 vs. Frequency, VS = 5 V, TA = 25°C, 100 MHz ≤ f ≤ 3 GHz Rev. E | Page 9 of 16 02722-019 150 240 0 20 40 TEMPERATURE (°C) Figure 19. Supply Current vs. Temperature, VS = 2.7 V, 3 V, and 3.3 V 90 120 –20 AD8354 Data Sheet 25 25 GAIN AT –40°C � GAIN AT 5.5V 20 GAIN AT 5.0V 15 GAIN AT 4.5V GAIN (dB) GAIN (dB) 20 10 15 � GAIN AT +25°C 10 GAIN AT +85°C 5 0 0 500 1000 1500 2000 2500 02722-023 02722-020 5 0 3000 0 500 1000 FREQUENCY (MHz) 0 0 –5 –5 –10 –10 2500 3000 –20 S12 AT 4.5V S12 AT 5.5V –30 –35 –15 –20 S12 AT –40°C –25 S12 AT +85°C S12 AT +25°C –30 02722-024 –15 S12 AT 5.0V 2000 Figure 24. Gain vs. Frequency, VS = 5 V, TA = −40°C, +25°C, and +85°C REVERSE ISOLATION (dB) REVERSE ISOLATION (dB) Figure 21. Gain vs. Frequency, VS = 4.5 V, 5 V, and 5.5 V, TA = 25°C –25 1500 FREQUENCY (MHz) –40 0 500 1000 1500 2000 FREQUENCY (MHz) 2500 3000 02722-021 –35 –40 0 500 1000 1500 2000 2500 3000 FREQUENCY (MHz) Figure 22. Reverse Isolation vs. Frequency, VS = 4.5 V, 5 V, and 5.5 V, TA = 25°C Figure 25. Reverse Isolation vs. Frequency, VS = 5 V, TA = −40°C, +25°C, and +85°C 6 7 P1dB AT +85°C 6 P1dB AT 5.5V 5 5 P1dB AT –40°C P1dB (dBm) 4 P1dB AT 5.0V 3 P1dB AT 4.5V P1dB AT +25°C 3 2 2 0 0 500 1000 1500 2000 FREQUENCY (MHz) 2500 02722-025 1 1 02722-022 P1dB (dBm) 4 0 3000 0 500 1000 1500 2000 2500 3000 FREQUENCY (MHz) Figure 26. P1dB vs. Frequency, VS = 5 V, TA = –40°C, +25°C, and +85°C Figure 23. P1dB vs. Frequency, VS = 4.5 V, 5 V, and 5.5 V, TA = 25°C Rev. E | Page 10 of 16 Data Sheet AD8354 35 50 45 30 40 25 PERCENTAGE PERCENTAGE 35 30 25 20 15 20 15 10 10 02722-029 5 02722-026 5 0 16.0 16.1 16.2 16.3 16.4 16.5 16.6 16.7 16.8 16.9 17.0 17.1 17.2 OIP3 (dBm) 0 3.95 4.00 4.05 4.10 4.15 4.20 4.25 4.30 4.35 4.40 4.45 4.50 OUTPUT 1dB COMPRESSION POINT (dBm) Figure 27. Distribution of P1dB, VS = 5 V, TA = 25°C, f = 2.2 GHz Figure 30. Distribution of OIP3, VS = 5 V, TA = 25°C, f = 2.2 GHz 22 22 OIP3 AT –40°C 18 18 16 OIP3 AT 5.0V OIP3 AT 4.5V OIP3 AT +25°C 16 14 14 12 12 10 0 500 1000 1500 2000 2500 OIP3 AT +85°C 02722-030 OIP3 (dBm) 20 02722-027 OIP3 (dBm) OIP3 AT 5.5V 20 10 3000 0 500 FREQUENCY (MHz) 1000 1500 2000 2500 3000 FREQUENCY (MHz) Figure 31. OIP3 vs. Frequency, VS = 5 V, TA = –40°C, +25°C, and +85°C Figure 28. OIP3 vs. Frequency, VS = 4.5 V, 5 V, and 5.5 V, TA = 25°C 7.5 7.0 7.0 6.5 NOISE FIGURE (dB) 6.0 5.5 NF AT 5.5V 5.0 6.0 5.5 5.0 NF AT +85°C 4.5 NF AT +25°C 4.0 NF AT 4.5V NF AT 5.0V 4.0 0 500 1000 1500 2000 2500 02722-031 4.5 02722-028 NOISE FIGURE (dB) 6.5 NF AT –40°C 3.5 3.0 0 3000 500 1000 1500 2000 2500 3000 FREQUENCY (MHz) FREQUENCY (MHz) Figure 29. Noise Figure vs. Frequency, VS = 4.5 V, 5 V, and 5.5 V, TA = 25°C Figure 32. Noise Figure vs. Frequency, VS = 5 V, TA = –40°C, +25°C, and +85°C Rev. E | Page 11 of 16 AD8354 Data Sheet 40 15 20 10 19 5 18 0 17 –5 16 –10 15 35 20 15 GAIN (dB) 25 POUT (dBm) PERCENTAGE 30 0 4.5 02722-032 5 4.6 4.7 4.8 4.9 5.0 5.1 5.2 NOISE FIGURE (dB) 5.3 5.4 5.5 –15 –15 –10 –5 0 Figure 36. Output Power and Gain vs. Input Power, VS = 3 V, TA = 25°C, f = 900 MHz IS AT 5.5V 15 20 10 19 5 18 0 17 –5 16 –10 15 IS AT 4.5V 20 IS AT 5.0V 15 GAIN (dB) 25 POUT (dBm) 10 0 –60 02722-033 5 –40 –20 0 20 40 60 80 –15 –30 100 Figure 34. Supply Current vs. Temperature, VS = 4.5 V, 5 V, and 5.5 V IS AT 5V, +85°C IS AT 3V, +85°C 26 24 22 IS AT 5V, +25°C IS AT 3V, +25°C IS AT 5V, –40°C IS AT 3V, –40°C 20 –8 –6 –4 –2 0 2 4 POUT (dBm) 6 02722-135 18 16 –10 –15 –10 –5 0 14 Figure 37. Output Power and Gain vs. Input Power, VS = 5 V, TA = 25°C, f = 900 MHz 32 28 –20 PIN (dBm) TEMPERATURE (°C) 30 –25 02722-035 SUPPLY CURRENT (mA) –20 PIN (dBm) 35 SUPPLY CURRENT (mA) –25 5.6 Figure 33. Distribution of Noise Figure, VS = 5 V, TA = 25°C, f = 2.2 GHz 30 14 –30 02722-034 10 Figure 35. Supply Current vs. POUT and Temperature, VS = 5 V Rev. E | Page 12 of 17 Data Sheet AD8354 THEORY OF OPERATION The AD8354 is a 2-stage, feedback amplifier employing both shunt-series and shunt-shunt feedback. The first stage is degenerated and resistively loaded and provides approximately 10 dB of gain. The second stage is a PNP-NPN Darlington output stage, which provides another 10 dB of gain. Seriesshunt feedback from the emitter of the output transistor sets the input impedance to 50 Ω over a broad frequency range. Shuntshunt feedback from the amplifier output to the input of the Darlington stage helps to set the output impedance to 50 Ω. The amplifier can be operated from a 3 V supply by adding a choke inductor from the amplifier output to VPOS. Without this choke inductor, operation from a 5 V supply is also possible. It is critical to supply very low inductance ground connections to the ground pins (Pin 1, Pin 4, Pin 5, and Pin 8) as well as to the backside exposed paddle. This ensures stable operation. BASIC CONNECTIONS When the supply voltage is 3 V, it is recommended that an external RF choke be connected between the supply voltage and the output pin, VOUT. This increases the dc voltage applied to the collector of the output amplifier stage, which improves performance of the AD8354 to be very similar to the performance produced when 5 V is used for the supply voltage. The inductance of the RF choke should be approximately 100 nH, and care should be taken to ensure that the lowest series self-resonant frequency of this choke is well above the maximum frequency of operation for the AD8354. The AD8354 RF gain block is a fixed gain amplifier with singleended input and output ports whose impedances are nominally equal to 50 Ω over the frequency range 1 MHz to 2.7 GHz. Consequently, it can be directly inserted into a 50 Ω system with no impedance matching circuitry required. The input and output impedances are sufficiently stable vs. variations in temperature and supply voltage that no impedance matching compensation is required. A complete set of scattering parameters is available at www.analog.com. The input pin (INPT) is connected directly to the base of the first amplifier stage, which is internally biased to approximately 1 V; therefore, a dc blocking capacitor should be connected between the source that drives the AD8354 and the input pin, INPT. The AD8354 is designed to operate over a wide supply voltage range, from 2.7 V to 5.5 V. The output of the part, VOUT, is taken directly from the collector of the output amplifier stage. This node is internally biased to approximately 3.2 V when the supply voltage is 5 V. Consequently, a dc blocking capacitor should be connected between the output pin, VOUT, and the load that it drives. The value of this capacitor is not critical, but it should be 100 pF or larger. Bypass the supply voltage input, VPOS, using a large value capacitance (approximately 0.47 µF or larger) and a smaller, high frequency bypass capacitor (approximately 100 pF) physically located close to the VPOS pin. The recommended connections and components are shown in Figure 41. Rev. E | Page 13 of 16 AD8354 Data Sheet APPLICATIONS INFORMATION The AD8354 RF gain block can be used as a general-purpose, fixed gain amplifier in a wide variety of applications, such as a driver for a transmitter power amplifier (see Figure 38). Its excellent reverse isolation also makes this amplifier suitable for use as a local oscillator buffer amplifier that would drive the local oscillator port of an upconverter or downconverter mixer (see Figure 39). LOW FREQUENCY APPLICATIONS BELOW 100 MHz The AD8354 RF gain block can be used below 100 MHz. To accomplish this, the series dc blocking capacitors, C1 and C2, need to be changed to a higher value that is appropriate for the desired frequency. C1 and C2 were changed to 0.1 µF to accomplish the sweeps in Figure 40. 21.5 dB-S21 Mkr 1: 97.638034MHz 19.40dB 21.0 HIGH POWER AMPLIFIER 02722-036 20.5 AD8354 20.0 1 19.5 Figure 38. AD8354 as a Driver Amplifier 19.0 18.5 MIXER 18.0 02722-042 17.5 AD8354 LOCAL OSCILLATOR 02722-037 17.0 16.5 CH 1: START 300.000kHz Figure 39. AD8354 as a LO Driver Amplifier STOP 100.000MHz Figure 40. Low Frequency Application from 300 kHz to 100 MHz at 5 V VPOS, −12 dBm Input Power Rev. E | Page 14 of 16 Data Sheet AD8354 EVALUATION BOARD Figure 41 shows the schematic of the AD8354 evaluation board. Note that L1 is shown as an optional component that is used to obtain maximum gain only when VP = 3 V. The board is powered by a single supply in the 2.7 V to 5.5 V range. The power supply is decoupled by a 0.47 µF and a 100 pF capacitor. AD8354 1 2 NC COM1 8 VOUT C2 1000pF OUTPUT C3 100pF C4 0.47µF 7 C1 1000pF L1 4 INPT COM2 VPOS 6 COM2 5 NC = NO CONNECT 02722-039 3 02722-038 INPUT COM1 Figure 42. Silkscreen Top Figure 41. Evaluation Board Schematic Table 5. Evaluation Board Configuration Options Function AC coupling capacitors. C3 High frequency bypass capacitor. C4 Low frequency bypass capacitor. L1 Optional RF choke, used to increase current through output stage when VP = 3 V. Not recommended for use when VP = 5 V. Default Value 1000 pF, 0603 100 pF, 0603 0.47 µF, 0603 100 nH, 0603 02722-040 Component C1, C2 Figure 43. Component Side Rev. E | Page 15 of 16 AD8354 Data Sheet OUTLINE DIMENSIONS 3.25 3.00 2.75 4 BOTTOM VIEW 2.95 2.75 2.55 12° MAX 1 0.15 0.10 0.05 0.50 BSC FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET. 0.80 MAX 0.65 TYP 0.05 MAX 0.02 NOM 0.30 0.23 0.18 0.20 REF 03-11-2013-B SEATING PLANE EXPOSEDPAD 0.60 0.45 0.30 TOP VIEW PIN 1 INDICATOR 0.25 0.20 0.15 8 5 2.25 2.00 1.75 1.95 1.75 1.55 1.00 0.85 0.80 1.89 1.74 1.59 0.55 0.40 0.30 Figure 44. 8-Lead Lead Frame Chip Scale Package [LFCSP_VD] 2 mm × 3 mm Body, Very Thin, Dual Lead CP-8-1 Dimensions shown in millimeters ORDERING GUIDE Model 1 AD8354ACPZ-REEL7 AD8354-EVALZ 1 Temperature Range −40°C to +85°C Package Description 8-Lead LFCSP_VD, 7" Tape and Reel Evaluation Board Z = RoHS Compliant Part. ©2002–2013 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D02722-0-11/13(E) Rev. E | Page 16 of 16 Package Option CP-8-1 Branding 0G