Product Overview

Product Overview
MC100EP40: Phase-Frequency Detector, 3.3 V / 5 V,?ECL Differential
For complete documentation, see the data sheet
Product Description
The MC100EP40 is a three-state phase-frequency detector intended for phase-locked loop applications which require a minimum
amount of phase and frequency difference at lock. Advanced design significantly reduces the dead zone of the detector. For proper
operation, the input edge rate of the R and V inputs should be less than 5 ns. The device is designed to work with a 3.3 V / 5 V
power supply.
When Reference (R) and Feedback (FB) inputs are unequal in frequency and/or phase the differential UP (U) and DOWN (D)
outputs will provide pulse streams which when subtracted and integrated provide an error voltage for control of a VCO.
When Reference (R) and Feedback (FB) inputs are 80 pS or less in phase difference, the Phase Lock Detect pin will indicate lock
by a high state. The VTX (VTR, VTRbar , VTFB , VTFBbar ) pins offer an internal termination network for 50 line impedance environment
shown in Figure 2. An external sinking supply of VCC-2 V is required on VTX pin(s). If you short the two differential VTR and VTR (or
VTFB and VTFBbar ) together, you provide a 100 termination resistance that is compatible with LVDS signal receiver termination. For
more information on termination of logic devices, see AND8020.
The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused
differential input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used, decouple
VBB and VCC via a 0.01 F capacitor and limit current sourcing or sinkingto 0.5 mA. When not used, VBB should be left open.
For more information on Phase Lock Loop operation, refer to AND8040.
Special considerations are required for differential inputs under No Signal conditio
Features
•
•
•
•
•
•
•
•
•
•
Maximum Frequency > 2 Ghz Typical
Fully Differential
Advanced High Band Output Swing of 400 mV
Theoretical Gain = 1.11
Trise 97 pS Typical, Ffall 70 pS Typical
The 100 Series Contains Temperature Compensation
PECL Mode Operating Range: VCC = 3.0 V to 5.5 V with VEE = 0 V
NECL Mode Operating Range: VCC = 0 V with VEE = -3.0 V to -5.5 V
50Ω Internal Termination Resistor
These are Pb-Free Devices
For more features, see the data sheet
Part Electrical Specifications
Product
Compliance
Status
Input
Level
Output
Level
VCC Typ
(V)
Transfer CMRR
Gain Typ Max (V)
(mV/degr
ee)
fToggle
Max
(MHz)
tpd Typ
(ns)
tJitter Typ
(ps)
tR & tF
Max (ps)
Package
Type
MC100EP40DTG
Pb-free
Active
CML
ECL
5
0.93
2
2000
0.55
0.2
150
TSSOP20
0.93
2
2000
0.55
0.2
150
TSSOP20
Halide free
MC100EP40DTR2G
Pb-free
Halide free
ECL
Active
CML
ECL
3.3
ECL
5
3.3
For more information please contact your local sales support at www.onsemi.com
Created on: 6/30/2016