PHILIPS 74LVC1G126GW

74LVC1G126
Bus buffer/line driver; 3-state
Rev. 07 — 30 August 2007
Product data sheet
1. General description
The 74LVC1G126 provides one non-inverting buffer/line driver with 3-state output. The
3-state output is controlled by the output enable input (OE). A LOW-level at pin OE causes
the output to assume a high-impedance OFF-state.
The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of
this device in a mixed 3.3 V and 5 V environment.
This device is fully specified for partial power-down applications using IOFF. The IOFF
circuitry disables the output, preventing the damaging backflow current through the device
when it is powered down.
2. Features
n Wide supply voltage range from 1.65 V to 5.5 V
n High noise immunity
n Complies with JEDEC standard:
u JESD8-7 (1.65 V to 1.95 V)
u JESD8-5 (2.3 V to 2.7 V)
u JESD8B/JESD36 (2.7 V to 3.6 V)
n ±24 mA output drive (VCC = 3.0 V)
n CMOS low power consumption
n Latch-up performance exceeds 250 mA
n Direct interface with TTL levels
n Inputs accept voltages up to 5 V
n Multiple package options
n ESD protection:
u HBM JESD22-A114E exceeds 2000 V
u MM JESD22-A115-A exceeds 200 V
n Specified from −40 °C to +85 °C and −40 °C to +125 °C
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
3. Ordering information
Table 1.
Ordering information
Type number
Package
Temperature range
Name
Description
Version
74LVC1G126GW
−40 °C to +125 °C
TSSOP5
plastic thin shrink small outline package;
5 leads; body width 1.25 mm
SOT353-1
74LVC1G126GV
−40 °C to +125 °C
SC-74A
plastic surface-mounted package; 5 leads
SOT753
74LVC1G126GM
−40 °C to +125 °C
XSON6
plastic extremely thin small outline package;
no leads; 6 terminals; body 1 × 1.45 × 0.5 mm
SOT886
74LVC1G126GF
−40 °C to +125 °C
XSON6
plastic extremely thin small outline package;
no leads; 6 terminals; body 1 × 1 × 0.5 mm
SOT891
4. Marking
Table 2.
Marking codes
Type number
Marking
74LVC1G126GW
VN
74LVC1G126GV
V26
74LVC1G126GM
VN
74LVC1G126GF
VN
5. Functional diagram
2
1
A
Y
4
2
4
1
OE
Y
A
OE
mna126
OE
mna125
Fig 1. Logic symbol
mna127
Fig 2. IEC logic symbol
74LVC1G126_7
Product data sheet
Fig 3. Logic diagram
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
2 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
6. Pinning information
6.1 Pinning
74LVC1G126
74LVC1G126
OE
1
A
2
GND
3
5
4
OE
1
6
VCC
A
2
5
n.c.
74LVC1G126
VCC
GND
Y
3
4
Y
OE
1
6
VCC
A
2
5
n.c.
GND
3
4
Y
001aaf197
001aaf196
001aaf401
Transparent top view
Transparent top view
Fig 4. Pin configuration SOT353-1
and SOT753
Fig 5. Pin configuration SOT886
Fig 6. Pin configuration SOT891
6.2 Pin description
Table 3.
Pin description
Symbol
Pin
Description
SOT353-1/SOT753
SOT886/SOT891
OE
1
1
output enable input
A
2
2
data input
GND
3
3
ground (0 V)
Y
4
4
data output
n.c.
-
5
not connected
VCC
5
6
supply voltage
7. Functional description
Table 4.
Function table[1]
Input
Output
OE
A
Y
H
L
L
H
H
H
L
X
Z
[1]
H = HIGH voltage level;
L = LOW voltage level;
X = don’t care;
Z = high-impedance OFF-state.
74LVC1G126_7
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
3 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
8. Limiting values
Table 5.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol
Parameter
VCC
supply voltage
IIK
input clamping current
VI
input voltage
IOK
output clamping current
output voltage
VO
IO
output current
ICC
supply current
IGND
ground current
Ptot
total power dissipation
Tstg
storage temperature
Conditions
VI < 0 V
[1]
Min
Max
Unit
−0.5
+6.5
V
−50
-
mA
−0.5
+6.5
V
-
±50
mA
Active mode
[1][2]
−0.5
VCC + 0.5
V
Power-down mode
[1][2]
−0.5
+6.5
V
-
±50
mA
-
100
mA
−100
-
mA
-
250
mW
−65
+150
°C
VO > VCC or VO < 0 V
VO = 0 V to VCC
Tamb = −40 °C to +125 °C
[3]
[1]
The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
[2]
When VCC = 0 V (Power-down mode), the output voltage can be 5.5 V in normal operation.
[3]
For TSSOP5 and SC-74A packages: above 87.5 °C the value of Ptot derates linearly with 4.0 mW/K.
For XSON6 packages: above 45 °C the value of Ptot derates linearly with 2.4 mW/K.
9. Recommended operating conditions
Table 6.
Recommended operating conditions
Symbol
Parameter
VCC
Min
Typ
Max
Unit
supply voltage
1.65
-
5.5
V
VI
input voltage
0
-
5.5
V
VO
output voltage
Tamb
ambient temperature
∆t/∆V
input transition rise and fall rate
Conditions
Active mode
0
-
VCC
V
VCC = 0 V; Power-down mode
0
-
5.5
V
−40
-
+125
°C
VCC = 1.65 V to 2.7 V
-
-
20
ns/V
VCC = 2.7 V to 5.5 V
-
-
10
ns/V
74LVC1G126_7
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
4 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
10. Static characteristics
Table 7.
Static characteristics
At recommended operating conditions; voltages are referenced to GND (ground = 0 V).
Symbol Parameter
Conditions
Min
Typ[1]
Max
Unit
Tamb = −40 °C to +85 °C
VIH
VIL
VOL
VOH
HIGH-level input voltage
LOW-level input voltage
LOW-level output voltage
VCC = 1.65 V to 1.95 V
0.65 × VCC -
-
V
VCC = 2.3 V to 2.7 V
1.7
-
-
V
VCC = 2.7 V to 3.6 V
2.0
-
-
V
VCC = 4.5 V to 5.5 V
0.7 × VCC
-
-
V
VCC = 1.65 V to 1.95 V
-
-
0.35 × VCC V
VCC = 2.3 V to 2.7 V
-
-
0.7
V
VCC = 2.7 V to 3.6 V
-
-
0.8
V
VCC = 4.5 V to 5.5 V
-
-
0.3 × VCC
V
VCC = 1.65 V to 5.5 V; IO = 100 µA
-
-
0.1
V
VCC = 1.65 V; IO = 4 mA
-
-
0.45
V
VCC = 2.3 V; IO = 8 mA
-
-
0.3
V
VCC = 2.7 V; IO = 12 mA
-
-
0.4
V
VCC = 3.0 V; IO = 24 mA
-
-
0.55
V
VCC = 4.5 V; IO = 32 mA
-
-
0.55
V
VI = VIH or VIL
HIGH-level output voltage VI = VIH or VIL
VCC = 1.65 V to 5.5 V; IO = −100 µA
VCC − 0.1
-
-
V
VCC = 1.65 V; IO = −4 mA
1.2
-
-
V
VCC = 2.3 V; IO = −8 mA
1.9
-
-
V
VCC = 2.7 V; IO = −12 mA
2.2
-
-
V
VCC = 3.0 V; IO = −24 mA
2.7
-
-
V
VCC = 4.5 V; IO = −32 mA
3.8
-
-
V
II
input leakage current
VCC = 0 V to 5.5 V; VI = 5.5 V or GND
-
±0.1
±5
µA
IOZ
OFF-state output current
VCC = 3.6 V; VI = VIH or VIL;
VO = 5.5 V or GND
-
±0.1
±10
µA
IOFF
power-off leakage current VCC = 0 V; VI or VO = 5.5 V
-
±0.1
±10
µA
ICC
supply current
VI = 5.5 V or GND;
VCC = 1.65 V to 5.5 V; IO = 0 A
-
0.1
10
µA
∆ICC
additional supply current
per pin; VCC = 2.3 V to 5.5 V;
VI = VCC − 0.6 V; IO = 0 A
-
5
500
µA
CI
input capacitance
-
5
-
pF
74LVC1G126_7
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
5 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
Table 7.
Static characteristics …continued
At recommended operating conditions; voltages are referenced to GND (ground = 0 V).
Symbol Parameter
Conditions
Min
VCC = 1.65 V to 1.95 V
Typ[1]
Max
Unit
0.65 × VCC -
-
V
VCC = 2.3 V to 2.7 V
1.7
-
-
V
VCC = 2.7 V to 3.6 V
2.0
-
-
V
VCC = 4.5 V to 5.5 V
0.7 × VCC
-
-
V
VCC = 1.65 V to 1.95 V
-
-
0.35 × VCC V
VCC = 2.3 V to 2.7 V
-
-
0.7
V
VCC = 2.7 V to 3.6 V
-
-
0.8
V
VCC = 4.5 V to 5.5 V
-
-
0.3 × VCC
V
VCC = 1.65 V to 5.5 V; IO = 100 µA
-
-
0.1
V
VCC = 1.65 V; IO = 4 mA
-
-
0.70
V
VCC = 2.3 V; IO = 8 mA
-
-
0.45
V
VCC = 2.7 V; IO = 12 mA
-
-
0.60
V
VCC = 3.0 V; IO = 24 mA
-
-
0.80
V
VCC = 4.5 V; IO = 32 mA
-
-
0.80
V
VCC = 1.65 V to 5.5 V; IO = −100 µA
VCC − 0.1
-
-
V
VCC = 1.65 V; IO = −4 mA
0.95
-
-
V
VCC = 2.3 V; IO = −8 mA
1.7
-
-
V
VCC = 2.7 V; IO = −12 mA
1.9
-
-
V
VCC = 3.0 V; IO = −24 mA
2.0
-
-
V
Tamb = −40 °C to +125 °C
HIGH-level input voltage
VIH
LOW-level input voltage
VIL
LOW-level output voltage
VOL
VOH
VI = VIH or VIL
HIGH-level output voltage VI = VIH or VIL
VCC = 4.5 V; IO = −32 mA
3.4
-
-
V
II
input leakage current
VCC = 0 V to 5.5 V; VI = 5.5 V or GND
-
-
±100
µA
IOZ
OFF-state output current
VCC = 3.6 V; VI = VIH or VIL;
VO = 5.5 V or GND
-
-
±200
µA
IOFF
power-off leakage current VCC = 0 V; VI or VO = 5.5 V
-
-
±200
µA
ICC
supply current
VI = 5.5 V or GND;
VCC = 1.65 V to 5.5 V; IO = 0 A
-
-
200
µA
∆ICC
additional supply current
per pin; VCC = 2.3 V to 5.5 V;
VI = VCC − 0.6 V; IO = 0 A
-
-
5000
µA
[1]
All typical values are measured at VCC = 3.3 V and Tamb = 25 °C.
74LVC1G126_7
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
6 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
11. Dynamic characteristics
Table 8.
Dynamic characteristics
Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 9.
Symbol Parameter
propagation delay
tpd
enable time
ten
−40 °C to +85 °C
Conditions
Min
Max
Min
Max
VCC = 1.65 V to 1.95 V
1.0
3
8.0
1.0
10.5
ns
VCC = 2.3 V to 2.7 V
0.5
2.1
5.5
0.5
7
ns
VCC = 2.7 V
0.5
2.3
5.5
0.5
7
ns
VCC = 3.0 V to 3.6 V
0.5
2.0
4.5
0.5
6
ns
VCC = 4.5 V to 5.5 V
0.5
1.7
4.0
0.5
5.5
ns
VCC = 1.65 V to 1.95 V
1.0
3.2
9.4
1.0
12
ns
VCC = 2.3 V to 2.7 V
0.5
2.2
6.6
0.5
8.5
ns
VCC = 2.7 V
0.5
2.4
6.6
0.5
8.5
ns
VCC = 3.0 V to 3.6 V
0.5
2.1
5.3
0.5
7
ns
0.5
1.6
5.0
0.5
6.5
ns
VCC = 1.65 V to 1.95 V
1.0
4.3
9.2
1.0
12
ns
VCC = 2.3 V to 2.7 V
0.5
2.7
5.5
0.5
7
ns
VCC = 2.7 V
0.5
3.4
5.5
0.5
7
ns
VCC = 3.0 V to 3.6 V
0.5
3.0
5.5
0.5
7
ns
VCC = 4.5 V to 5.5 V
0.5
2.2
4.2
0.5
5.5
ns
output enabled
-
25
-
-
-
pF
output disabled
-
6
-
-
-
pF
A to Y; see Figure 7
OE to Y; see Figure 8
[2]
[3]
VCC = 4.5 V to 5.5 V
disable time
tdis
power dissipation
capacitance
CPD
−40 °C to +125 °C Unit
Typ[1]
OE to Y; see Figure 8
per buffer; VI = GND to VCC
[4]
[5]
[1]
Typical values are measured at Tamb = 25 °C and VCC = 1.8 V, 2.5 V, 2.7 V, 3.3 V and 5.0 V respectively.
[2]
tpd is the same as tPLH and tPHL
[3]
ten is the same as tPZH and tPZL
[4]
tdis is the same as tPLZ and tPHZ
[5]
CPD is used to determine the dynamic power dissipation (PD in µW).
PD = CPD × VCC2 × fi × N + ∑(CL × VCC2 × fo) where:
fi = input frequency in MHz;
fo = output frequency in MHz;
CL = output load capacitance in pF;
VCC = supply voltage in V;
N = number of inputs switching;
∑(CL × VCC2 × fo) = sum of outputs.
74LVC1G126_7
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
7 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
12. Waveforms
VI
VM(1)
A input
GND
tPLH
tPHL
VM(1)
Y output
mna128
Measurement points are given in Table 9.
VOL and VOH are typical output voltage levels that occur with the output load.
Fig 7. Input A to output Y propagation delay times
VI
VM
OE input
GND
tPLZ
tPZL
VCC
output
LOW-to-OFF
OFF-to-LOW
VM
VX
VOL
tPHZ
tPZH
VOH
VY
output
HIGH-to-OFF
OFF-to-HIGH
VM
GND
output
enabled
output
enabled
output
disabled
mna646
Measurement points are given in Table 9.
VOL and VOH are typical output voltage levels that occur with the output load.
Fig 8. 3-state enable and disable times
Table 9.
Measurement points
Supply voltage
Input
Output
VCC
VM
VM
VX
VY
1.65 V to 1.95 V
0.5VCC
0.5VCC
VOL + 0.15 V
VOH − 0.15 V
2.3 V to 2.7 V
0.5VCC
0.5VCC
VOL + 0.15 V
VOH − 0.15 V
2.7 V
1.5 V
1.5 V
VOL + 0.3 V
VOH − 0.3 V
3.0 V to 3.6 V
1.5 V
1.5 V
VOL + 0.3 V
VOH − 0.3 V
4.5 V to 5.5 V
0.5VCC
0.5VCC
VOL + 0.3 V
VOH − 0.3 V
74LVC1G126_7
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
8 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
VEXT
VCC
VI
RL
VO
G
DUT
RT
CL
RL
mna616
Test data is given in Table 10.
Definitions for test circuit:
RL = Load resistance.
CL = Load capacitance including jig and probe capacitance.
RT = Termination resistance should be equal to the output impedance Zo of the pulse generator.
VEXT = External voltage for measuring switching times.
Fig 9. Load circuitry for switching times
Table 10.
Test data
Supply voltage
Input
Load
VEXT
VCC
VI
tr, tf
CL
RL
tPLH, tPHL
tPZH, tPHZ
tPZL, tPLZ
1.65 V to 1.95 V
VCC
≤ 2.0 ns
30 pF
1 kΩ
open
GND
2VCC
2.3 V to 2.7 V
VCC
≤ 2.0 ns
30 pF
500 Ω
open
GND
2VCC
2.7 V
2.7 V
≤ 2.5 ns
50 pF
500 Ω
open
GND
6V
3.0 V to 3.6 V
2.7 V
≤ 2.5 ns
50 pF
500 Ω
open
GND
6V
4.5 V to 5.5 V
VCC
≤ 2.5 ns
50 pF
500 Ω
open
GND
2VCC
74LVC1G126_7
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
9 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
13. Package outline
TSSOP5: plastic thin shrink small outline package; 5 leads; body width 1.25 mm
E
D
SOT353-1
A
X
c
y
HE
v M A
Z
5
4
A2
A
(A3)
A1
θ
1
Lp
3
L
e
w M
bp
detail X
e1
0
1.5
3 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT
A
max.
A1
A2
A3
bp
c
D(1)
E(1)
e
e1
HE
L
Lp
v
w
y
Z(1)
θ
mm
1.1
0.1
0
1.0
0.8
0.15
0.30
0.15
0.25
0.08
2.25
1.85
1.35
1.15
0.65
1.3
2.25
2.0
0.425
0.46
0.21
0.3
0.1
0.1
0.60
0.15
7°
0°
Note
1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
OUTLINE
VERSION
SOT353-1
REFERENCES
IEC
JEDEC
JEITA
MO-203
SC-88A
EUROPEAN
PROJECTION
ISSUE DATE
00-09-01
03-02-19
Fig 10. Package outline SOT353-1 (TSSOP5)
74LVC1G126_7
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
10 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
Plastic surface-mounted package; 5 leads
SOT753
D
E
B
y
A
X
HE
5
v M A
4
Q
A
A1
c
1
2
3
Lp
detail X
bp
e
w M B
0
1
2 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT
A
A1
bp
c
D
E
e
HE
Lp
Q
v
w
y
mm
1.1
0.9
0.100
0.013
0.40
0.25
0.26
0.10
3.1
2.7
1.7
1.3
0.95
3.0
2.5
0.6
0.2
0.33
0.23
0.2
0.2
0.1
OUTLINE
VERSION
REFERENCES
IEC
JEDEC
SOT753
JEITA
SC-74A
EUROPEAN
PROJECTION
ISSUE DATE
02-04-16
06-03-16
Fig 11. Package outline SOT753 (SC-74A)
74LVC1G126_7
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
11 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
XSON6: plastic extremely thin small outline package; no leads; 6 terminals; body 1 x 1.45 x 0.5 mm
SOT886
b
1
2
3
4×
(2)
L
L1
e
6
5
4
e1
e1
6×
A
(2)
A1
D
E
terminal 1
index area
0
1
2 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT
A (1)
max
A1
max
b
D
E
e
e1
L
L1
mm
0.5
0.04
0.25
0.17
1.5
1.4
1.05
0.95
0.6
0.5
0.35
0.27
0.40
0.32
Notes
1. Including plating thickness.
2. Can be visible in some manufacturing processes.
OUTLINE
VERSION
SOT886
REFERENCES
IEC
JEDEC
JEITA
EUROPEAN
PROJECTION
ISSUE DATE
04-07-15
04-07-22
MO-252
Fig 12. Package outline SOT886 (XSON6)
74LVC1G126_7
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
12 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
XSON6: plastic extremely thin small outline package; no leads; 6 terminals; body 1 x 1 x 0.5 mm
1
SOT891
b
3
2
4×
(1)
L
L1
e
6
5
4
e1
e1
6×
A
(1)
A1
D
E
terminal 1
index area
0
1
2 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT
A
max
A1
max
b
D
E
e
e1
L
L1
mm
0.5
0.04
0.20
0.12
1.05
0.95
1.05
0.95
0.55
0.35
0.35
0.27
0.40
0.32
Note
1. Can be visible in some manufacturing processes.
OUTLINE
VERSION
REFERENCES
IEC
JEDEC
JEITA
EUROPEAN
PROJECTION
ISSUE DATE
05-04-06
07-05-15
SOT891
Fig 13. Package outline SOT891 (XSON6)
74LVC1G126_7
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
13 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
14. Abbreviations
Table 11.
Abbreviations
Acronym
Description
CMOS
Complementary Metal Oxide Semiconductor
DUT
Device Under Test
ESD
ElectroStatic Discharge
HBM
Human Body Model
MM
Machine Model
TTL
Transistor-Transistor Logic
15. Revision history
Table 12.
Revision history
Document ID
Release date
Data sheet status
Change notice
Supersedes
74LVC1G126_7
20070830
Product data sheet
-
74LVC1G126_6
Modifications:
•
In Section 10 “Static characteristics”, changed conditions for input leakage and supply
current.
•
Figure 13 “Package outline SOT891 (XSON6)” updated.
74LVC1G126_6
20061009
Product data sheet
-
74LVC1G126_5
74LVC1G126_5
20040921
Product specification
-
74LVC1G126_4
74LVC1G126_4
20021002
Product specification
-
74LVC1G126_3
74LVC1G126_3
20020528
Product specification
-
74LVC1G126_2
74LVC1G126_2
20010406
Preliminary specification
-
74LVC1G126_1
74LVC1G126_1
20001222
Preliminary specification
-
-
74LVC1G126_7
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
14 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
16. Legal information
16.1 Data sheet status
Document status[1][2]
Product status[3]
Definition
Objective [short] data sheet
Development
This document contains data from the objective specification for product development.
Preliminary [short] data sheet
Qualification
This document contains data from the preliminary specification.
Product [short] data sheet
Production
This document contains the product specification.
[1]
Please consult the most recently issued document before initiating or completing a design.
[2]
The term ‘short data sheet’ is explained in section “Definitions”.
[3]
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
16.2 Definitions
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
16.3 Disclaimers
General — Information in this document is believed to be accurate and
reliable. However, NXP Semiconductors does not give any representations or
warranties, expressed or implied, as to the accuracy or completeness of such
information and shall have no liability for the consequences of use of such
information.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
Suitability for use — NXP Semiconductors products are not designed,
authorized or warranted to be suitable for use in medical, military, aircraft,
space or life support equipment, nor in applications where failure or
malfunction of a NXP Semiconductors product can reasonably be expected to
result in personal injury, death or severe property or environmental damage.
NXP Semiconductors accepts no liability for inclusion and/or use of NXP
Semiconductors products in such equipment or applications and therefore
such inclusion and/or use is at the customer’s own risk.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) may cause permanent
damage to the device. Limiting values are stress ratings only and operation of
the device at these or any other conditions above those given in the
Characteristics sections of this document is not implied. Exposure to limiting
values for extended periods may affect device reliability.
Terms and conditions of sale — NXP Semiconductors products are sold
subject to the general terms and conditions of commercial sale, as published
at http://www.nxp.com/profile/terms, including those pertaining to warranty,
intellectual property rights infringement and limitation of liability, unless
explicitly otherwise agreed to in writing by NXP Semiconductors. In case of
any inconsistency or conflict between information in this document and such
terms and conditions, the latter will prevail.
No offer to sell or license — Nothing in this document may be interpreted
or construed as an offer to sell products that is open for acceptance or the
grant, conveyance or implication of any license under any copyrights, patents
or other industrial or intellectual property rights.
16.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
17. Contact information
For additional information, please visit: http://www.nxp.com
For sales office addresses, send an email to: [email protected]
74LVC1G126_7
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 07 — 30 August 2007
15 of 16
74LVC1G126
NXP Semiconductors
Bus buffer/line driver; 3-state
18. Contents
1
2
3
4
5
6
6.1
6.2
7
8
9
10
11
12
13
14
15
16
16.1
16.2
16.3
16.4
17
18
General description . . . . . . . . . . . . . . . . . . . . . . 1
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Ordering information . . . . . . . . . . . . . . . . . . . . . 2
Marking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2
Pinning information . . . . . . . . . . . . . . . . . . . . . . 3
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 3
Functional description . . . . . . . . . . . . . . . . . . . 3
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 4
Recommended operating conditions. . . . . . . . 4
Static characteristics. . . . . . . . . . . . . . . . . . . . . 5
Dynamic characteristics . . . . . . . . . . . . . . . . . . 7
Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Package outline . . . . . . . . . . . . . . . . . . . . . . . . 10
Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Revision history . . . . . . . . . . . . . . . . . . . . . . . . 14
Legal information. . . . . . . . . . . . . . . . . . . . . . . 15
Data sheet status . . . . . . . . . . . . . . . . . . . . . . 15
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Contact information. . . . . . . . . . . . . . . . . . . . . 15
Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
© NXP B.V. 2007.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: [email protected]
Date of release: 30 August 2007
Document identifier: 74LVC1G126_7