PDF Drawing

6,1
5,2
9,1
( 1,96 )
7,62
Leiterplatten Oberkante
2,54
2 x 2,54 =
5,08
8,64
9
Schichtaufbau im metallisierten Loch siehe Zeichnung 114124
Leiterplattenbohrbild
PCB drillhole pattern
diameter of drilled hole see drawing 114124
1)
2 x 2.54 =
5,08
2,54
+ 0,09
- 0,06 Durchmesser
ø 1,0
+ 0,09
- 0,06 Diameter
des metallisierten Loches
of finished plated-through hole
ø 1,15 ± 0,025 Bohrungsdurchmesser des Loches
ø 1,15 ± 0,025 Diameter of drilled hole
0,7
1,4
0,7
ø 1,0
Dieser Bereich muß gleiches
7,62
Potential auf LP-Oberfläche
haben
This area must have same
electrical potential
on surface of PCB
ø0.05
( alle Löcher/
all) holes
Information:
Tolerances
Scale
214787
M4
214796
M3
214797
6-32UNC
214798
8-32UNC
Ident-Nr.
Gewinde
Part No.
thread
5:1
All Dimensions
in mm
Consider protection memo from DIN 34
1)
All rights reserved.
Only for information.
To insure that this is the latest
version of this drawing, please
contact one of the ERNI companies
before using.
Subject to modification without
prior notice.
Drawing will not be updated.
11.05.2006
Date
SVA 6-polig EE
Power Bug 6pin EE
www.ERNI.com
b
Index
Designation
C:00057489.SZA
204820
EPSVA
I