S i 5 9 0 / 5 91 1 ps M AX J I T T E R C RYSTAL O SC ILLA TOR (XO) (10 M H Z TO 525 MH Z ) Features Available with any-rate output frequencies from 10 MHz to 525 MHz 3rd generation DSPLL® with superior jitter performance: 1 ps max jitter Better frequency stability than SAW based oscillators Internal fundamental mode crystal ensures high reliability Si5602 Available CMOS, LVPECL, LVDS, and CML outputs 3.3, 2.5, and 1.8 V supply options Industry-standard 5 x 7 mm package and pinout Pb-free/RoHS-compliant –40 to +85 ºC operating temperature range Ordering Information: Applications See page 6. SONET/SDH (OC-3/12/48) Networking SD/HD SDI/3G SDI video Test and measurement Storage FPGA/ASIC clock generation Description The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL® circuitry to provide a low jitter clock at high frequencies. The Si590/591 is available with any-rate output frequency from 10 to 525 MHz. Unlike a traditional XO, where a unique crystal is required for each output frequency, the Si590/591 uses one fixed crystal to provide a wide range of output frequencies. This IC based approach allows the crystal resonator to provide exceptional frequency stability and reliability. In addition, DSPLL clock synthesis provides superior supply noise rejection, simplifying the task of generating low jitter clocks in noisy environments typically found in communication systems. The Si590/591 IC based XO is factory configurable for a wide variety of user specifications including frequency, supply voltage, output format, and temperature stability. Specific configurations are factory programmed at time of shipment, thereby eliminating long lead times associated with custom oscillators. Functional Block Diagram VDD CLK– CLK+ Pin Assignments: See page 5. (Top View) NC 1 6 VDD OE 2 5 CLK– GND 3 4 CLK+ Si590 (LVDS/LVPECL/CML) OE 1 6 VDD NC 2 5 NC GND 3 4 CLK Si590 (CMOS) 17 k * Fixed Frequency XO OE Any-rate 10–525 MHz DSPLL® Clock Synthesis 17 k * OE 1 6 VDD NC 2 5 CLK– GND 3 4 CLK+ Si591 (LVDS/LVPECL/CML) GND *Note: Output Enable High/Low Options Available – See Ordering Information Preliminary Rev. 0.25 7/09 Copyright © 2009 by Silicon Laboratories Si590/591 Si590/591 1. Electrical Specifications Table 1. Recommended Operating Conditions Parameter Supply Voltage1 Symbol Test Condition Min Typ Max VDD 3.3 V option 2.97 3.3 3.63 2.5 V option 2.25 2.5 2.75 1.8 V option 1.71 1.8 1.89 Output enabled LVPECL CML LVDS CMOS — — — — 110 100 90 80 125 110 100 90 Tristate mode — 60 75 VIH 0.75 x VDD — — VIL — — 0.5 –40 — 85 Supply Current Output Enable (OE) IDD 2 Operating Temperature Range TA Units V mA V ºC Notes: 1. Selectable parameter specified by part number. See Section 3. "Ordering Information" on page 6 for further details. 2. OE pin includes an internal 17 k pullup resistor to VDD for output enable active high or a 17 k pull-down resistor to GND for output enable active low. See 3. "Ordering Information" on page 6. Table 2. CLK± Output Frequency Characteristics Parameter Nominal Frequency1,2 Initial Accuracy Symbol Test Condition Min Typ Max fO LVPECL/LVDS/CML 10 — 525 CMOS 10 — 160 Measured at +25 °C at time of shipping — ±1.5 — ppm Note 3, second option code “C” — — ±30 ppm Note 4, second option code “B” — — ±50 ppm Note 4, second option code “A” — — ±100 ppm second option code “C” — — ±20 ppm second option code “B” — — ±25 ppm second option code “A” — — ±50 ppm — — 10 ms fi Total Stability Temperature Stability Powerup Time 5 tOSC Units MHz Notes: 1. See Section 3. "Ordering Information" on page 6 for further details. 2. Specified at time of order by part number. 3. Includes initial accuracy, temperature, shock, vibration, power supply and load drift, and 10 years aging at 40 °C. See 3. "Ordering Information" on page 6. 4. Includes initial accuracy, temperature, shock, vibration, power supply and load drift, and 15 years aging at 70 °C. See 3. "Ordering Information" on page 6. 5. Time from powerup or tristate mode to fO. 2 Preliminary Rev. 0.25 Si590/591 Table 3. CLK± Output Levels and Symmetry Parameter Symbol Test Condition Min Typ Max Units VO mid-level VDD – 1.42 — VDD – 1.25 V VOD swing (diff) 1.1 — 1.9 VPP VSE swing (single-ended) 0.55 — 0.95 VPP VO mid-level 1.125 1.20 1.275 V VOD swing (diff) 0.5 0.7 0.9 VPP VO mid-level — VDD – 0.75 — V VOD swing (diff) 0.70 0.95 1.20 VPP VOH 0.8 x VDD — VDD VOL — — 0.4 LVPECL/LVDS/CML — — 350 ps CMOS with CL = 15 pF — 2 — ns 45 — 55 % LVPECL Output Option1 LVDS Output Option 2 CML Output Option2 CMOS Output Option3 Rise/Fall time (20/80%) Symmetry (duty cycle) tR, tF SYM LVPECL: LVDS: CMOS: VDD – 1.3 V (diff) 1.25 V (diff) VDD/2 V Notes: 1. 50 to VDD – 2.0 V. 2. Rterm = 100 (differential). 3. CL = 15 pF. Sinking or sourcing 12 mA for VDD = 3.3 V, 6 mA for VDD = 2.5 V, 3 mA for VDD = 1.8 V. Table 4. CLK± Output Phase Jitter Parameter Symbol Test Condition Min Typ Max Units Phase Jitter (RMS)1 for 50 MHz < FOUT < 525 MHz (LVPECL/LVDS/CML) J 12 kHz to 20 MHz — 0.5 1.0 ps Phase Jitter (RMS)2 for 50 MHz < FOUT < 160 MHz (CMOS) J 12 kHz to 20 MHz — 0.6 1.0 ps Notes: 1. Differential Modes LVPECL/LVDS/CML. 3.3 and 2.5 V supply voltage options only. 2. Single-ended CMOS output phase jitter measured using 33 series termination into 50 phase noise test equipment. 3.3 V supply voltage option only. Table 5. CLK± Output Period Jitter Parameter Period Jitter* Symbol Test Condition Min Typ Max Units JPER RMS — — 3 ps Peak-to-Peak — — 35 *Note: Any output mode, including CMOS, LVPECL, LVDS, CML. N = 1000 cycles. Refer to AN279 for further information. Preliminary Rev. 0.25 3 Si590/591 Table 6. Absolute Maximum Ratings1 Parameter Symbol Rating Units TAMAX 85 ºC Supply Voltage, 1.8 V Option VDD –0.5 to +1.9 V Supply Voltage, 2.5/3.3 V Option VDD –0.5 to +3.8 V Input Voltage (any input pin) VI –0.5 to VDD + 0.3 Volts Storage Temperature TS –55 to +125 ºC ESD 2500 V TPEAK 260 ºC tP 20–40 seconds Maximum Operating Temperature ESD Sensitivity (HBM, per JESD22-A114) Soldering Temperature (Pb-free profile)2 Soldering Temperature Time @ TPEAK (Pb-free profile)2 Notes: 1. Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation or specification compliance is not implied at these conditions. Exposure to maximum rating conditions for extended periods may affect device reliability. 2. The device is compliant with JEDEC J-STD-020C. Refer to Si5xx Packaging FAQ available for download at www.silabs.com/VCXO for further information, including soldering profiles. Table 7. Environmental Compliance The Si590/591 meets the following qualification test requirements. Parameter Conditions/Test Method Mechanical Shock MIL-STD-883G, Method 2002.3 B Mechanical Vibration MIL-STD-883G, Method 2007.3 A Solderability MIL-STD-883G, Method 203.8 Gross & Fine Leak MIL-STD-883G, Method 1014.7 Resistance to Solvents 4 MIL-STD-883G, Method 2015 Preliminary Rev. 0.25 Si590/591 2. Pin Descriptions (Top View) NC 1 6 VDD OE 1 6 VDD OE 1 6 VDD OE 2 5 CLK– NC 2 5 NC NC 2 5 CLK– GND 3 4 CLK+ GND 3 4 CLK GND 3 4 CLK+ Si590 LVDS/LVPECL/CML Si590 Si591 CMOS LVDS/LVPECL/CML Table 8. Pinout for Si590 Series Pin Symbol LVDS/LVPECL/CML Function CMOS Function 1 OE* No connection Make no external connection to this pin Output enable 2 OE* Output enable No connection Make no external connection to this pin 3 GND Electrical and Case Ground Electrical and Case Ground 4 CLK+ Oscillator Output Oscillator Output 5 CLK– Complementary Output No connection Make no external connection to this pin 6 VDD Power Supply Voltage Power Supply Voltage *Note: OE pin includes an internal 17 k pullup resistor to VDD for output enable active high or a 17 k pulldown resistor to GND for output enable active low. See 3. "Ordering Information" on page 6. Table 9. Pinout for Si591 Series Pin Symbol LVDS/LVPECL/CML Function 1 OE* Output enable 2 No connection Make no external connection to this pin No connection Make no external connection to this pin 3 GND Electrical and Case Ground 4 CLK+ Oscillator Output 5 CLK– Complementary output 6 VDD Power Supply Voltage *Note: OE pin includes an internal 17 k pullup resistor to VDD for output enable active high or a 17 k pulldown resistor to GND for output enable active low. See 3. "Ordering Information" on page 6. Preliminary Rev. 0.25 5 Si590/591 3. Ordering Information The Si590/591 XO supports a variety of options including frequency, temperature stability, output format, and VDD. Specific device configurations are programmed into the Si590/591 at time of shipment. Configurations can be specified using the Part Number Configuration chart below. Silicon Laboratories provides a web browser-based part number configuration utility to simplify this process. Refer to www.silabs.com/VCXOPartNumber to access this tool and for further ordering instructions. The Si590 and Si591 XO series are supplied in an industry-standard, RoHS compliant, 6-pad, 5 x 7 mm package. The Si591 Series supports an alternate OE pinout (pin #1) for LVPECL, LVDS, and CML output formats. See Tables 8 and 9 for the pinout differences between the Si590 and Si591 series. 59x X X XXXMXXX G D R Tape & Reel Packaging Blank = Trays 590 or 591 XO Product Family Operating Temp Range (°C) G –40 to +85°C Part Revision Letter 1st Option Code A B C D E F G H J K M N P Q R S T U V W VDD 3.3 3.3 3.3 3.3 2.5 2.5 2.5 2.5 1.8 1.8 3.3 3.3 3.3 3.3 2.5 2.5 2.5 2.5 1.8 1.8 Output Format Output Enable Polarity LVPECL High LVDS High CMOS High CML High LVPECL High LVDS High CMOS High CML High CMOS High CML High LVPECL Low LVDS Low CMOS Low CML Low LVPECL Low LVDS Low CMOS Low CML Low CMOS Low CML Low Frequency (e.g., 148M352 is 148.352 MHz) Available frequency range is 10 to 525 MHz. The position of “M” shifts to denote higher or lower frequencies. If the frequency of interest requires greater than 6 digit resolution, a six digit code will be assigned for the specific frequency. 2nd Option Code Code A B C Total Stablility (ppm, max, ±) 100 50 30 Temperature Stablility (ppm, max, ±) 50 25 20 Note: CMOS available to 160 MHz. Example P/N: 590BB148M352DGR is a 5 x 7 XO in a 6 pad package. The frequency is 148.352 MHz, with a 3.3 V supply, LVDS output, and Output Enable active high polarity. Overall stability is specifed as ±50 ppm. The device is specified for –40 to +85 °C ambient temperature range operation and is shipped in tape and reel format. Figure 1. Part Number Convention 6 Preliminary Rev. 0.25 Si590/591 4. Outline Diagram and Suggested Pad Layout Figure 2 illustrates the package details for the Si590/591. Table 10 lists the values for the dimensions shown in the illustration. Figure 2. Si590/591 Outline Diagram Table 10. Package Diagram Dimensions (mm) Dimension A b c D D1 e E E1 H L p R aaa bbb ccc ddd eee Min 1.50 1.30 0.50 4.30 6.10 0.55 1.17 1.80 Nom 1.65 1.40 0.60 7.00 BSC 4.40 2.54 BSC. 5.00 BSC. 6.20 0.65 1.27 — 0.70 REF 0.15 0.15 0.10 0.10 0.50 Preliminary Rev. 0.25 Max 1.80 1.50 0.70 4.50 6.30 0.75 1.37 2.60 7 Si590/591 5. Si590/Si591 Mark Specification Figure 3 illustrates the mark specification for the Si590/Si591. Table 11 lists the line information. 6 4 5 SiLabs 123 1234567890 R T T T T Y WW+ 1 2 3 Figure 3. Mark Specification Table 11. Si53x Top Mark Description Line Position 1 1–10 “SiLabs”+ Part Family Number, 59x (First 3 characters in part number) 2 1–10 Si590, Si591: Option1 + Option2 + Freq(7) + Temp Si590/Si591 w/ 8-digit resolution: Option1 + Option2 + ConfigNum(6) + Temp 3 8 Description Trace Code Position 1 Pin 1 orientation mark (dot) Position 2 Product Revision (D) Position 3–6 Tiny Trace Code (4 alphanumeric characters per assembly release instructions) Position 7 Year (least significant year digit), to be assigned by assembly site (ex: 2009 = 9) Position 8–9 Calendar Work Week number (1–53), to be assigned by assembly site Position 10 “+” to indicate Pb-Free and RoHS-compliant Preliminary Rev. 0.25 Si590/591 6. 6-Pin PCB Land Pattern Figure 4 illustrates the 6-pin PCB land pattern for the Si590/591. Table 12 lists the values for the dimensions shown in the illustration. Figure 4. Si590/591 PCB Land Pattern . Table 12. PCB Land Pattern Dimensions (mm) Dimension Min Max D2 5.08 REF e 2.54 BSC E2 4.15 REF GD 0.84 — GE 2.00 — VD 8.20 REF VE 7.30 REF X 1.70 TYP Y 2.15 REF ZD — 6.78 ZE — 6.30 Notes: 1. Dimensioning and tolerancing per the ANSI Y14.5M-1994 specification. 2. Land pattern design based on IPC-7351 guidelines. 3. All dimensions shown are at maximum material condition (MMC). 4. Controlling dimension is in millimeters (mm). Preliminary Rev. 0.25 9 Si590/591 DOCUMENT CHANGE LIST Revision 0.2 to Revision 0.25 Total Stability Maximum changed to ±30 in Table 2 on page 2. Total Stability Maximum changed to ±30 in Figure 1 on page 6. Preliminary Rev. 0.25 10 Si590/591 NOTES: Preliminary Rev. 0.25 11 Si590/591 CONTACT INFORMATION Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request. The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories, Silicon Labs, and DSPLL are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders. 12 Preliminary Rev. 0.25