MOTOROLA MC12181

Order this document by MC12181/D
The MC12181 is a monolithic bipolar synthesizer integrating a high
performance prescaler, programmable divider, phase/frequency detector,
charge pump, and reference oscillator/buffer functions. The device is
capable of synthesizing a signal which is 25 to 40 times the input reference
signal. The device has a 4–bit parallel interface to set the proper total
multiplication which can range from 25 to 40. When combined with an
external passive loop filter and VCO, the MC12181 serves as a complete
PLL subsystem.
•
•
•
•
•
•
•
•
•
•
125 – 1000 MHZ
FREQUENCY SYNTHESIZER
SEMICONDUCTOR
TECHNICAL DATA
2.7 to 5.5 V Operation
Low power supply current of 4.25 mA typical
On chip reference oscillator/buffer supporting wide frequency operating
range from 5 to 25 MHz
4–bit parallel interface for programming divider (N = 25 .... 40)
Wide 125 – 1000 MHz frequency of operation
16
1
Digital phase/frequency detector with linear transfer function
Balanced Charge Pump Output
Space efficient 16 lead SOIC package
D SUFFIX
PLASTIC PACKAGE
CASE 751B
(SO–16)
Operating Temperature Range of –40 to 85°C
> 1000 V ESD Protection (I/O to Ground, I/O to VCC)
The device is suitable for applications where a fixed local oscillator (LO)
needs to be synthesized or where a limited number of LO frequencies need
to be generated. The device also has auxiliary open emitter outputs (Pout
and Rout) for observing the inputs to the phase detector for verification
purposes. In normal use the pins should be left open. The Reset input is
normally LOW. When this input is placed in the HIGH state the reference
prescaler is reset and the charge pump output (Do) is placed in the OFF
state.
The 4–bit programming interface maps into divider states ranging from 25
to 40. A is the LSB and D is the MSB. The data inputs (A,B,C, and D) are
CMOS compatible and have pull–up resistors. The inputs can be tied directly
to Vcc or Ground for programming or can be interfaced to an external data
latch/register. Table 1 below has a mapping of the programming states.
PIN CONNECTIONS
OSCin 1
16 A
OSCout 2
15 B
VP 3
14 C
VCC 4
13 D
Do 5
Table 1. Programming States
D
C
B
A
Divider
L
L
L
L
L
L
L
L
H
H
H
H
H
H
H
H
L
L
L
L
H
H
H
H
L
L
L
L
H
H
H
H
L
L
H
H
L
L
H
H
L
L
H
H
L
L
H
H
L
H
L
H
L
H
L
H
L
H
L
H
L
H
L
H
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
12 Pout
GND 6
11 Reset
Fin 7
10 Rout
Fin 8
9 GND
(Top View)
ORDERING INFORMATION
Device
Operating
Temperature Range
Package
MC12181D
TA = –40° to +85°C
SO–16
 Motorola, Inc. 1997
Rev 2
MC12181
Figure 1. MC12181 Programmable Synthesizer
A
B
C
D
DECODE
LOGIC
Fin
Fin
DIVIDE BY 8
PRESCALER
PROGRAMMABLE
DIVIDER (25 – 40)
DIVIDE
BY 2
Pout
Reset
PHASE/FREQ
DETECTOR
OSCin
OSCout
CRYSTAL
OSCILLATOR/BUFFER
CHARGE
PUMP
DIVIDE BY 8
PRESCALER
Do
Rout
PIN NAMES
2
Pin No.
Pin
Function
1
OSCin
An external parallel resonant, fundamental crystal is connected between OSCin and OSCout to form an internal
reference crystal oscillator. External capacitors C1 and C2 are required to set the proper crystal load capacitance
and oscillator frequency (Figure 2). For an external reference oscillator, a signal is ac–coupled into the OSCin pin.
In either mode a 50 kΩ resistor MUST be connected between OSCin and OSCout.
2
OSCout
3
VP
Positive power supply for charge pump. VP MUST be greater than or equal to VCC. Bypassing should be placed
as close as possible to this pin and be connected directly to the ground plane.
4
VCC
Positive power supply. Bypassing should be placed as close as possible to this pin and be connected directly to
the ground plane.
5
Do
Single ended phase/frequency detector output. Three–state current sink/source output for use as a loop error
signal when combined with an external low pass filter. The phase/frequency detector is characterized by a linear
transfer function.
6
GND
7
Fin
Prescaler input – The VCO signal is ac–coupled into the Fin Pin.
8
Fin
Complementary prescaler input – This pin should be capacitively coupled to ground.
9
GND
Ground. This pin should be directly tied to the ground plane.
10
Rout
Open emitter test point used to verify proper operation of the reference divider chain. In normal operation this pin
should be left OPEN.
11
Reset
Test pin used to clear the prescalers (Reset = H). When the Reset is in the HIGH state, the charge pump output
is disabled. The Reset input has an internal pulldown. In normal operation it can be left open or tied to ground.
12
Pout
Open emitter test point used to verify proper operation of the programmable divider chain. The output is a
divide–by–2 version of the programmable input to the phase/frequency detector. In normal operation this pin
should be left OPEN.
13
14
15
16
D
C
B
A
Digital control inputs for setting the value of the programmable divider. A is the LSB and D is the MSB. In normal
operation these pins can be tied to VCC and/or ground to program a fixed divide or they can be driven by a CMOS
logic level when used in a programmable mode. There is an internal pull–up resistor to VCC on each input.
Oscillator output, for use with an external crystal as shown in Figure 2.
Ground. This pin should be directly tied to the ground plane.
MOTOROLA RF/IF DEVICE DATA
MC12181
Figure 2. Typical Applications Example
R1 is 50 kΩ (Nominal)
C1/C2 depend on crystal selected
C1
1
OSCin
A 16
2
OSCout
B 15
3
VP
C 14
4
VCC
D 13
5
Do
6
GND
7
Fin
Rout 10
8
Fin
GND 9
R1
CMOS Logic
Levels or VCC
and/or GND
C2
VP
VCC
0.1 µF
100 pF
0.1 µF
100 pF
Passive
Filter
Pout 12
NC
Reset 11
1000 pF
VCO
NC
1000 pF
Figure 3. Typical Passive Loop Filter Topology
RX
VCO Input
Do
RO
CA
CX
CO
RECOMMENDED OPERATING CONDITIONS
Parameter
Symbol
Min
Max
Unit
VCC
2.7
5.5
VDC
VCCmax
–
–6.0
VDC
VPmax
–
VCC to +6.0
VDC
Temperature Ambient
TA
–40
85
°C
Storage Temperature
TSTG
–65
150
°C
Vinmax
–
VCC+0.5 V
VDC
Supply Range
Maximum Supply Range
Maximum Charge Pump Voltage
Maximum Input Signal (Any Pin)
MOTOROLA RF/IF DEVICE DATA
3
MC12181
ELECTRICAL CHARACTERISTICS (VCC = 2.7 to 5.5 V; VP = VCC to 6.0 V; TA = –40 to +85°C, unless otherwise noted.)
Characteristic
Supply Current for VCC
Supply Current for VP
Input Frequency Range
RF Input Frequency Range
Fin Input Sensitivity
OSCin Input Sensitivity
Output Source Current (Do)
Symbol
Min
Typ
Max
Unit
ICC
–
4.0
5.5
mA
Note 1
IP
–
0.25
0.5
mA
Note 1
OSCin
5
–
25
MHz
Note 2
Fin
125
–
1000
MHz
Note 3
Vin
100
–
1000
mVpp
Note 4
VOSC
500
–
2200
mVpp
Note 4
IOH
–2.8
–2.2
–2.0
mA
Note 5
–2.4
–2.0
–1.6
2.0
2.4
2.8
Note 6
Output Sink Current (Do)
IOL
1.6
2.0
2.4
Output Leakage Current (Do)
IOZ
–
0.5
10
nA
Charge Pump Operating Volt
VDo
0.5
–
VP–0.5
V
Input HIGH Voltage
Reset, A, B, C, D
VIH
0.7 VCC
–
–
V
Input LOW Voltage
Reset, A, B, C, D
VIL
–
–
0.3 VCC
V
Input HIGH Current
A, B, C, D
IIH
–
–
+1
µA
–
–
+100
IIL
–100
–
–
–1
–
+1
Vout
250
400
–
Reset
Input LOW Current
A, B, C, D
Reset
Output Amplitude
(Pout, Rout)
Condition
mA
Note 5
Note 6
VCC=5.5; VP = 6.0 V;
VDo=0.5 to 5.5 V
µA
mVpp
Note 7
NOTES: 1. VCC and VP = 5.5 V; Fin = 1.0 GHz; OSCin = 25 MHz; Do open.
2. Assumes C1 and C2 (Figure 2) limited to ≤30 pF each including stray capacitance in crystal mode, ac coupled input for external reference mode.
3. AC coupling, Fin measured with a 1000pF capacitor.
4. Signal ac coupling in input.
5. VCC = 5.5 V; VP = 6.0 V; VDO = 3.0 V.
6. VP = VCC = 3.0 V; VDO = 1.5 V.
7. Minimum resistor value of 25 kΩ to ground.
4
MOTOROLA RF/IF DEVICE DATA
MC12181
APPLICATIONS INFORMATION
The MC12181 is intended for applications where a fixed
LO, or a limited number of local oscillator frequencies is
required to be synthesized. The device acts as a x25 – 40
PLL. The 4–bit parallel interface allows 1 of 16 divide ratios to
be selected. Internally there are fixed divide by 8 prescalers
in the reference and programmable paths of the PLL. The
MC12181 operates from 125 MHz to 1000 MHz which makes
the part ideal for FCC Title 47; Part 15 applications in the 260
MHz to 470 MHz band and the 902 to 928 MHz Band.
Figure 4 shows a typical block diagram of the application.
minimizing EMI and switching noise which can be generated
by rail–to–rail CMOS outputs. The OSCout output should not
be used to drive other circuitry.
The oscillator buffer in the MC12181 is a single stage, high
speed, differential input/output amplifier; it may be
considered to be a form of the Pierce oscillator. A simplified
circuit diagram is seen in Figure 5.
Figure 5. Simplified Crystal Oscillator/Buffer Circuit
VCC
Figure 4. Typical Block Diagram of Complete PLL
MC12181 PLL
External
Ref
10.0MHz
÷8
φ/Freq
Det
÷N
25–40
Charge
Pump
Loop
Filter
VCO
250–400
MHz
OSCout
OSCin
To Phase/
Frequency
Detector
Bias
Source
÷8
As can be seen from the block diagram, with the addition
of a VCO, a loop filter, and either an external oscillator or
crystal, a complete PLL sub–system can be realized. Since
most of the PLL functions are integrated into the 12181, the
users focus is on the loop filter design and the crystal
reference oscillator circuit.
Crystal Oscillator Design
The PLL is used to transfer the high stability characteristic
of a low frequency reference source to the high frequency
VCO within the PLL loop. To facilitate this, the device
contains an input circuit which can be configured as a crystal
oscillator or a buffer for accepting an external signal source.
In the external reference mode, the reference source is
ac–coupling into the OSCin input pin. The level of this signal
should be between 500 – 2200 mVp–p. An external low noise
reference should be used when it is desired to obtain the best
close–in phase noise performance for the PLL. In addition the
input reference amplitude should be close to the upper
amplitude specification. This maximizes the slew rate of the
input signal as it switches against the internal voltage
reference.
In the crystal mode, an external parallel–resonant
fundamental mode crystal should be connected between the
OSCin and OSCout pins. This crystal must be between 5 and
25 MHz. External capacitors C1 and C2, as shown in
Figure 2, are required to set the proper crystal load
capacitance and oscillator frequency. The values of the
capacitors are dependent on the crystal choosen and the
input capacitance of the device as well as stray board
capacitance.
Since the MC12181 is realized with an all–bipolar ECL
style design, the internal oscillator circuitry is different from
more traditional CMOS oscillator designs which realize the
crystal oscillator with a modified inverter topology. These
CMOS designs typically excite the crystal with a rail–to–rail
signal which may overdrive the crystal resulting in damage or
unstable operation. The MC12181 design does not exhibit
this phenomena because the swing out of the OSCout pin is
less than 600 mVp–p. This has the added advantage of
MOTOROLA RF/IF DEVICE DATA
OSCin drives the base of one input of an NPN transistor
differential pair. The non–inverting input of the differential pair
is internally biased. OSCout is the inverted input signal and is
buffered by an emitter follower with a 70 µA pull–down
current and has a voltage swing of about 600mVp–p. Open
loop output impedance is approximately 425 Ω. The opposite
side of the differential amplifier output is used internally to
drive another buffer stage which drives the phase/frequency
detector. With the 50 kΩ feedback resistor in place, OSCin
and OSCout are biased to approximately 1.1 V below VCC.
The amplifier has a voltage gain of about 15dB and a
bandwidth in excess of 150 MHz. Adherence to good RF
design and layout techniques, including power supply pin
decoupling, is strongly recommended.
A typical crystal oscillator application is shown in Figure 2.
The crystal and the feedback resistor are connected directly
between OSCin and OSCout, while the loading capacitors, C1
and C2, are connected between OSCin and ground, and
OSCout and ground respectively. It is important to understand
that as far as the crystal is concerned, the two loading
capacitors are in series (albeit through ground). So when the
crystal specification defines a specific loading capacitance,
this refers to the total external (to the crystal) capacitance
seen across its two pins.
This capacitance consists of the capacitance contributed
by the amplifier (IC and packaging), layout capacitance, and
the series combination of the two loading capacitors. This is
illustrated in the equation below:
CI
C2
+ CAMP ) CSTRAY ) C1
C1 ) C2
Provided the crystal and associated components are
located immediately next to the IC, thus minimizing the stray
capacitance, the combined value of CAMP and CSTRAY is
approximately 5pF. Note that the location of the OSCin and
OSCout pins at the end of the package, facilitates placing the
crystal, resistor and the C1 and C2 capacitors very close to
the device. Usually, one of the capacitors is in parallel with an
adjustable capacitor used to trim the frequency of oscillation.
5
MC12181
It is important that the total external (to the IC) capacitance
seen by either OSCin or OSCout, be no greater than 30pF.
In operation, the crystal oscillator will start up with the
application of power. If the crystal is in a can that is not
grounded it is often possible to monitor the frequency of
oscillation by connecting an oscilloscope probe to the can;
this technique minimizes any disturbance to the circuit. If this
is not possible, a high impedance, low capacitance, FET
probe can be connected to either OSCin or OSCout. Signals
typically seen at those points will be very nearly sinusoidal
with amplitudes of roughly 300–600mVp–p. Some distortion
is inevitable and has little bearing on the accuracy of the
signal going to the phase detector.
Loop Filter Design
Because the device is designed for a non–frequency agile
synthesizer (i.e., how fast it tunes is not critical) the loop filter
design is very straight forward. The current output of the
charge pump allows the loop filter to be realized without the
need of any active components. The preferred topology for
the filter is illustrated in Figure 6.
Figure 6. Loop Filter
Xtl
Osc
÷8
Ph/Frq
Det
Chrg
Pump
Kp
÷25–40 N
MC12181
VCO
Ro
Co
Rx
Kv
Ca
Cx
÷8
The Ro/Co components realize the primary loop filter. Ca is
added to the loop filter to provide for reference sideband
suppression. If additional suppression is needed, the Rx/Cx
realizes an additional filter. In most applications, this will not
be necessary. If all components are used, this results in a 4th
order PLL, which makes analysis difficult. To simplify this, the
loop design will be treated as a 2nd order loop (Ro/Co) and
additional guidelines are provided to minimize the influence
of the other components. If more rigorous analysis is needed,
mathematical/system simulation tools should be used.
2) Optimum loop bandwidth for best phase noise
performance
3) Minimum loop bandwidth for greatest reference sideband
suppression
Usually a compromise is struck between these 3 cases,
however, for a fixed frequency application, minimizing the
tuning speed is not a critical parameter.
To specify the loop bandwidth for optimal phase noise
performance, an understanding of the sources of phase
noise in the system and the effect of the loop filter on them is
required. There are 3 major sources of phase noise in the
phase–locked loop – the crystal reference, the VCO, and the
loop contribution. The loop filter acts as a low–pass filter to
the crystal reference and the loop contribution. The loop filter
acts as a high–pass filter to the VCO with an in–band gain
equal to unity. The loop contribution includes the PLL IC, as
well as noise in the system; supply noise, switching noise,
etc. For this example, a loop contribution of 15dB has been
selected, which corresponds to data in Figure NO TAG.
The crystal reference and the VCO are characterized as
high–order 1/f noise sources. Graphical analysis is used to
determine the optimum loop bandwidth. It is necessary to
have noise plots from the manufacturers of both devices.
This method provides a straightforward approximation
suitable for quickly estimating the optimal bandwidth. The
loop contribution is characterized as white–noise or
low–order 1/f noise given in the form of a noise factor which
combines all the noise effects into a single value. The phase
noise of the Crystal Reference is increased by the noise
factor of the PLL IC and related circuitry. It is further
increased by the total divide–by–N ratio of the loop. This is
illustrated in Figure 7.
The point at which the VCO phase noise crosses the
amplified phase noise of the Crystal Reference is the point of
the optimum loop bandwidth. In the example of Figure 7, the
optimum bandwidth is approximately 15 KHz.
Figure 7. Graphical Analysis of Optimum Bandwidth
Closed Loop Response
–60
Optimum Bandwidth
–70
–80
–90
Ca
<0.1 × Co
–100
Rx
>10 × Ro
Cx
<0.1 × Co
dB
Guideline
The focus of the design effort is to determine what the
loop’s natural frequency, ωo, should be. This is determined by
Ro, Co, Kp, Kv, and Nt. Because Kp, Kv, and Nt are given, it is
only necessary to calculate values for Ro and Co. There are
3 considerations in selecting the loop bandwidth:
1) Maximum loop bandwidth for minimum tuning speed
6
VCO
Component
20*log(Nt)
–110
–120
–130
15dB NF of the Noise
Contribution from Loop
–140
Crystal Reference
–150
10
100
1k
10k
100k
1M
Hz
MOTOROLA RF/IF DEVICE DATA
MC12181
Figure 8. Closed Loop Frequency Response for ζ = 1
Natural Frequency
10
3dB Bandwidth
Technically, Kv and Kp should be expressed in Radian
units [Kv (RAD/V), Kp (A/RAD)]. Since the component
design equation contains the Kv × Kp term. the 2π
cancels and the values can be epressed as above.
0
Figure 9. Design Equations for the 2nd Order System
–10
dB
–20
–30
–40
–50
–60
0.1
1.0
10
Hz
100
1.0 k
To simplify analysis further a damping factor of 1 will be
selected. The normalized closed loop response is illustrated
in Figure 8 where the loop bandwidth is 2.5 times the loop
natural frequency (the loop natural frequency is the
frequency at which the loop would oscillate if it were
unstable). Therefore the optimum loop bandwidth is
15 kHz/2.5 or 6.0 kHz (37.7 krads) with a damping coefficient,
ζ ≈ 1. T(s) is the transfer function of the loop filter.
T(s)
+
ǒ Ǔ
NCo
K pK v
RoCos
s2
)1
) RoCos ) 1
ǒǓ)
+
ǒ Ǔ )ǒ Ǔ )
2z
wo s
1
2
w o2 s
1
2z
wo s
1
ǒ Ǔ+ǒ Ǔ³ +Ǹ ³ +ǒ Ǔ
Ǔ³ +ǒ Ǔ
+ǒ Ǔ³ +ǒ
NCo
KpKv
RoCo
1
wo2
2z
wo
wo
z
Kp Kv
NCo
woRoCo
2
Co
Ro
KpKv
Nwo2
2z
woCo
where Nt = Total PLL Divide Ratio — 8×N where (N = 25...40)
Kv = VCO Gain — Hz/V
Kp = Phase Detector/Charge Pump Gain — A
= ( |IOH| + |IOL| ) / 2
MOTOROLA RF/IF DEVICE DATA
In summary, follow the steps given below:
Step 1: Plot the phase noise of crystal reference and the
VCO on the same graph.
Step 2: Increase the phase noise of the crystal reference by
the noise contribution of the loop.
Step 3: Convert the divide–by–N to dB (20log 8 × N) and
increase the phase noise of the crystal reference by
that amount.
Step 4: The point at which the VCO phase noise crosses the
amplified phase noise of the Crystal Reference is the
point of the optimum loop bandwidth. This is
approximately 15 kHz in Figure 7.
Step 5: Correlate this loop bandwidth to the loop natural
frequency per Figure 8. In this case the 3.0 dB
bandwidth for a damping coefficient of 1 is 2.5 times
the loop’s natural frequency. The relationship
between the 3.0 dB loop bandwidth and the loop’s
“natural” frequency will vary for different values of ζ.
Making use of the equations defined in Figure 9, a
math tool or spread sheet is useful to select the
values for Ro and Co.
Appendix: Derivation of Loop Filter Transfer Function
The purpose of the loop filter is to convert the current from
the phase detector to a tuning voltage for the VCO. The total
transfer function is derived in two steps. Step 1 is to find the
voltage generated by the impedance of the loop filter. Step 2
is to find the transfer function from the input of the loop filter to
its output. The “voltage” times the “transfer function” is the
overall transfer function of the loop filter. To use these
equations in determining the overall transfer function of a PLL
multiply the filter’s impedance by the gain constant of the
phase detector then multiply that by the filter’s transfer
function (Figure 10 contains the transfer function equations
for 2nd, 3rd and 4th order PLL filters.)
7
MC12181
Figure 10. Overall Transfer Function of the PLL
For the 2nd Order PLL:
Vp
Vt
Ro
ZLF(s)
Co
TLF(s)
For the 3rd Order PLL:
Vp
Vt
Ro
Ca
Co
ZLF(s)
+ VVpt(s)
+1 ,
(s)
Vp(s)
+ Kp(s)ZLF(s)
+ C R CRso2C)os(C) 1) C )s
o o a
TLF(s)
For the 4th Order PLL:
+ RoCCooss) 1
+ VVpt(s)
+1 ,
(s)
o
Vp(s)
a
+ Kp(s)ZLF(s)
Vt
Vp
Ro
Ca
Rx
Cx
Co
ZLF(s)
+ C R C R C s3 ) [ (C ) (RC o)RCosC))1)C(RRxC(Cxs ))1)C ) ] s2 ) (C ) C ) C )s
o o a x x
o
a x x
o o x
a
o
a
x
TLF(s)
+ VVpt(s)
+ (RxCx1s ) 1)
(s)
, Vp(s)
+ Kp(s)ZLF(s)
Figure 11. Typical Charge Pump Current versus Temperature
(VCC = 5.5 V; VP = 6.0 V)
FIGURES 11 THRU 17 COULD NOT BE PROCESSED
FOR PDF FORMAT. FOR COMPLETE DOCUMENT
WITH ALL IMAGES, PLEASE ORDER FROM MFAX OR
LITERATURE DISTRIBUTION CENTER.
8
MOTOROLA RF/IF DEVICE DATA
MC12181
OUTLINE DIMENSIONS
D SUFFIX
PLASTIC PACKAGE
CASE 751B-05
(SO–16)
ISSUE J
–A–
16
9
1
8
–B–
P
NOTES:
1. DIMENSIONING AND TOLERANCING PER ANSI
Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSIONS A AND B DO NOT INCLUDE
MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.15 (0.006)
PER SIDE.
5. DIMENSION D DOES NOT INCLUDE DAMBAR
PROTRUSION. ALLOWABLE DAMBAR
PROTRUSION SHALL BE 0.127 (0.005) TOTAL
IN EXCESS OF THE D DIMENSION AT
MAXIMUM MATERIAL CONDITION.
8 PL
0.25 (0.010)
M
B
S
G
R
K
F
X 45 _
C
–T–
SEATING
PLANE
M
D
16 PL
0.25 (0.010)
M
T B
S
A
S
J
DIM
A
B
C
D
F
G
J
K
M
P
R
MILLIMETERS
MIN
MAX
9.80
10.00
3.80
4.00
1.35
1.75
0.35
0.49
0.40
1.25
1.27 BSC
0.19
0.25
0.10
0.25
0_
7_
5.80
6.20
0.25
0.50
INCHES
MIN
MAX
0.386
0.393
0.150
0.157
0.054
0.068
0.014
0.019
0.016
0.049
0.050 BSC
0.008
0.009
0.004
0.009
0_
7_
0.229
0.244
0.010
0.019
Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding
the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and
specifically disclaims any and all liability, including without limitation consequential or incidental damages. “Typical” parameters which may be provided in Motorola
data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals”
must be validated for each customer application by customer’s technical experts. Motorola does not convey any license under its patent rights nor the rights of
others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other
applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury
or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola
and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees
arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that
Motorola was negligent regarding the design or manufacture of the part. Motorola and
are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal
Opportunity/Affirmative Action Employer.
Mfax is a trademark of Motorola, Inc.
How to reach us:
USA / EUROPE / Locations Not Listed: Motorola Literature Distribution;
P.O. Box 5405, Denver, Colorado 80217. 1–303–675–2140 or 1–800–441–2447
JAPAN: Nippon Motorola Ltd.: SPD, Strategic Planning Office, 141,
4–32–1 Nishi–Gotanda, Shagawa–ku, Tokyo, Japan. 03–5487–8488
Customer Focus Center: 1–800–521–6274
Mfax: [email protected] – TOUCHTONE 1–602–244–6609
ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park,
Motorola Fax Back System
– US & Canada ONLY 1–800–774–1848 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298
– http://sps.motorola.com/mfax/
HOME PAGE: http://motorola.com/sps/
MOTOROLA RF/IF DEVICE DATA◊
MC12181/D
9