AKM AKD4344

[AK4344]
AK4344
100dB 96kHz 24-Bit Stereo 3.3V ΔΣ DAC
GENERAL DESCRIPTION
The AK4344 is a 24bit low voltage & low power stereo. The AK4344 uses the Advanced Multi-Bit ΔΣ
architecture, which achieves DR=100dB at 3.3V operation. The AK4344 integrates a combination of SCF
and CTF filters increasing performance for systems with excessive clock jitter. The output voltage level
can be set as high as 1Vrms. The AK4344 is offered in a space saving 16pin TSSOP package.
FEATURES
† Sampling Rate: 8kHz ∼ 96kHz
† 24-Bit 8 times FIR Digital Filter
† SCF with high tolerance to clock jitter
† Single-ended output buffer
† Digital de-emphasis for 32kHz, 44.1kHz, 48kHz sampling
† I/F Format: 24-Bit MSB justified, 16/24-Bit LSB justified, I2S Compatible
† Master Clock:
512/768/1024/1536fs for Half Speed (8kHz ∼ 24kHz)
256/384/512/768fs for Normal Speed (8kHz ∼ 48kHz)
128/192/256/384fs for Double Speed (48kHz ∼ 96kHz)
† µP Interface: 4-wire/3-wire
† CMOS Input Level
† THD+N: -90dB(0dB)
† DR, S/N: 100dB
† DAC output voltage level: 1Vrms (@VDD=3.3V)
† Power Supply: 2.7 to 3.6V
† Ta = −20 ∼ 85°C
† 16pin TSSOP
MS0641-E-00
2007/06
-1-
[AK4344]
MCLK
CSN
CCLK
CDTI
µP
Interface
VDD
De-emphasis
Control
CDTO
SDTI1
LRCK
BICK
Audio
Data
Interface
TEST1
PDN
Clock
Divider
VSS
VCOM
8X
Interpolator
ΔΣ
Modulator
SCF
LPF
LOUT
8X
Interpolator
ΔΣ
Modulator
SCF
LPF
ROUT
TEST2
Figure 1. AK4344 Block Diagram (Mode= “0”)
MCLK
CSN
CCLK
CDTI
SDTI2
SDTI1
LRCK
µP
Interface
VDD
De-emphasis
Control
Audio
Data
Interface
BICK
TEST1
PDN
Clock
Divider
VSS
VCOM
8X
Interpolator
ΔΣ
Modulator
SCF
LPF
LOUT
8X
Interpolator
ΔΣ
Modulator
SCF
LPF
ROUT
TEST2
Figure 2. AK4344 Block Diagram (Mode= “1”)
MS0641-E-00
2007/06
-2-
[AK4344]
■ Ordering Guide
−20 ∼ +85°C
16pin TSSOP (0.65mm pitch)
Evaluation Board for AK4344
AK4344ET
AKD4344
■ Pin Layout
MCLK
1
16
TEST2
BICK
2
15
CDTO/ SDTI2
SDTI1
3
14
VDD
LRCK
4
13
VSS
PDN
5
12
VCOM
CSN
6
11
LOUT
CCLK
7
10
ROUT
CDTI
8
9
TEST1
AK4344
Top
View
MS0641-E-00
2007/06
-3-
[AK4344]
PIN/FUNCTION
No.
1
2
3
4
Pin Name
MCLK
BICK
SDTI1
LRCK
I/O
I
I
I
I
5
PDN
I
6
7
8
CSN
CCLK
CDTI
I
I
I
9
TEST1
I
10
11
ROUT
LOUT
O
O
12
VCOM
O
13
14
VSS
VDD
CDTO
SDTI2
O
I
TEST2
O
15
16
Function
Master Clock Input Pin
Audio Serial Data Clock Pin
Audio Serial Data Input Pin1
Input Channel Clock Pin
Full Power Down Mode Pin
“L” : Power down, “H” : Power up
Chip Select Pin 0
Control Data Clock Pin
Control Data Input Pin
TEST Pin
This pin must be connected to VSS.
Rch Analog Output Pin, The output is “Hi-Z” when PDN pin = “L”.
Lch Analog Output Pin, The output is “Hi-Z” when PDN pin = “L”.
Common Voltage Output Pin, 0.5 × VDD
Normally connected to VSS with a 4.7μF (min. 1μF, max. 10μF) electrolytic
Capacitor. The output is “L” when PDN pin = “L”
Ground Pin
Power Supply Pin, 2.7 ∼ 3.6V
Control Data Output Pin in serial mode, The output is “Hi-Z” when PDN pin = “L”.
Audio Serial Data Input Pin2
TEST Pin
This pin must be OPEN.
Note: All digital input pins should not be left floating.
MS0641-E-00
2007/06
-4-
[AK4344]
ABSOLUTE MAXIMUM RATINGS
(VSS=0V; Note 1)
Parameter
Power Supply
Input Current, Any Pin Except Supplies
Digital Input Voltage
Ambient Temperature (Powered applied)
Storage Temperature
(Note 2)
Symbol
VDD
IIN
VIND
Ta
Tstg
min
−0.3
−0.3
−20
−65
max
4.6
±10
VDD+0.3
85
150
Units
V
mA
V
°C
°C
Note 1. All voltages with respect to ground.
Note 2. MCLK, BICK, SDTI1, LRCK, PDN, CSN, CCLK, CDTI, SDTI2
WARNING: Operation at or beyond these limits may result in permanent damage to the device.
Normal operation is not guaranteed at these extremes.
RECOMMENDED OPERATING CONDITIONS
(VSS=0V; Note 1)
Parameter
Power Supply
Symbol
VDD
min
2.7
typ
3.3
max
3.6
Units
V
Note 1. All voltages with respect to ground.
WARNING: AKEMD assumes no responsibility for the usage beyond the conditions in this datasheet.
MS0641-E-00
2007/06
-5-
[AK4344]
ANALOG CHARACTERISTICS
(Ta=25°C; VDD=3.3V; VSS=0V; fs=44.1kHz, 96kHz; BICK=64fs; Signal Frequency=1kHz; 24bit Data;
Measurement frequency=20Hz ∼ 20kHz at fs=44.1kHz, 20Hz ∼ 40kHz at fs=96kHz; unless otherwise specified)
Parameter
min
typ
max
Units
Dynamic Characteristics (GAIN bit= “1”) :
Resolution
24
Bits
0dBFS
-90
-80
dB
THD+N
fs=44.1kHz
−60dBFS
−37
dB
BW=20kHz
0dBFS
-88
dB
fs=96kHz
−60dBFS
−34
dB
BW=40kHz
DR
(−60dBFS with A-weighted)
92
100
dB
S/N
(A-weighted)
92
100
dB
Interchannel Isolation
80
100
dB
DC Accuracy:
Interchannel Gain Mismatch
0.2
0.5
dB
Gain Drift
100
ppm/°C
Output Voltage: GAIN bit=“1”
(Note 3)
2.60
2.8
3.00
Vpp
Output Voltage: GAIN bit=“0”
(Note 4)
2.05
2.2
2.35
Vpp
Load Resistance
(Note 5)
10
kΩ
Load Capacitance
25
pF
Power Supplies
Power Supply Current
Normal Operation (PDN pin = “H”, fs=44.1kHz)
(Note 6)
7.0
mA
Normal Operation (PDN pin = “H”, fs=96kHz)
(Note 6)
8.5
12.8
mA
Full Power-down mode (PDN pin = “L”)
(Note 7)
10
50
μA
Note 3. Full-scale voltage (0dB). Output voltage scales with the voltage of VDD, Vout = 0.85 × VDD (typ).
Note 4. Full-scale voltage (0dB). Output voltage scales with the voltage of VDD, Vout = 0.67 × VDD (typ).
Note 5. For AC-load.
Note 6. RSTN bit= “1”, PW bit= “1”
Note 7. All digital input pins are fixed to VDD or VSS.
MS0641-E-00
2007/06
-6-
[AK4344]
FILTER CHARACTERISTICS
(Ta=25°C; VDD=2.7 ∼ 3.6V; fs=44.1kHz; DEM1 bit= “0”, DEM0 bit= “1”)
Parameter
Symbol
min
DAC Digital Filter:
Passband
(Note 8) ±0.05dB
PB
0
−6.0dB
Stopband
(Note 8)
SB
24.1
Passband Ripple
PR
Stopband Attenuation
SA
54
Group Delay
(Note 9)
GD
Digital Filter + SCF + CTF:
Frequency Response 0 ∼ 20kHz
FR
∼ 40kHz (Note 10)
-
typ
max
Units
22.05
20.0
-
24.0
-
kHz
kHz
kHz
dB
dB
1/fs
±0.1
±0.2
-
dB
dB
±0.01
Note 8. The passband and stopband frequencies scale with fs (system sampling rate).
Note 9. The calculating delay time which occurred by digital filtering. This time is from setting the 16/24bit data
of both channels to input register to the output of analog signal.
Note 10. At fs=96kHz.
DC CHARACTERISTICS
(Ta=25°C; VDD=2.7 ∼ 3.6V)
Parameter
Symbol
min
High-Level Input Voltage
VIH
70%VDD
Low-Level Input Voltage
VIL
High-Level Output Voltage (Iout=-80µA)
VOH
VDD-0.4
Low-Level Output Voltage (Iout=80µA)
VOL
Input Leakage Current
Iin
-
MS0641-E-00
typ
-
max
30%VDD
0.4
± 10
Units
V
V
V
V
µA
2007/06
-7-
[AK4344]
SWITCHING CHARACTERISTICS
(Ta=25°C; VDD=2.7 ∼ 3.6V; CL = 20pF)
Parameter
Symbol
min
Master Clock Frequency
Half Speed Mode (512/768/1024/1536fs)
fCLK
4.096
Normal Speed Mode (256/384/512/768fs)
fCLK
2.048
Double Speed Mode (128/192/256/384fs)
fCLK
6.144
Duty Cycle
dCLK
40
LRCK Frequency
Half Speed Mode
(DFS1-0 = “10”)
fsh
8
Normal Speed Mode (DFS1-0 = “00”)
fsn
8
Double Speed Mode (DFS1-0 = “01”)
fsd
48
Duty Cycle
dCLK
45
Audio Interface Timing
BICK Period
1/128fs
tBCK
Half Speed Mode
1/128fs
tBCK
Normal Speed Mode
1/64fs
tBCK
Double Speed Mode
70
tBCKL
BICK Pulse Width Low
70
tBCKH
Pulse Width High
40
tBLR
BICK “↑” to LRCK Edge
(Note 11)
40
tLRB
LRCK Edge to BICK “↑”
(Note 11)
40
tSDH
SDTI Hold Time
40
tSDS
SDTI Setup Time
Control Interface Timing
200
CCLK Period
tCCK
80
CCLK Pulse Width Low
tCCKL
80
Pulse Width High
tCCKH
40
CDTI Setup Time
tCDS
40
CDTI Hold Time
tCDH
150
CSN “H” Time
tCSW
150
CSN “↓” to CCLK “↑”
tCSS
50
tCSH
CCLK “↑” to CSN “↑”
tDCD
CDTO Delay
tCCZ
CSN “↑” to CDTO Hi-Z
Power-Down & Reset Timing
PDN Pulse Width
(Note 12)
tPD
4
typ
max
Units
36.864
36.864
36.864
60
MHz
MHz
MHz
%
24
48
96
55
kHz
kHz
kHz
%
ns
ns
ns
ns
ns
ns
ns
ns
ns
45
70
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms/μF
Note 11. BICK rising edge must not occur at the same time as LRCK edge.
Note 12. The AK4344 can be reset by bringing PDN pin = “L”.
The PDN pulse width is proportional to the value of the capacitor (C) connected to VCOM pin. tPD = 4000× C.
When C = 4.7μF, tPD is 19ms(min).
The value of the capacitor (C) connected with VCOM pin should be 1μF ≤ C ≤ 10μF.
When the states of DIF1-0 pins change, the AK4344 should be reset by PDN pin.
MS0641-E-00
2007/06
-8-
[AK4344]
■ Timing Diagram
1/fCLK
VIH
MCLK
VIL
tCLKH
tCLKL
dCLK=tCLKH x fCLK, tCLKL x fCLK
1/fs
VIH
LRCK
VIL
tBCK
VIH
BICK
VIL
tBCKH
tBCKL
Figure 3. Clock Timing
VIH
LRCK
VIL
tBLR
tLRB
VIH
BICK
VIL
tSDH
tSDS
VIH
SDTI
VIL
Figure 4. Serial Interface Timing
MS0641-E-00
2007/06
-9-
[AK4344]
VIH
CSN
VIL
tCSS
tCCK
tCCKL tCCKH
VIH
CCLK
VIL
tCDH
tCDS
CDTI
C1
C0
A4
R/W
VIH
VIL
Hi-Z
CDTO
Figure 5. WRITE/READ Command Input Timing in 3-wire/4-wire serial mode
tCSW
VIH
CSN
VIL
tCSH
VIH
CCLK
CDTI
VIL
D3
D2
D1
VIH
D0
VIL
Hi-Z
CDTO
Figure 6. WRITE Data Input Timing in 3-wire/4-wire serial mode
VIH
CSN
VIL
VIH
CCLK
VIL
CDTI
A1
VIH
A0
VIL
tDCD
CDTO
Hi-Z
D7
D6
D5
50%VDD
Figure 7. READ Data Output Timing 1 in 4-wire serial mode
MS0641-E-00
2007/06
- 10 -
[AK4344]
tCSW
VIH
CSN
VIL
tCSH
VIH
CCLK
VIL
VIH
CDTI
VIL
tCCZ
CDTO
D3
D2
D1
D0
Hi-Z
50%VDD
Figure 8. READ Data Output Timing 2 in 4-wire serial mode
tPD
PDN
VIL
Figure 9. Power-Down & Reset Timing
MS0641-E-00
2007/06
- 11 -
[AK4344]
OPERATION OVERVIEW
■ System Clock
The external clocks, which are required to operate the AK4344, are MCLK, BICK and LRCK. The master clock (MCLK)
should be synchronized with LRCK but the phase is not critical. The MCLK is used to operate the digital interpolation
filter and the delta-sigma modulator. The MCLK frequency is detected from the relation between MCLK and LRCK
automatically. The Half speed, the Normal speed and the Double speed mode are selected with the DFS1-0 bits (Table 1).
The sampling speed mode is set depending on the MCLK frequency automatically for Auto mode (DFS1 bit = DFS0 bit =
“1”) (Table 2).
The AK4344 is automatically placed in the reset mode when MCLK stops in the normal operation mode (PDN pin = “H”),
and the analog output becomes the VCOM voltage. After MCLK is input again, the AK4344 is powered up. After exiting
reset by PDN pin at power-up etc., the AK4344 is in the reset mode until MCLK and LRCK are input.
Mode
Normal Speed
Double Speed
Half Speed
Auto
DFS1
0
0
1
1
DFS0
fs
0
8 ∼ 48kHz
1
48 ∼ 96kHz
0
8 ∼ 24kHz
1
8 ∼ 96kHz
Table 1. System Clock Example
MCLK Frequency
512/768fs
128/192/256/384fs
1024/1536fs
Sampling Speed Mode
Normal Speed
Double Speed
Half Speed
Table 2. Auto Mode
MCLK Frequency
256/384/512/768fs
128/192/256/384fs
512/768/1024/1536fs
Table 2
Fs
8 ∼ 48kHz
48 ∼ 96kHz
8 ∼ 24kHz
■ Audio Interface Format
The Data is shifted in via the SDTI pin using BICK and LRCK inputs. The DIF1-0 bits as shown in Table 3 can select four
serial data modes. In all modes the serial data is MSB-first, 2’s compliment format and is latched on the rising edge of
BICK. Mode 3 can be used for 16bit I2S Compatible format by zeroing the unused LSBs at BICK ≥ 48fs or BICK = 32fs.
Mode
0
1
2
3
DIF1
0
0
1
1
DIF0
SDTI Format
0
16bit, LSB justified
1
24bit, LSB justified
0
24bit, MSB justified
1
16/24bit, I2S Compatible
Table 3. Audio Interface Format
MS0641-E-00
BICK
≥ 32fs
≥ 48fs
≥ 48fs
≥ 48fs or 32fs
Figure
Figure 10
Figure 11
Figure 12
Figure 13
2007/06
- 12 -
[AK4344]
LRCK
0 1 2 3
9 10 11 12 13 14 15 0 1 2 3
9 10 11 12 13 14 15 0 1
BICK(32fs)
SDTI(i)
15 14 13
7 6 5 4 3 2 1 0 15 14 13
0 1 2 3
17 18 19 20
31 0 1 2 3
7 6 5 4 3 2 1 0 15
17 18 19 20
31 0 1
BICK(64fs)
SDTI(i)
Don't Care
15 14 13 12
1 0
Don't Care
15 14 13 12
2 1 0
SDTI-15:MSB, 0:LSB
Lch Data
Rch Data
Figure 10. Mode 0 Timing
LRCK
0 1 2
8 9
24
31 0 1 2
8 9
24
31 0 1
BICK(64fs)
SDTI(i)
Don't Care
23
1 0
8
Don't Care
8
23
1 0
23:MSB, 0:LSB
Lch Data
Rch Data
Figure 11. Mode 1 Timing
LRCK
0 1 2
20 21 22 23 24
31 0 1 2
20 21 22 23 24
31 0 1
BICK(64fs)
SDTI(i)
23 22
4 3 2 1 0 Don't Care 23 22
4 3 2 1 0
Don't Care 23
23:MSB, 0:LSB
Lch Data
Rch Data
Figure 12. Mode 2 Timing
LRCK
0 1 2 3
21 22 23 24 25
0 1 2
21 22 23 24 25
0 1
BICK(64fs)
SDTI(i)
23 22
4 3 2 1 0 Don't Care 23 22
4 3 2 1 0
Don't Care
23:MSB, 0:LSB
Lch Data
Rch Data
Figure 13. Mode 3 Timing
MS0641-E-00
2007/06
- 13 -
[AK4344]
■ De-emphasis Filter
A digital de-emphasis filter is available for 32, 44.1 or 48kHz sampling rates (tc = 50/15µs) and is controlled by DEM0
and DEM1. In case of double speed and quad speed mode, the digital de-emphasis filter is always off.
DEM1
DEM0
Mode
0
0
1
1
0
1
0
1
44.1kHz
OFF
48kHz
32kHz
(default)
Table 4. De-emphasis Filter Control (Normal Speed Mode)
■ Power-down
The AK4344 is placed in the power-down mode by bringing PDN pin = “L”. and the digital filter is reset at the same time.
This reset should always be done after power up.
PDN
Internal
State
(1)
Normal Operation
Power-down
D/A In
(Digital)
“0” data
GD
(2)
GD
(3)
(4)
D/A Out
(Analog)
Clock In
(2)
(4)
(5) Don’t care
MCLK, BICK, LRCK
External
MUTE
Normal Operation
(6)
Mute ON
Notes:
(1) PDN pin should be “L” for 19ms or more when an electrolytic capacitor 4.7μF is attached between VCOM pin and
VSS.
(2) The analog output corresponding to digital input has the group delay (GD).
(3) When PDN pin = “L”, the analog output is Hi-Z.
(4) Click noise occurs in 3 ∼ 4LRCK at both edges (↑ ↓) of PDN signal. This noise is output even if “0” data is input.
(5) The external clocks (MCLK, BICK and LRCK) can be stopped in the power down mode (PDN pin = “L”).
(6) Please mute the analog output externally if the click noise (4) influences system application. The timing example
is shown in this figure.
Figure 14. Power-down/up sequence example
MS0641-E-00
2007/06
- 14 -
[AK4344]
■ Reset Function
(1) Reset by RSTN bit
When RSTN bit =0, DAC is powered down but the internal register values are not initialized. The analog outputs go to
VCOM voltage. Figure 15 shows the example of reset by RSTN bit.
RSTN bit
3~4/fs (6)
2~3/fs (6)
Internal
RSTN bit
Internal
State
Normal Operation
P
D/A In
(Digital)
d
“0” data
(1)
D/A Out
(Analog)
Normal Operation
Digital Block
GD
GD
(3)
(2)
(3)
(1)
(4)
Clock In
Don’t care
MCLK,LRCK,BICK
Notes:
(1) The analog output corresponding to digital input has the group delay (GD).
(2) Analog outputs go to VCOM voltage (VDD/2).
(3) Click noise occurs at the edges(“↑ ↓”) of the internal timing of RSTN bit. This noise is output even if “0” data is
input.
(4) The external clocks (MCLK, BICK and LRCK) can be stopped in the reset mode (RSTN bit = “0”).
(5) There is a delay, 3~4/fs from RSTN bit “0” to the internal RSTN bit “0”, and 2~3/fs from RSTN bit “1” to the
internal RSTN bit “1”.
Figure 15. Reset Sequence Example1
MS0641-E-00
2007/06
- 15 -
[AK4344]
(2) RESET by MCLK stop (PDN pin = “H”)
When MCLK stops, DAC is powered down but the internal register values are not initialized. The analog outputs go to
VCOM voltage.
PDN pin
(1)
Internal
State
Power-down
D/A In
(Digital)
Power-down
Normal Operation
(2)
GD
(4)
Hi-Z
VCOM
(2)
(4)
(4)
Clock In
(5) MCLK Stop
MCLK, BICK, LRCK
External
MUTE
Normal Operation
(3)
GD
D/A Out
(Analog)
Reset
(6)
(6)
(6)
Notes:
(1) PDN pin should be “L” for 19ms or more when an electrolytic capacitor 4.7μF is attached between VCOM pin and
VSS.
(2) The analog output corresponding to digital input has the group delay (GD).
(3) The digital data can be stopped. The click noise after MCLK is input again by inputting the “0” data to this section
can be reduced.
(4) Click noise occurs in 3 ∼ 4LRCK at both edges (↑ ↓) of PDN signal, MCLK inputs and MCLK stops. This noise is
output even if “0” data is input.
(5) The external clocks (BICK and LRCK) can be stopped in the power down mode (MCLK stop).
(6) Please mute the analog output externally if the click noise (4) influences system application. The timing example
is shown in this figure.
Figure 16. Reset Sequence Example 2
MS0641-E-00
2007/06
- 16 -
[AK4344]
■ μP Control Interface
The AK4344 can select 4-wire μP I/F mode (MODE bit = “0”) or 3-wire μP I/F mode (MODE bit = “1”).
1.4-wire μP I/F mode (MODE bit = “0”, default)
The internal registers may be either written or read by the 4-wire μP interface pins: CSN, CCLK, CDTI and CDTO. The
data on this interface consists of Chip address (2bits, C1/0; fixed to “01”), Read/Write (1bit), Register address (MSB first,
5bits) and Control data (MSB first, 8bits). Address and data are clocked in on the rising edge of CCLK and data is clocked
out on the falling edge. For write operations, data is latched after the 16th rising edge of CCLK, after a high-to-low
transition of CSN. CSN should be set to “H” once after 16 CCLKs. For read operations, the CDTO output goes high
impedance after a low-to-high transition of CSN. The maximum speed of CCLK is 5MHz. PDN pin = “L” resets the
registers to their default values.
CSN
0
1
2
3
4
5
6
7
8
9
10 11 12 13
14 15
CCLK
CDTI
C1 C0 R/W A4 A3 A2 A1 A0 D7 D6 D5 D4 D3 D2 D1 D0
WRITE
Hi-Z
CDTO
CDTI
C1 C0 R/W A4 A3 A2 A1 A0 D7 D6 D5 D4 D3 D2 D1 D0
READ
CDTO
Hi-Z
D7 D6 D5 D4 D3 D2 D1 D0
Hi-Z
C1-C0: Chip Address: (Fixed to “01”)
R/W: READ/WRITE (0:READ, 1:WRITE)
A4-A0: Register Address
D7-D0: Control Data
Figure 17. 4-wire Serial Control I/F Timing
*When the AK4344 is in the power down mode (PDN pin = “L”) or the MCLK is not provided, writing into the control
register is inhibited.
MS0641-E-00
2007/06
- 17 -
[AK4344]
2.3-wire μP I/F mode (MODE bit = “1”)
Internal registers may be written by 3-wire µP interface pins, CSN, CCLK and CDTI. The data on this interface consists
of Chip Address (2bits, C1/0; fixed to “01”), Read/Write (1bit; fixed to “1”, Write only), Register Address (MSB first,
5bits) and Control Data (MSB first, 8bits). AK4344 latches the data on the rising edge of CCLK, so data should clocked in
on the falling edge. The writing of data becomes valid by 16th CCLK after a high to low transition of CSN. CSN should
be set to “H” once after 16 CCLKs for each address. The clock speed of CCLK is 5MHz (max).
PDN pin = “L” resets the registers to their default values. The internal timing circuit is reset by RSTN bit, but the registers
are not initialized.
CSN
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
CCLK
CDTI
C1 C0 R/W A4 A3 A2 A1 A0 D7 D6 D5 D4 D3 D2 D1 D0
C1-C0:
R/W:
A4-A0:
D7-D0:
Chip Address (Fixed to “01”)
READ/WRITE (Fixed to “1”, Write only)
Register Address
Control Data
Figure 18. Control I/F Timing
*The AK4344 does not support the read command and chip address. C1/0 and R/W are fixed to “011”
*When the AK4344 is in the power down mode (PDN pin = “L”) or the MCLK is not provided, writing into the control
register is inhibited.
■ DAC input select
The AK4344 can select 4-wire μP I/F mode (MODE bit = “0”) or 3-wire μP I/F mode (MODE bit = “1”). In 3-wire μP I/F
mode, the AK4344 can select the input data of DAC from SDTI1 or SDTI2 data.
MODE
0
1
1
μP / IF
4-wire
3-wire
3-wire
SEL
x
0
1
DAC input
SDTI1
SDTI1
SDTI2
(x: Don’t care)
Table 5. DAC Input
MS0641-E-00
2007/06
- 18 -
[AK4344]
■ Register Map
Addr
Register Name
D7
D6
D5
D4
D3
D2
D1
D0
00H
Control 1
1
0
0
0
DIF1
DIF0
PW
RSTN
01H
02H
Control 2
Control 3
0
0
1
0
0
0
DFS1
INVL
DFS0
INVR
DEM1
MODE
DEM0
0
GAIN
SEL
Notes:
For addresses from 03H to 1FH, data must not be written.
When PDN pin goes “L”, the registers are initialized to their default values.
When RSTN bit goes “0”, the only internal timing is reset and the registers are not initialized to their default
values. All data can be written to the register even if PW or RSTN bit is “0”.
The bits shown as “0” should be written “0” and the bits shown as “1” should be written “1”.
■ Register Definitions
Addr
00H
Register Name
Control 1
D7
D6
D5
D4
D3
D2
D1
D0
1
0
0
0
DIF1
DIF0
PW
RSTN
1
1
1
1
R/W
Default
R/W
1
0
0
0
RSTN: Internal timing reset control
0: Reset. All registers are not initialized.
1: Normal Operation
When MCLK frequency or DFS changes the click noise occurs. It can be reduced by RSTN bit.
PW: Power down control
0: Power down. All registers are not initialized.
1: Normal Operation
DIF1-0: Audio data interface formats (Table 3)
Initial: “11”, Mode 3
MS0641-E-00
2007/06
- 19 -
[AK4344]
Addr
01H
Register Name
Control 2
D7
D6
D5
D4
D3
D2
D1
D0
0
1
0
DFS1
DFS0
DEM1
DEM0
GAIN
1
0
1
1
R/W
Default
R/W
0
1
0
1
DEM1-0: De-emphasis Response (Table 4)
Initial: “01”, OFF
DFS1-0: Sampling speed control
00: Normal speed
01: Double speed
10: Half speed
11: Auto (default)
When changing between Normal/Double Speed Mode and Half Speed Mode, some click noises occur.
GAIN: Output Voltage scale
0: Vout = 0.67 × VDD (typ) at Full-scale voltage(0dB).
1: Vout = 0.85 × VDD (typ) at Full-scale voltage(0dB).
Register Name
02H
Control 3
D7
D6
D5
D4
0
0
0
INVL
R/W
Default
D3
D2
D1
D0
INVR
MODE
0
SEL
0
0
0
0
R/W
0
0
0
0
INVR: Inverting Lch Output Polarity
0: Normal Output
1: Inverted Output
INVL: Inverting Rch Output Polarity
0: Normal Output
1: Inverted Output
MODE: Mode Control
0: 4 wire mode
1: 3 wire mode
SEL: DAC input
0: SDTI1 input
1: SDTI2 input
SEL bit is disabled in 4-wire uP I/F mode (MODE bit = “0”).
MS0641-E-00
2007/06
- 20 -
[AK4344]
SYSTEM DESIGN
Figure 19 and Figure 20 shows the system connection diagram. The evaluation board is available which demonstrates
application circuits, the optimum layout, power supply arrangements and measurement results.
Master Clock
1
MCLK
TEST2
64fs
2
BICK
CDTO
15
24bit Audio Data
3
SDTI
VDD
14
fs
Reset & Power down
Micro
Controller
Digital Ground
16
0.1u
4
LRCK
5
+
10u
VSS
13
PDN
VCOM
12
6
CSN
LOUT
11
Lch Out
7
CCLK
ROUT
10
Rch Out
8
CDTI
TEST1
9
AK4344
4.7u
Analog Supply
2.7 to 3.6V
+
Analog Ground
Figure 19. Typical Connection Diagram (Mode bit = “0”, 4 wire mode )
24bit Audio Data2
Master Clock
1
MCLK
TEST2
16
64fs
2
BICK
SDTI2
15
3
SDTI
VDD
14
24bit Audio Data1
fs
Reset & Power down
Micro
Controller
Digital Ground
0.1u
4
LRCK
5
PDN
6
7
8
+
10u
VSS
13
VCOM
12
CSN
LOUT
11
Lch Out
CCLK
ROUT
10
Rch Out
CDTI
TEST1
9
AK4344
4.7u
Analog Supply
2.7 to 3.6V
+
Analog Ground
Figure 20. Typical Connection Diagram (Mode bit = “1”, 3 wire mode )
MS0641-E-00
2007/06
- 21 -
[AK4344]
1. Grounding and Power Supply Decoupling
The AK4344 requires careful attention for power supply and grounding arrangements. VDD is usually supplied from the
analog supply in the system. System analog ground and digital ground should be connected together near to where the
supplies are brought onto the printed circuit board. Decoupling capacitors should be as near to the AK4344 as possible,
with the small value ceramic capacitor being the closest.
2. Voltage Reference
The differential Voltage between VDD and VSS sets the analog output range. VCOM is used as a common voltage of the
analog signal. VCOM pin is a signal ground of this chip. An electrolytic capacitor about 4.7μF should be attached
between VCOM pin and VSS. No load current may be drawn from VCOM pin. Especially, the ceramic capacitor should
be connected to this pin as near as possible.
3. Analog Outputs
The analog outputs are single-ended and centered around the VCOM voltage (0.5 × VDD). The output signal range is
typically 2.8Vpp (typ@VDD=3.3V). The internal switched-capacitor filter and continuous-time filter attenuate the noise
generated by the delta-sigma modulator beyond the audio passband. The output voltage is a positive full scale for
7FFFFFH (@24bit) and a negative full scale for 800000H (@24bit). The ideal output is VCOM voltage (0.5 × VDD) for
000000H (@24bit).
DC offsets on analog outputs are eliminated by AC coupling since analog outputs have DC offsets of VCOM + a few mV.
Figure 21 shows an example of the external LPF with 2.8Vpp (1Vrms) output.
AK4344
10u
220
Analog
Out
LOUT / ROUT
2.8Vpp (1Vrms)
22k
1nF
fc=723.4kHz, g=-0.013dB at 40kHz
st
Figure 21. External 1 order LPF Circuit Example
MS0641-E-00
2007/06
- 22 -
[AK4344]
PACKAGE
16pin TSSOP (Unit: mm)
*5.0±0.1
9
A
8
1
0.13 M
6.4±0.2
*4.4±0.1
16
1.05±0.05
0.22±0.1
0.65
0.17±0.05
Detail A
0.5±0.2
0.1±0.1
Seating Plane
0.10
NOTE: Dimension "*" does not include mold flash.
0-10°
■ Package & Lead frame material
Package molding compound:
Lead frame material:
Lead frame surface treatment:
Epoxy
Cu
Solder (Pb free) plate
MS0641-E-00
2007/06
- 23 -
[AK4344]
MARKING
AKM
4344ET
XXYYY
1)
2)
3)
4)
Pin #1 indication
Date Code : XXYYY (5 digits)
XX:
Lot#
YYY: Date Code
Marketing Code : 4344ET
Asahi Kasei Logo
REVISION HISTORY
Date (YY/MM/DD)
07/06/20
Revision
00
Reason
First Edition
Page
Contents
IMPORTANT NOTICE
z These products and their specifications are subject to change without notice.
When you consider any use or application of these products, please make inquiries the sales office of Asahi Kasei
EMD Corporation (AKEMD) or authorized distributors as to current status of the products.
z AKEMD assumes no liability for infringement of any patent, intellectual property, or other rights in the application or
use of any information contained herein.
z Any export of these products, or devices or systems containing them, may require an export license or other official
approval under the law and regulations of the country of export pertaining to customs and tariffs, currency exchange,
or strategic materials.
z AKEMD products are neither intended nor authorized for use as critical componentsNote1) in any safety, life support, or
other hazard related device or systemNote2), and AKEMD assumes no responsibility for such use, except for the use
approved with the express written consent by Representative Director of AKEMD. As used here:
Note1) A critical component is one whose failure to function or perform may reasonably be expected to result,
whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and
which must therefore meet very high standards of performance and reliability.
Note2) A hazard related device or system is one designed or intended for life support or maintenance of safety or
for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform
may reasonably be expected to result in loss of life or in significant injury or damage to person or property.
z It is the responsibility of the buyer or distributor of AKEMD products, who distributes, disposes of, or otherwise
places the product with a third party, to notify such third party in advance of the above content and conditions, and the
buyer or distributor agrees to assume any and all responsibility and liability for and hold AKEMD harmless from any
and all claims arising from the use of said product in the absence of such notification.
MS0641-E-00
2007/06
- 24 -