ETC ADS7852Y/250

ADS7852
®
ADS
¤
785
2
For most current data sheet and other product
information, visit www.burr-brown.com
12-Bit, 8-Channel, Parallel Output
ANALOG-TO-DIGITAL CONVERTER
FEATURES
DESCRIPTION
● 2.5V INTERNAL REFERENCE
The ADS7852 is an 8-channel, 12-bit analog-to-digital converter (A/D) complete with sample-and-hold,
internal 2.5V reference and a full 12-bit parallel output
interface. Typical power dissipation is 13mW at at
500kHz throughput rate. The ADS7852 features both
a nap mode and a sleep mode further reducing the
power consumption to 2mW. The input range is from
0V to twice the reference voltage. The reference voltage can be overdriven by an external voltage.
● 8 INPUT CHANNELS
● 500kHz SAMPLING RATE
● SINGLE 5V SUPPLY
● ±1LSB: INL, DNL
● GUARANTEED NO MISSING CODES
● 70dB SINAD
● LOW POWER: 13mW
● TQFP-32 PACKAGE
The ADS7852 is ideal for multi-channel applications
where low power and small size are critical. Medical
instrumentation, high-speed data acquisition and laboratory equipment are just a few of the applications that
would take advantage of the special features offered
by the ADS7852. The ADS7852 is available in an
TQFP-32 package and is fully specified and guaranteed over the –40°C to +85°C temperature range.
APPLICATIONS
● DATA ACQUISITION
● TEST AND MEASUREMENT
● INDUSTRIAL PROCESS CONTROL
● MEDICAL INSTRUMENTS
A0
A1
A2
ADS7852
SAR
AIN0
AIN1
AIN2
AIN3
AIN4
3-State
Parallel
Data Bus
8-Channel
MUX
AIN5
CDAC
AIN6
AIN7
Comparator
Internal
+2.5V Ref
Buffer
Output
Latches
and
3-State
Drivers
CLK
BUSY
WR
CS
RD
10kΩ
VREF
International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111
Twx: 910-952-1111 • Internet: http://www.burr-brown.com/ • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132
®
©
1998 Burr-Brown Corporation
SBAS111
1
PDS-1509C
ADS7852
Printed in U.S.A. May, 2000
SPECIFICATIONS
At TA = –40°C to +85°C, fS = 500kHz, fCLK = 16 • fS, and VSS = +5V, using internal reference, unless otherwise specified.
ADS7852Y
PARAMETER
CONDITIONS
MIN
ADS7852YB
TYP
MAX
RESOLUTION
MIN
TYP
12
ANALOG INPUT
Input Voltage Range
Input Impedance
Input Capacitance
Input Leakage Current
DC ACCURACY
No Missing Codes
Integral Linearity Error
Differential Linearity Error
Offset Error
Offset Error Drift
Offset Error Match
Gain Error(1)
Gain Error
Gain Error Drift
Gain Error Match
Noise
Power Supply Rejection Ratio
0
REFERENCE OUTPUT
Internal Reference Voltage
Internal Reference Drift
Input Impedance
Source Current(4)
REFERENCE INPUT
Range
Resistance(5)
DIGITAL INPUT/OUTPUT
Logic Family
Logic Levels:
VIH
VIL
VOH
VOL
Data Format
POWER SUPPLY REQUIREMENT
+VSS
Quiescent Current
Normal Power
Nap Mode Current(6)
Sleep Mode Current(6)
TEMPERATURE RANGE
Specified Performance
Storage
✻
±2
±1
±2
±4
±0.5
±1
✻
±5
±1
±15
±40
Ext Ref = 2.5000V
Int Ref
±25
50kHz
50kHz
50kHz
50kHz
68
76
2.48
CS = GND
CS = VSS
Static Load
✻
✻
✻
✻
✻
✻
72
–74
70
74
95
–72
71
78
2.50
30
5
5
2.52
2.0
IIH = +5µA
IIL = +5µA
IOH = 250µA
IOL = 250µA
✻
✻
✻
✻
✻
2.55
✻
10
✻
CMOS
✻
3
–0.3
3.5
+VSS + 0.3
0.8
✻
✻
✻
0.4
4.75
2.6
13
600
10
–40
–65
–76
✻
✻
Bits
LSB(1)
LSB
LSB
ppm/°C
LSB
LSB
LSB
ppm/°C
LSB
µVrms
LSB
Clk Cycles
Clk Cycles
kHz
ns
ns
ps
dB
dB
dB
dB
dB
V
ppm/°C
GΩ
GΩ
µA
✻
V
kΩ
✻
✻
✻
V
V
V
V
✻
✻
✻
✻
✻
V
mA
mW
µA
µA
✻
✻
°C
°C
✻
Straight Binary
Specified Performance
✻
–77
72
77
✻
50
to Internal Reference Voltage
±1
±1
✻
✻
500
at
at
at
at
V
Ω
pF
µA
✻
✻
150
1.2
500
5
30
5Vp-p
5Vp-p
5Vp-p
5Vp-p
✻
✻
13.5
=
=
=
=
Bits
✻
±10
±25
±1
1.5
VIN
VIN
VIN
VIN
✻
✻
12
Worst-Case ∆, +VSS = 5V ±5%
UNITS
✻
✻
✻
5M
15
±1
SAMPLING DYNAMICS
Conversion Time
Acquisition Time
Throughput Rate
Multiplexer Settling Time
Aperture Delay
Aperture Jitter
AC ACCURACY
Signal-to-Noise Ratio
Total Harmonic Distortion(3)
Signal-to-(Noise+Distortion)
Spurious Free Dynamic Range
Channel-to-Channel Isolation
5
MAX
5.25
3.5
17.5
800
30
✻
+85
+150
✻
✻
✻
✻
✻
✻
✻ Specifications same as ADS7852Y.
NOTES: (1) LSB means Least Significant Bit, with VREF equal to +2.5V, one LSB is 1.22mV. (2) Measured relative to an ideal, full-scale input of 4.999V. Thus,
gain error includes the error of the internal voltage reference. (3) Calculated on the first nine harmonics of the input frequency. (4) If the internal reference is required
to source current to an external load, the reference voltage will change due to the internal 10kΩ resistor. (5) Can vary ±30%. (6) See Timing Diagrams for further
detail.
The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes
no responsibility for the use of this information, and all use of such information shall be entirely at the user’s own risk. Prices and specifications are subject to change
without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant
any BURR-BROWN product for use in life support devices and/or systems.
®
ADS7852
2
PIN ASSIGNMENTS
PIN CONFIGURATION
AIN0
AIN7
Analog Input Channel 7
9
AGND
10
VREF
11
DGND
12
A2
Channel Address. See Channel Selection
Table for details.
DB1
Analog Input Channel 6
8
25
AIN6
DB0 (LSB)
Analog Input Channel 5
7
26
Analog Input Channel 4
AIN5
WR
AIN4
27
Analog Input Channel 3
5
BUSY
Analog Input Channel 2
AIN3
4
28
Analog Input Channel 1
AIN2
CLK
AIN1
3
29
2
RD
Analog Input Channel 0
30
AIN0
CS
NAME
1
31
PIN
VSS
TQFP
32
Top View
6
1
24
DB2
AIN1
2
23
DB3
AIN2
3
22
DB4
AIN3
4
21
DB5
AIN4
5
20
DB6
ADS7852Y
DESCRIPTION
Analog Ground, GND = 0V
Voltage Reference Input and Output. See
Specification Table for ranges. Decouple to
ground with a 0.1µF ceramic capacitor and
a 2.2µF tantalum capacitor.
Digital Ground, GND = 0V
14
A0
Channel Address. See Channel Selection
Table for details.
15
DB11
Data Bit 11 (MSB)
16
DB10
Data Bit 10
17
DB9
Data Bit 9
18
DB8
Data Bit 8
19
DB7
Data Bit 7
20
DB6
Data Bit 6
21
DB5
Data Bit 5
22
DB4
Data Bit 4
23
DB3
Data Bit 3
24
DB2
Data Bit 2
25
DB1
Data Bit 1
26
DB0
Data Bit 0 (LSB)
27
WR
Write Input. Active LOW. Use to start a
new conversion and to select an analog
channel via address inputs A0, A1 and A2
in combination with CS.
28
BUSY
29
CLK
External Clock Input. The clock speed
determines the conversion rate by the
equation: fCLK = 16 • fSAMPLE.
30
RD
Read Input. Active LOW. Use to read the
data outputs in combination with CS. Also
use (in conjunction with A0 or A1) to place
device in power-down mode.
31
CS
Chip Select Input. Active LOW. The
combination of CS taken LOW and WR
taken LOW initiates a new conversion and
places the outputs in tri-state mode.
32
VSS
Voltage Supply Input. Nominally +5V.
Decouple to ground with a 0.1µF ceramic
capacitor and a 10µF tantalum capacitor.
AGND
16
DB9
DB10
17
15
8
DB11 (MSB)
AIN7
14
Channel Address. See Channel Selection
Table for details.
A0
A1
13
13
A1
DB8
12
18
A2
7
11
AIN6
DGND
DB7
10
19
VREF
6
9
AIN5
ABSOLUTE MAXIMUM RATINGS(1)
Analog Inputs to AGND, Any Channel Input .............. –0.3V to (VD + 0.3V)
REFIN ......................................................................... –0.3V to (VD + 0.3V)
Digital Inputs to DGND .............................................. –0.3V to (VD + 0.3V)
Ground Voltage Differences: AGND, DGND ..................................... ±0.3V
+VSS to AGND .......................................................................... –0.3V to 6V
Power Dissipation .......................................................................... 325mW
Maximum Junction Temperature ................................................... +150°C
Operating Temperature Range ......................................... –40°C to +85°C
Storage Temperature Range .......................................... –65°C to +150°C
Lead Temperature (soldering, 10s) ............................................... +300°C
NOTE: (1) Stresses above those listed under “Absolute Maximum Ratings” may
cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.
ELECTROSTATIC
DISCHARGE SENSITIVITY
Electrostatic discharge can cause damage ranging from performance degradation to complete device failure. BurrBrown Corporation recommends that all integrated circuits
be handled and stored using appropriate ESD protection
methods.
BUSY output goes LOW and stays LOW
during a conversion. BUSY rises when a
conversion is complete.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits
may be more susceptible to damage because very small
parametric changes could cause the device not to meet
published specifications.
®
3
ADS7852
PACKAGE/ORDERING INFORMATION
PRODUCT
MAXIMUM
RELATIVE
ACCURACY
(LSB)
MAXIMUM
GAIN
ERROR
(LSB)
±2
"
ADS7852Y
ADS7852Y
ADS7852YB
ADS7852YB
PACKAGE
PACKAGE
DRAWING
NUMBER(1)
SPECIFICATION
TEMPERATURE
RANGE
PACKAGE
MARKING(2)
ORDERING
NUMBER(3)
±25
TQFP-32
351
–40°C to +85°C
A52
"
"
"
"
"
±1
±40
TQFP-32
351
–40°C to +85°C
A52
"
"
"
"
"
"
ADS7852Y/250
ADS7852Y/2K5
ADS7852YB/250
ADS7852YB/2K5
TRANSPORT
MEDIA
Tape
Tape
Tape
Tape
and
and
and
and
Reel
Reel
Reel
Reel
NOTE: (1) For detail drawing and dimension table, please see end of data sheet or Package Drawing File on Web. (2) Performance Grade information is marked
on the reel. (3) Models with a slash(/) are available only in Tape and reel in quantities indicated (e.g. /250 indicates 250 units per reel, /2K5 indicates 2500 devices
per reel). Ordering 2500 pieces of ”ADS7852Y/2K5“ will get a single 2500-piece Tape and Reel. For detailed Tape and Reel mechanical information, refer to the
www.burr-brown.com web site under Applications and Tape and Reel Orientation and Dimensions.
ADS7852 CHANNEL SELECTION
A2
A1
A0
CHANNEL SELECTED
0
0
0
Channel 0
0
0
1
Channel 1
0
1
0
Channel 2
0
1
1
Channel 3
1
0
0
Channel 4
1
0
1
Channel 5
1
1
0
Channel 6
1
1
1
Channel 7
®
ADS7852
4
TYPICAL PERFORMANCE CURVES
At TA = +25°C, VSS = +5V, fSAMPLE = 500kHz, fCLK = 16 • fSAMPLE, and internal reference, unless otherwise specified.
SPECTRAL PERFORMANCE
(4096 Point FFT, fIN = 100.7081kHz, –0.5dB)
0
0
–20
–20
Amplitude (dB)
Amplitude (dB)
SPECTRAL PERFORMANCE
(4096 Point FFT, fIN = 49.561kHz, –0.5dB)
–40
–60
–80
–100
–80
–120
0
50
100
150
200
250
0
50
100
150
200
Frequency (kHz)
Frequency (kHz)
SPECTRAL PERFORMANCE
(4096 Point FFT, fIN = 199.5851kHz, –0.5dB)
SPECTRAL PERFORMANCE
(4096 Point FFT, fIN = 247.1921kHz, –0.5dB)
0
0
–20
–20
–40
Amplitude (dB)
Amplitude (dB)
–60
–100
–120
–60
–80
–100
250
–40
–60
–80
–100
–120
–120
0
50
100
150
200
250
0
50
100
150
200
250
Frequency (kHz)
CHANGE IN SPURIOUS FREE DYNAMIC RANGE AND
TOTAL HARMONIC DISTORTION vs TEMPERATURE
CHANGE IN SIGNAL-TO-NOISE RATIO AND
SIGNAL-TO-(NOISE+DISTORTION) vs TEMPERATURE
–1.0
of the input frequency
0.5
–0.5
THD*
0.0
0.0
SFDR
–0.5
0.5
–1.0
1.0
–50
–25
0
25
50
75
THD Delta from +25°C (dB)
*First nine harmonics
fIN = 49.6kHz,–0.5dB
SNR and SINAD Delta from +25°C (dB)
Frequency (kHz)
1.0
SFDR Delta from +25°C (dB)
–40
0.4
fIN = 49.6kHz,–0.5dB
0.3
0.2
SNR
0.1
SINAD
0.0
–0.1
–0.2
–0.3
–0.4
–0.5
–50
100
–25
0
25
50
75
100
Temperature (°C)
Temperature (°C)
®
5
ADS7852
TYPICAL PERFORMANCE CURVES (Cont.)
At TA = +25°C, VSS = +5V, fSAMPLE = 500kHz, fCLK = 16 • fSAMPLE, and internal reference, unless otherwise specified.
SIGNAL-TO-NOISE and
SIGNAL-TO-(NOISE+DISTORTION)
vs INPUT FREQUENCY
SPURIOUS FREE DYNAMIC RANGE and
TOTAL HARMONIC DISTORTION
vs INPUT FREQUENCY
76
90
–90
SNR
SFDR
72
SINAD
70
68
–85
THD*
80
–80
75
–75
*First nine harmonics
of the input frequency
66
70
1k
10k
100k
1M
–70
1k
10k
100k
1M
Input Frequency (Hz)
DIFFERENTIAL LINEARITY ERROR vs CODE
1.00
0.75
0.75
0.50
0.50
DLE (LSBs)
ILE (LSBs)
INTEGRAL LINEARITY ERROR vs CODE
1.00
0.25
0.00
–0.25
0.25
0.00
–0.25
–0.50
–0.50
–0.75
–0.75
–1.00
000H
400H
800H
C00H
–1.00
000H
FFFH
400H
800H
Output Code
CHANGE IN INTERNAL REFERENCE VOLTAGE
vs TEMPERATURE
FFFH
CHANGE IN GAIN ERROR vs TEMPERATURE
6.0
8
6
Delta from +25°C (LSB)
4.0
Delta from +25°C (mV)
C00H
Output Code
2.0
0.0
–2.0
–4.0
4
2
0
–2
–4
–6
–6.0
–8
–50
–25
0
25
50
75
100
–50
Temperature (°C)
0
25
Temperature (°C)
®
ADS7852
–25
6
50
75
100
THD (dB)
85
SFDR (dB)
SNR and SINAD (dB)
74
TYPICAL PERFORMANCE CURVES (Cont.)
At TA = +25°C, VSS = +5V, fSAMPLE = 500kHz, fCLK = 16 • fSAMPLE, and internal reference, unless otherwise specified.
CHANGE IN GAIN ERROR vs TEMPERATURE
(With External 2.5V Reference)
CHANGE IN OFFSET vs TEMPERATURE
0.5
1.0
0.8
0.3
Delta from +25°C (LSB)
Delta from +25°C (LSB)
0.4
0.2
0.1
0
–0.1
–0.2
–0.3
0.6
0.4
0.2
0.0
–0.2
–0.4
–0.5
–0.4
–50
–25
0
25
50
75
100
–50
–25
0
25
50
75
Temperature (°C)
Temperature (°C)
CHANGE IN WORST-CASE CHANNEL-TO-CHANNEL
OFFSET MISMATCH vs TEMPERATURE
CHANGE IN WORST-CASE CHANNEL-TO-CHANNEL
GAIN MISMATCH vs TEMPERATURE
0.10
100
0.020
Delta from +25°C (LSB)
Delta from +25°C (LSB)
0.015
0.05
0.00
–0.05
0.010
0.005
0.000
–0.005
–0.010
–0.015
–0.10
–0.020
–25
0
25
50
75
100
–50
–25
0
25
50
75
Temperature (°C)
Temperature (°C)
CHANGE IN WORST-CASE INTEGRAL LINEARITY
AND DIFFERENTIAL LINEARITY vs SAMPLE RATE
CHANGE IN WORST-CASE INTEGRAL LINEARITY
AND DIFFERENTIAL LINEARITY vs TEMPERATURE
100
0.050
3.0
2.5
Delta from +25°C (LSB)
Delta Relative to fSAMPLE = 500kHz (LSB)
–50
2.0
1.5
1.0
Delta IL
0.5
0.0
Delta IL
0.025
0.000
–0.025
Delta DL
Delta DL
–0.5
–0.050
–1.0
100
200
300
400
500
600
700
–50
800
–25
0
25
50
75
100
Temperature (°C)
Sample Rate (kHz)
®
7
ADS7852
TYPICAL PERFORMANCE CURVES (Cont.)
At TA = +25°C, VSS = +5V, fSAMPLE = 500kHz, fCLK = 16 • fSAMPLE, and internal reference, unless otherwise specified.
SUPPLY CURRENT vs SAMPLE RATE
SUPPLY CURRENT vs TEMPERATURE
2.9
2.680
fSAMPLE = 500kHz
2.8
Supply Current (mA)
Supply Current (mA)
2.675
2.670
2.665
2.660
2.7
2.6
2.5
2.4
2.3
2.655
–50
–25
0
25
50
75
100
100
200
CHANGE IN NAP CURRENT AND SLEEP CURRENT
vs TEMPERATURE
400
500
600
CHANGE IN GAIN AND OFFSET vs SUPPLY VOLTAGE
25
0.25
Delta from VSS = 5.00V (LSB)
20
15
Nap
10
5
0
Sleep
–5
0.20
Gain
0.15
0.10
0.05
0.00
Offset
–0.05
–0.10
–0.15
–0.20
–10
–50
–25
0
25
50
75
–0.25
4.75 4.80 4.85 4.90 4.95 5.00 5.05 5.10 5.15
100
Temperature (°C)
VSS (V)
POWER SUPPLY REJECTION
vs POWER SUPPLY RIPPLE FREQUENCY
30
Power Supply Rejection (mV/V)
Delta from +25°C (µA)
300
Sample Rate (kHz)
Temperature (°C)
25
20
15
10
5
0
10
100
1k
10k
®
ADS7852
8
100k
1M
5.20 5.25
THEORY OF OPERATION
The front-end input multiplexer of the ADS7852 features
eight single-ended analog inputs. Channel selection is performed using the address pins A0 (pin 14), A1 (pin 13), and
A2 (pin 12). When a conversion is initiated, the input
voltage is sampled on the internal capacitor array. While a
conversion is in progress, all channel inputs are disconnected from any internal function (see Truth Table for
addressing).
The ADS7852 is a high-speed successive approximation
register (SAR) analog-to-digital converter (A/D) with an
internal 2.5V bandgap reference. The architecture is based
on capacitive redistribution which inherently includes a
sample/hold function. The converter is fabricated on a 0.6micron CMOS process. See Figure 1 for the basic operating
circuit for the ADS7852.
The ADS7852 requires an external clock to run the conversion process. This clock can vary between 200kHz (12.5Hz
throughput) and 8MHz (500kHz throughput). The duty cycle
of the clock is unimportant as long as the minimum HIGH
and LOW times are at least 50ns and the clock period is at
least 125ns. The minimum clock frequency is governed by
the parasitic leakage of the Capacitive Digital-to-Analog
(CDAC) capacitors internal to the ADS7852.
Clock Input
Busy Output
CLK 29
BUSY 28
Write Input
Read Input
RD 30
0V to 5V
DB1 25
DB0 (LSB) 26
0.1µF
WR 27
1
AIN0
2
AIN1
DB3 23
3
AIN2
DB4 22
4
AIN3
5
AIN4
DB6 20
6
AIN5
DB7 19
7
AIN6
DB8 18
8
AIN7
DB5 21
14 A0
A0 Select
DB9 17
16 DB10
13 A1
A1 Select
11 DGND
+
12 A2
2.2µF
A2 Select
+
10 VREF
AGND
9
0.1µF
DB2 24
ADS7852Y
15 DB11 (MSB)
+
Chip Select
10µF
CS 31
+
VSS 32
+5V
Analog Supply
The range of the analog input is set by the voltage on the
VREF pin. With the internal 2.5V reference, the input range
is 0V to 5V. An external reference voltage can be placed on
VREF, overdriving the internal voltage. The range for the
external voltage is 2.0V to 2.55V, giving an input voltage
range of 4.0V to 5.1V.
FIGURE 1. Typical Circuit Configuration.
®
9
ADS7852
series 10kΩ resistor that is connected to the 2.5V internal
reference. Accounting for the maximum difference between
the external reference voltage and the internal reference
voltage, and the processing variations for the on-chip 10kΩ
resistor, this current can be as high as 75µA. In addition, the
VREF pin should still be bypassed to ground with at least a
0.1µF ceramic capacitor placed as close to the ADS7852 as
possible. Depending on the particular reference and A/D
conversion speed, additional bypass capacitance may be
required, such as the 2.2µF tantalum capacitor shown in the
Typical Circuit Configuration (Figure 1). Close attention
should be paid to the stability of any external reference
source that is driving the large bypass capacitors present at
the VREF pin.
ANALOG INPUTS
The ADS7852 features eight single-ended inputs. While the
static current into each analog input is basically zero, the
dynamic current depends on the input voltage and sample
rate. Essentially, the current into the device must charge the
internal hold capacitor during the sample period. After this
capacitor has been fully charged, no further input current is
required. For optimum performance, the source driving the
analog inputs must be capable of charging the input capacitance to a 12-bit settling level within the sample period. This
can be as little as 350ns in some operating modes. While the
converter is in the hold mode, or after the sampling capacitor
has been fully charged, the input impedance of the analog
input is greater than 1GΩ.
BASIC OPERATION
REFERENCE
Figure 1 shows the simple circuit required to operate the
ADS7852 with Channel 0 selected. A conversion can be
initiated by bringing the WR pin (pin 27) LOW for a
minimum of 35ns. BUSY (pin 28) will output a LOW during
the conversion process and rises only after the conversion is
complete. The 12 bits of output data will be valid on pins 15
through 26 following the rising edge of BUSY.
The reference voltage on the VREF pin establishes the fullscale range of the analog input. The ADS7852 can operate
with a reference in the range of 2.0V to 2.55V corresponding
to a full-scale range of 4.0V to 5.1V.
The voltage at the VREF pin is internally buffered and this
buffer drives the capacitor DAC portion of the converter.
This is important because the buffer greatly reduces the
dynamic load placed on the reference source. Since the
voltage at VREF will be unavoidably affected by noise and
glitches generated during the conversion process, it is highly
recommended that the VREF pin be bypassed to ground as
outlined in the sections that follow.
STARTING A CONVERSION
A conversion is initiated on the falling edge of the WR
input, with valid signals on A0, A1, A2, and CS. The
ADS7852 will enter the conversion mode on the first rising
edge of the external clock following the WR pin going
LOW. The conversion process takes 13.5 clock cycles (1.5
cycles for the DB0 decision, 2 clock cycles for the DB5
decision, and 1 clock cycle for each of the other bit decisions). This allows 2.5 clock cycles for sampling. Upon
initiating a conversion, the BUSY output will go LOW
approximately 20ns after the falling edge of the WR pin.
The BUSY output will return HIGH just after the ADS7852
has finished a conversion and the output data will be valid
on pins 15 through 26. The rising edge of BUSY can be used
to latch the output data into an external device. It is recommended that the data be read immediately after each conversion since the switching noise of the asynchronous data
transfer can cause digital feedthrough degrading the
converter’s performance. See Figure 2.
INTERNAL REFERENCE
The ADS7852 contains an onboard 2.5V reference, resulting
in a 0V to 5V input range on the analog input. The Specifications Table gives the various specifications for the internal
reference. This reference can be used to supply a small
amount of source current to an external load but the load
should be static. Due to the internal 10kΩ resistor, a dynamic load will cause variations in the reference voltage,
and will dramatically affect the conversion result. Note that
even a static load will reduce the internal reference voltage
seen at the buffer input. The amount of reduction depends on
the load and the actual value of the internal “10kΩ” resistor.
The value of this resistor can vary by ±30%.
The VREF pin should be bypassed with a 0.1µF ceramic
capacitor placed as close to the ADS7852 as possible. In
addition, a 2.2µF tantalum capacitor should be used in
parallel with the ceramic capacitor.
CHANNEL ADDRESSING
The selection of the analog input channel to be converted is
controlled by address pins A0, A1, and A2. This channel
becomes active on the rising edge of WR with CS held LOW.
The data on the address pins should be stable for at least 10ns
prior to WR going HIGH.
The address pins are also used to control the power-down
functions of the ADS7852. Careful attention must be paid to
the status of the address pins following each conversion. If
the user does not want the ADS7852 to enter either of the
power-down modes following a conversion, the A0 and A1
pins must be LOW when RD and CS are returned HIGH after
reading the data at the end of a conversion (see the PowerDown Mode section of this data sheet for more details).
EXTERNAL REFERENCE
The internal reference is connected to the VREF pin and to the
internal buffer via an on-chip 10kΩ series resistor. Because
of this configuration, the internal reference voltage can
easily be overridden by an external reference voltage. The
voltage range for the external voltage is 2.00V to 2.55V,
corresponding to an analog input range of 4.0V to 5.1V.
While the external reference will not have to provide significant dynamic current to the VREF in, it does have to drive the
®
ADS7852
10
HOLD
tCKH
CLK
1
2
3
4
5
6
tCKP
7
8
9
10
11
tCKL
t1
12
13
14
15
16
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
1
2
3
4
5
6
7
8
t4
t2
WR
t4
t3
CS
t5
BUSY
Conversion n
tCONV
Conversion n + 1
tACQ
t6
RD
t7
t8
Address
Bus
Address n + 1
Address n + 2
t9
t10
Data
Bus
Hi-Z
SYMBOL
tCONV
tACQ
tCKP
tCKL
tCKH
t1
t2
t3
t4
t5
t6
t7
t8
t9
t10
t11
t12
t13
t14
t15
Data
Valid
Data
Valid
Hi-Z
DESCRIPTION
MIN
Conversion Time
Acquisition Time
Clock Period
Clock LOW
Clock HIGH
WR LOW Prior to Rising Edge of CLK
WR LOW After Rising Edge of CLK
CS LOW After Rising Edge of CLK
CS and RD HIGH
BUSY Delay After CS LOW
RD LOW
Address Hold Time
Address Setup Time
Bus Access Time
Bus Relinquish Time
CS to RD Setup Time
RD to CS Hold Time
CLK LOW to BUSY HIGH
BUSY to RD Delay
RD HIGH to CLK LOW
125
40
40
35
20
20
25
20
25
5
5
30
5
0
0
10
0
50
TYP
MAX
UNITS
1.75
0.25
5000
µs
µs
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Hi-Z
FIGURE 2. ADS7852 Write/Read Timing.
READING DATA
Data from the ADS7852 will appear at pins 15 through 26.
The MSB will output on pin 15 while the LSB will output
on pin 26. The outputs are coded in Straight Binary (with
0V = 000H and 5V = FFFH). Following a conversion, the
BUSY pin will go HIGH. After BUSY has been HIGH for
at least t14 seconds, the CS and RD pins may be brought
LOW to enable the 12-bit output bus. CS and RD must be
held LOW for at least 25ns following BUSY HIGH. Data
will be valid 30ns after the falling edge of both CS and RD.
The output data will remain valid for 20ns following the
rising edge of both CS and RD. See Figure 2 for the read
cycle timing diagram.
DIGITAL OUTPUT
STRAIGHT BINARY
DESCRIPTION
ANALOG INPUT
BINARY CODE
HEX CODE
4.99878V
1111 1111 1111
FFF
2.5V
1000 0000 0000
800
Midscale –1LSB
2.49878V
0111 1111 1111
7FF
Zero Full Scale
0V
0000 0000 0000
000
Least Significant
Bit (LSB)
1.2207mV
Full Scale
Midscale
Table I. Ideal Input Voltages and Output Codes.
®
11
ADS7852
POWER-DOWN MODE
The ADS7852 has two different power-down modes: the
Nap mode and the Sleep mode. In the Nap mode, all analog
and digital circuitry, with the exception of the voltage
reference, is powered off. In the Sleep mode, everything is
powered off.
Since the Nap mode maintains the voltage on the VREF pin by
keeping the internal reference powered-up, valid conversions
are available immediately after the Nap mode is terminated.
The simplest way to use the power-down mode is following
a conversion. After a conversion has finished and BUSY has
returned HIGH, CS and RD must be brought LOW for a
minimum of 25ns. When RD and CS are returned HIGH, the
ADS7852 will enter the power-down mode on the rising
edge of RD. If CS is always kept LOW, the power-down
mode will be controlled exclusively by RD. Depending on
the status of the A0 and A1 address pins, the ADS7852 will
either enter the Nap mode, the Sleep mode, or be returned
to normal operation in the sampling mode. See Table II and
Figures 3 and 4 for further details.
While the Sleep mode affords the lowest power consumption, the time to come out of Sleep mode can be considerable
since it takes the internal reference voltage a finite amount of
time to power up and reach a stable value. This latency can
result in spurious output data for a minimum of ten conversion cycles at a 500kHz sampling rate. It should also be
noted that any external load connected to the VREF pin will
exacerbate this effect since a discharge path for the VREF
bypass capacitor is provided during the Sleep cycle. Even the
parasitic leakage of the bypass capacitor itself should be
considered if the unit is left in the Sleep mode for an
extended period. After power-up, this capacitor must be
recharged by the internal reference voltage and the on-chip
10kΩ series resistor. Under worst-case conditions (e.g., the
bypass capacitor is completely discharged), the output data
can be invalid for several hundred milliseconds.
RD
A2
A1
A0
POWER-DOWN MODE
X
0
0
None
X
1
0
Sleep
X
0
1
Nap
X
1
1
Sleep
= Signifies rising edge of RD pin. X = Don't care
TABLE II. ADS7852 Power-Down Mode.
CS
t11
t12
t6
RD
CLK
t13
t14
BUSY
t7
A1
t8
A0
NOTE: Rising edge of 1st RD while A0 = 1 initiates power-down immediately. A1 must be LOW to enter Nap mode.
FIGURE 3. Entering Nap Using RD and A0.
CS
t11
t12
t6
RD
t15
CLK
A1
t7
t8
A0
NOTE: Rising edge of 2nd RD while A0 = 0 places the ADS7852 in sample mode. A1 must be LOW to initiate wake-up.
FIGURE 4. Initiating Wake-Up Using RD and A0.
®
ADS7852
12
LAYOUT
Test Point
For optimum performance, care should be taken with the
physical layout of the ADS7852 circuitry. This is particularly true if the CLK input is approaching the maximum
throughput rate.
The basic SAR architecture is sensitive to glitches or sudden
changes on the power supply, reference, ground connections
and digital inputs that occur just prior to latching the output
of the analog comparator. Thus, driving any single conversion for an n-bit SAR converter, there are n “windows” in
which large external transient voltages can affect the conversion result. Such glitches might originate from switching
power supplies, nearby digital logic, or high power devices.
The degree of error in the digital output depends on the
reference voltage, layout, and the exact timing of the external event. Their error can change if the external event
changes in times with respect to the CLK input.
VCC
DOUT
tdis Waveform 2, ten
3kΩ
tdis Waveform 1
100pF
CLOAD
Load Circuit for tdis and ten
VIH
CS/SHDN
DOUT
Waveform 1(1)
90%
tdis
DOUT
Waveform 2(2)
With this in mind, power to the ADS7852 should be clean
and well bypassed. A 0.1µF ceramic bypass capacitor should
be placed as close to the device as possible. In addition, a
1µF to 10µF capacitor is recommended. If needed an even
larger capacitor and a 5Ω or 10Ω series resistor may be used
to low pass filter a noisy supply. The ADS7852 draws very
little current from an external reference on average as the
reference voltage is internally buffered. However, glitches
from the conversion process appear at the VREF input and the
reference source must be able to handle this. Whether the
reference is internal or external, the VREF pin should be
bypassed with a 0.1µF capacitor. An additional larger capacitor may also be used, if desired. If the reference voltage
is external and originates from an op amp, make sure it can
drive the bypass capacitor or capacitors without oscillation.
The GND pin should be connected to a clean ground point. In
many cases, this will be the “analog” ground. Avoid connections which are too near the grounding point of a microcontroller
or digital signal processor. If needed, run a ground trace
directly from the converter to the power supply entry point.
The ideal layout will include an analog ground plane dedicated
to the converter and associated analog circuitry.
10%
Voltage Waveforms for tdis
NOTES: (1) Waveform 1 is for an output with internal
conditions such that the output is HIGH unless disabled
by the output control. (2) Waveform 2 is for an output
with internal conditions such that the output is LOW
unless disabled by the output control.
FIGURE 5. Timing Diagram and Test Circuits for Parameters in Figure 2.
In addition to using the address pins in conjunction with RD,
the power-down mode can also be terminated implicitly by
starting a new conversion (e.g., taking WR LOW while CS
is LOW). If it is desired to keep the ADS7852 in a powerdown state for a period that is greater than dictated by the
sampling rate, the convert signal driving the WR pin must be
disabled.
The typical supply current of the ADS7852, with a 5V
supply and a 500kHz sampling rate, is 2.6mA. In the Nap
mode, the typical supply current is 600µA. In the Sleep
mode, the current is typically reduced to 10µA.
®
13
ADS7852
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
Customers are responsible for their applications using TI components.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright  2000, Texas Instruments Incorporated