AD AD684SQ

a
FEATURES
Four Matched Sample-and-Hold Amplifiers
Independent Inputs, Outputs and Control Pins
500 ns Hold Mode Settling
1 ms Maximum Acquisition Time to 0.01%
Low Droop Rate: 0.01 mV/ms
Internal Hold Capacitors
75 ps Maximum Aperture Jitter
Low Power Dissipation: 430 mW
0.3" Skinny DIP Package
MIL-STD-883 Compliant Versions Available
PRODUCT DESCRIPTION
The AD684 is a monolithic quad sample-and-hold amplifier
(SHA). It features four complete sampling channels, each
controlled by an independent hold command. Each SHA is
complete with an internal hold capacitor. The high accuracy
SHA channels are self-contained and require no external
components or adjustments. The AD684 is manufactured on a
BiMOS process which provides a merger of high performance
bipolar circuitry and low power CMOS logic.
The AD684 is ideal for high performance, multichannel data
acquisition systems. Each SHA channel can acquire a signal in
less than 1 µs and retain the held value with a droop rate of less
than 0.01 µV/µs. Excellent linearity and ac performance make
the AD684 an ideal front end for high speed 12- and 14-bit
ADCs.
The AD684 has a self-correcting architecture that minimizes
hold mode errors and insures accuracy over temperature. Each
channel of the AD684 is capable of sourcing 5 mA and
incorporates output short circuit protection.
The AD684 is specified for three temperature ranges. The J
grade device is specified for operation from 0 to +70°C, the A
grade from –40°C to +85°C and the S grade from –55°C to
+125°C.
Four-Channel
Sample-and-Hold Amplifier
AD684*
FUNCTIONAL BLOCK DIAGRAM
PRODUCT HIGHLIGHTS
1. Fast acquisition time (1 µs) and low aperture jitter (75 ps)
make the AD684 the best choice for multiple channel data
acquisition systems.
2. Monolithic construction insures excellent interchannel
matching in terms of timing and accuracy, as well as high
reliability.
3. Independent inputs, outputs and sample-and-hold controls
allow user flexibility in system architecture.
4. Low droop (0.01 µV/µs) and internally compensated hold
mode error results in superior system accuracy.
5. The AD684’s fast settling time and low output impedance
make it ideal for driving high speed analog to digital
converters such as the AD578, AD674, AD7572 and the
AD7672.
6. The AD684 is available in versions compliant with MILSTD-883. Refer to the Analog Devices Military Products
Databook or current AD684/883B data sheet for detailed
specifications.
*Protected by U.S. Patent Number 4,962,325.
REV. A
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 617/329-4700
Fax: 617/326-8703
AD684–SPECIFICATIONS (T
Parameter
Min
SAMPLING CHARACTERISTICS
Acquisition Time
10 V Step to 0.01%
10 V Step to 0.1%
Small Signal Bandwidth
Full Power Bandwidth
HOLD CHARACTERISTICS
Effective Aperture Delay
Aperture Jitter
Hold Settling Time (to 1 mV)
Droop Ratel
Feedthrough
(VIN = ± 5 V, 100 kHz)
ACCURACY CHARACTERISTICS
Hold Mode Offset
Hold Mode Offset Drift
Sample Mode Offset
Nonlinearity
Gain Error
–35
AD684J
Typ
Max
0.75
0.5
4
1
1.0
0.6
–25
50
250
0.01
–15
75
500
1
AD684A
Typ
Min
–35
–90
OUTPUT CHARACTERISTICS
Output Drive Current2
Output Resistance, dc
Total Output Noise
(dc to 5 MHz)
Sampled dc Uncertainty
Hold Mode Noise
(dc to 5 MHz)
Short Circuit Current3
Source
Sink
INPUT CHARACTERISTICS
Input Voltage Range
Bias Current4
–4
Max
0.75
0.5
4
1
1.0
0.6
–25
50
250
0.01
–15
75
500
1
AD684S
Typ
Min
–35
–90
DIGITAL CHARACTERISTICS
Input Voltage Low
Input Voltage High
Input Current (VIN = 5 V)
POWER SUPPLY CHARACTERISTICS
Operating Voltage Range (VCC, VEE)
Supply Current
+PSRR
–PSRR
Power Consumption
–1
10
50
± 0.002
± 0.03
200
± 0.003
60.05
86
150
0.4
300
1.5
0.3
+5
0.5
–5
Max
Units
0.75
0.5
4
1
1.0
0.6
µs
µs
MHz
MHz
–25
50
250
0.01
–15
75
500
1
ns
ps
ns
µV/µs
–90
dB
+3
–4
80
1
10
50
± 0.002
± 0.03
200
± 0.003
60.05
86
150
0.4
300
2.0
0.3
+5
0.5
–5
80
–1
10
50
± 0.003
± 0.03
200
± 0.005
60.05
mV
µV/°C
mV
% FS
% FS
86
150
0.4
300
2.0
dB
ps
mV
0.3
+5
0.5
mA
Ω
–5
+3
150
85
µV rms
µV rms
125
125
125
µV rms
20
10
20
10
20
10
mA
mA
+5
250
400
–5
100
50
2
+5
250
500
0.8
100
0.8
2
10
± 12
18
70
65
430
± 13.2
25
600
+70
2
10
± 12
18
70
65
430
± 13.2
25
–40
AD684JQ
V
nA
nA
MΩ
pF
0.8
V
V
µA
2.0
± 10.8
65
60
+5
250
500
50
2
2.0
0
–5
50
2
2.0
65
60
–4
150
85
100
± 10.8
+3
150
85
–5
Input Impedance
Input Capacitance
PACKAGE OPTIONS
16-Pin Cerdip (Q)
to TMAX with VCC = +12 V 6 10%, VEE = –12 V 6 10%, unless otherwise noted)
1
INTERCHANNEL CHARACTERISTICS
Interchannel Isolation
(VIN = ± 5 V, 100 kHz)
80
Interchannel Aperture Offset
Interchannel Offset
TEMPERATURE RANGE
Specified Performance
MIN
65
60
600
+85
AD684AQ
± 10.8
2
10
± 12
18
70
65
430
± 13.2
26
–55
625
V
mA
dB
dB
mW
+125
°C
AD684SQ
NOTES
1
Specified and tested over an input range of ± 5 V.
2
Maximum current the AD684 can source (or sink). Testing guarantees that the accuracy of the held signal remains within 2.5 mV of its initial value.
3
The output is protected for a short circuit to common, V CC and VEE .
4
VCC and VEE at nominal voltage levels.
Specifications shown in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All min and max
specifications are guaranteed, although only those shown in boldface are tested on all production units.
Specifications subject to change without notice.
–2–
REV. A
AD684
PIN CONFIGURATION
ABSOLUTE MAXIMUM RATINGS*
Spec
VCC
VEE
Control Inputs
Analog Inputs
Output Short Circuit to
Ground, VCC or VEE
Max Junction
Temperature
Storage
Lead Temperature
(10 sec max)
Power Dissipation
With
Respect to
Min
Max
Unit
Common
Common
Common
Common
–0.3
–15
–0.5
–12
+15
+0.3
+7
+12
V
V
V
V
Indefinite
–65
+175
+150
°C
°C
+300
640
°C
mW
*Stresses above those listed under “Absolute Maximum Ratings” may cause
permanent damage to the device. This is a stress rating only and functional
operation of the device at these or any other conditions above those indicated in the
operational section of this specification is not implied.
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection.
Although the AD684 features proprietary ESD protection circuitry, permanent damage may
occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD
precautions are recommended to avoid performance degradation or loss of functionality.
ORDERING GUIDE
Model1
Temperature Range
Package
Option2
AD684JQ
AD684AQ
AD684SQ
0 to +70°C
–40°C to +85°C
–55°C to +125°C
Q-16
Q-16
Q-16
NOTES
1
For details on grade and package offerings screened in accordance
with MIL-STD-883, refer to the Analog Devices Military Products Databook or current AD684/883B data sheet.
2
Q = Cerdip.
REV. A
–3–
WARNING!
ESD SENSITIVE DEVICE
AD684–Typical Characteristics
Interchannel Isolation vs. Frequency
Effective Aperture Delay vs. Frequency
Power Supply Rejection Ratio
vs. Frequency
Bias Current vs. Input Voltage
Supply Current vs. Supply Voltage
Droop Rate vs. Temperature, VIN= 0 V
Supply Current vs. Temperature
Acquisition Time (to 0.01 %) vs. Input Step Size
–4–
REV. A
AD684
Tracking Mode Offset — The difference between the input
and output signals when the SHA is in the track mode.
DEFINITIONS OF SPECIFICATIONS
Acquisition Time — The length of time that the SHA must
remain in the sample mode in order to acquire a full-scale input
step to a given level of accuracy.
Nonlinearity — The deviation from a straight line on a plot of
input vs. (held) output as referenced to a straight line drawn
between endpoints, over an input range of –5 V and +5 V.
Small Signal Bandwidth — The frequency at which the held
output amplitude is 3 dB below the input amplitude, under an
input condition of a 100 mV p-p sine wave.
Gain Error — Deviation from a gain of +1 on the transfer
function of input vs. held output.
Full Power Bandwidth — The frequency at which the held
output amplitude is 3 dB below the input amplitude, under an
input condition of a 10 V p-p sine wave.
Interchannel Isolation — The level of crosstalk between
adjacent channels while in the sample (track) mode with a full
scale 100 kHz input signal.
Effective Aperture Delay — The difference between the
switch delay and the analog delay of the SHA channel. A
negative number indicates that the analog portion of the overall
delay is greater than the switch portion. This effective delay
represents the point in time, relative to the hold command, that
the input signal will be sampled.
Interchannel Aperture Offset — The variation in aperture
time between the four channels for a simultaneous hold
command.
Differential Offset — The difference in hold mode offset
between the four SHA channels.
Power Supply Rejection Ratio — A measure of change in the
held output voltage for a specified change in the positive or
negative supply.
Aperture Jitter — The variations in aperture delay for
successive samples. Aperture jitter puts an upper limit on the
maximum frequency that can be accurately sampled.
Sampled dc Uncertainty — The internal rms SHA noise that
is sampled onto the hold capacitor.
Hold Settling Time —The time required for the output to
settle to within a specified level of accuracy of its final held
value after the hold command has been given.
Hold Mode Noise — The rms noise at the output of the SHA
while in the hold mode, specified over a given bandwidth.
Droop Rate — The drift in output voltage while in the hold
mode.
Total Output Noise — The total rms noise that is seen at the
output of the SHA while in the hold mode. It is the rms
summation of the sampled dc uncertainty and the hold mode
noise.
Feedthrough — The attenuated version of a changing input
signal that appears at the output when the SHA is in the hold
mode.
Output Drive Current — The maximum current the SHA can
source (or sink) while maintaining a change in hold mode offset
of less than 2.5 mV.
Hold Mode Offset — The difference between the input signal
and the held output. This offset term applies only in the hold
mode and includes the error caused by charge injection and all
other internal offsets. It is specified for an input of 0 V.
FUNCTIONAL DESCRIPTION
The AD684 is a complete quad sample-and-hold amplifier that
provides high speed sampling to 12-bit accuracy in less than 1 µs.
The AD684 is completely self-contained, including on-chip
hold capacitors, and requires no external components or
adjustments to perform the sampling function. Each SHA
channel can operate independently, having its own input, output
and sample/hold command. Both inputs and outputs are treated
as single ended signals, referred to common.
The AD684 utilizes a proprietary circuit design which includes a
self-correcting architecture. This sample-and-hold circuit
corrects for internal errors after the hold command has been
given, by compensating for amplifier gain and offset errors, and
charge injection errors. Due to the nature of the design, the
SHA output in the sample mode is not intended to provide an
accurate representation of the input. However, in hold mode,
the internal circuitry is reconfigured to produce an accurately
held version of the input signal. To the right is a block diagram
of the AD684.
REV. A
Functional Block Diagram
–5–
AD684
DYNAMIC PERFORMANCE
The AD684 is compatible with 12-bit A-to-D converters in
terms of both accuracy and speed. The fast acquisition time, fast
hold settling time and good output drive capability allow the
AD684 to be used with high speed, high resolution A-to-D
converters like the AD674 and AD7672. The AD684’s fast
acquisition time provides high throughput rates for multichannel
data acquisition systems. Typically, the sample and hold can
acquire a 10 V step in less than 750 ns. Figure 1 shows the
settling accuracy as a function of acquisition time.
OP484
Figure 3. Hold Mode Offset, Gain Error and Nonlinearity
Figure 1. VOUT Settling vs. Acquisition Time
The hold settling determines the required time, after the hold
command is given, for the output to settle to its final specified
accuracy. The typical settling behavior of the AD684 is shown
in Figure 2. The settling time of the AD684 is sufficiently fast to
allow the SHA, in most cases, to directly drive an A-to-D
converter without the need for an added “start convert” delay.
For applications where it is important to obtain zero offset, the
hold mode offset may be nulled externally at the input to the
A-to-D converter. Adjustment of the offset may be accomplished through the A-to-D itself or by an external amplifier
with offset nulling capability (e.g., AD711). Only a single
adjustment of the offset is necessary for the four SHA channels as a
result of the excellent matching among them. The offset will
change less than 0.5 mV over the specified temperature range.
SUPPLY DECOUPLING AND GROUNDING
CONSIDERATIONS
As with any high speed, high resolution data acquisition system,
the power supplies should be well regulated and free from
excessive high frequency noise (ripple). The supply connection
to the AD684 should also be capable of delivering transient
currents to the device. To achieve the specified accuracy and
dynamic performance, decoupling capacitors must be placed
directly at both the positive and negative supply pins to common.
Ceramic type 0.1 µF capacitors should be connected from VCC
and VEE to common.
Figure 2. Typical AD684 Hold Mode
HOLD MODE OFFSET
The dc accuracy of the AD684 is determined primarily by the
hold mode offset. The hold mode offset refers to the difference
between the final held output voltage and the input signal at the
time the hold command is given. The hold mode offset arises from
a voltage error introduced onto the hold capacitor by charge injection of the internal switches. The nominal hold mode offset is
specified for a 0 V input condition. Over the input range of
–5 V to +5 V, the AD684 is also characterized for an effective gain
error and nonlinearity of the held value, as shown in Figure 3.
As indicated by the AD684 specifications, the hold mode offset is
very well matched between channels and stable over temperature.
Figure 4. Basic Grounding and Decoupling Diagram
–6–
REV. A
AD684
The AD684 does not provide separate analog and digital ground
leads as is the case with most A-to-D converters. The common
pin is the single ground terminal for the device. It is the reference point for the sampled input voltage and the held output
voltage and also the digital ground return path. The common
pin should be connected to the reference (analog) ground of the
A-to-D converter with a separate ground lead. Since the analog
and digital grounds in the 684 are connected internally, the
common pin should also be connected to the digital ground,
which is usually tied to analog common at the A-to-D converter.
Figure 4 illustrates the recommended decoupling and grounding
practice.
A graph showing the magnitude of the jitter induced error vs.
frequency of the input signal is given in Figure 6.
The accuracy in sampling high frequency signals is also constrained by the distortion and noise created by the sample-andhold. The level of distortion increases with frequency and
reduces the “effective number of bits” of the conversion.
Measurements of Figures 7 and 8 were made using a 14-bit
A-to-D converter with VIN = 10 V p-p and a sample frequency
of 100 kSPS.
NOISE CHARACTERISTICS
Designers of data conversion circuits must also consider the
effect of noise sources on the accuracy for the data acquisition
system. A sample-and-hold amplifier that precedes the A-to-D
converter introduces some noise and represents another source
of uncertainty in the conversion process. The noise from the
AD684 is specified as the total output noise, which includes
both the sampled wideband noise of the SHA in addition to the
band limited output noise. The total output noise is the rms
sum of the sampled dc uncertainty and the hold mode noise. A
plot of the total output noise vs. the equivalent input bandwidth
of the converter being used is given in Figure 5.
Figure 6. Error Magnitude vs. Frequency
Figure 5. RMS Noise vs. Input Bandwidth of ADC
Figure 7. Total Harmonic Distortion vs. Frequency
DRIVING THE ANALOG INPUTS
For best performance, it is important to drive the AD684 analog
inputs from a low impedance signal source. This enhances the
sampling accuracy by minimizing the analog and digital
crosstalk. Signals which come from higher impedance sources
(e.g., over 5k ohms) will have a relatively higher level of
crosstalk. For applications where signals have high source
impedance, an operational amplifier buffer in front of the
AD684 is required. The AD713 (precision quad BiFET op
amp) is recommended for these applications.
HIGH FREQUENCY SAMPLING
Aperture jitter and distortion are the primary factors which limit
frequency domain performance of a sample-and-hold amplifier.
Aperture jitter modulates the phase of the hold command and
produces an effective noise on the sampled analog input. The
magnitude of the jitter induced noise is directly related to the
frequency of the input signal.
REV. A
Figure 8. Signal/(Noise and Distortion) vs. Frequency
–7–
AD684
DATA ACQUISITION APPLICATIONS
outputs is selected by the ADG201, quad CMOS switch, and
buffered by the AD711. The AD588 provides the reference
voltage with switches A-B and C-D selecting a –5 V to +5 V or
0 to +5 V input range.
C1239a–10–8/91
Figure 9 shows a typical data acquisition circuit using the
AD684 and the high speed 12-bit A-to-D converter, the
AD7672. Four input signals are simultaneously sampled by the
AD684 as the HOLD command is given. One of the four held
Figure 9. Data Acquisition System Using the AD684 and the AD7672
OUTLINE DIMENSIONS
PRINTED IN U.S.A.
Dimensions shown in inches and (mm).
Q-16
16-Lead Cerdip
–8–
REV. A