AD AD9100JD

a
FEATURES
Excellent Hold Mode Distortion into 250 V
–88 dB @ 30 MSPS (2.3 MHz VIN)
–83 dB @ 30 MSPS (12.1 MHz VIN)
–74 dB @ 30 MSPS (19.7 MHz VIN)
16 ns Acquisition Time to 0.01%
<1 ps Aperture Jitter
250 MHz Tracking Bandwidth
83 dB Feedthrough Rejection @ 20 MHz
3.3 nV/√Hz Spectral Noise Density
MlL-STD-Compliant Versions Available
APPLICATIONS
A/D Conversion
Direct IF Sampling
Imaging/FLIR Systems
Peak Detectors
Radar/EW/ECM
Spectrum Analysis
CCD ATE
GENERAL DESCRIPTION
The AD9100 is a monolithic track-and-hold amplifier which
sets a new standard for high speed and high dynamic range
applications. It is fabricated in a mature high speed complementary bipolar process. In addition to innovative design topologies,
a custom package is utilized to minimize parasitics and optimize
dynamic performance.
Acquisition time (hold to track) is 13 ns to 0.1% accuracy, and
16 ns to 0.01%. The AD9100 boasts superlative hold-mode
frequency domain performance; when sampling at 30 MSPS
hold mode distortion is less than 83 dBfs for analog frequencies
up to 12 MHz; and –74 dBfs at 20 MHz. The AD9100 can also
drive capacitive loads up to 100 pF with little degradation in
acquisition time; it is therefore well suited to drive 8- and 10-bit
flash converters at clock speeds to 50 MSPS. With a spectral
noise density of 3.3 nV/√Hz and feedthrough rejection of 83 dB
at 20 MHz, the AD9100 is well suited to enhance the dynamic
range of many 8- to 16-bit systems.
Ultrahigh Speed
Monolithic Track-and-Hold
AD9100*
FUNCTIONAL BLOCK DIAGRAM
CLK
VIN
50V
A1
CLK
SWITCH
CHOLD
A2
VOUT
22pF
62.3V
CLAMP
AD9100
The AD9100 is “user friendly” and easy to apply: (1) it requires
+5 V/–5.2 V power supplies; (2) the hold capacitor and switch
power supply decoupling capacitors are built into the DIP package; (3) the encode clock is differential ECL to minimize clock
jitter; (4) the input resistance is typically 800 kΩ; (5) the analog
input is internally clamped to prevent damage from voltage
transients.
The AD9100 is available in a 20-lead side-brazed “skinny DIP”
package. Commercial, industrial, and military temperature
grade parts are available. Consult the factory for information
about the availability of 883-qualified devices.
PRODUCT HIGHLIGHTS
1. Hold Mode Distortion is guaranteed.
2. Monolithic construction.
3. Analog input is internally clamped to protect against overvoltage transients and ensure fast recovery.
4. Output is short circuit protected.
5. Drives capacitive loads to 100 pF.
6. Differential ECL clock inputs.
*Patent pending.
REV. B
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
World Wide Web Site: http://www.analog.com
Fax: 781/326-8703
© Analog Devices, Inc., 1998
AD9100–SPECIFICATIONS
ELECTRICAL CHARACTERISTICS (unless otherwise noted, +V = +5 V; –V = –5.2 V; R
S
Parameter
DC ACCURACY
Gain
Offset
Output Resistance
Output Drive Capability
PSRR
Pedestal Sensitivity to Supply
CLOCK/CLOCK INPUTS
Input Bias Current
Input Low Voltage (VIL)
Input High Voltage (V IH)
TRACK MODE DYNAMICS
Bandwidth (–3 dB)
Slew Rate
Overdrive Recovery Time 2 (to 0.1%)
2nd Harm. Dist. (20 MHz, 2 V p-p)
3rd Harm. Dist. (20 MHz, 2 V p-p)
Integrated Output Noise (1-200 MHz)
RMS Spectral Noise @ 10 MHz
HOLD MODE DYNAMICS
Worst Harmonic (2.3 MHz, 30 MSPS)
Worst Harmonic (12.1 MHz, 30 MSPS)
Worst Harmonic (12.1 MHz, 30 MSPS)
Worst Harmonic (12.1 MHz, 30 MSPS)
Worst Harmonic (19.7 MHz, 30 MSPS)
Hold Noise3
Droop Rate4
Feedthrough Rejection (20 MHz)
TRACK-TO-HOLD SWITCHING
Aperture Delay
Aperture Jitter
Pedestal Offset
Transient Amplitude
Settling Time to 1 mV
Glitch Product
HOLD-TO-TRACK SWITCHING
Acquisition Time to 0.1%
Acquisition Time to 0.01%
Acquisition Time to 0.01%
POWER SUPPLY
Power Dissipation
+VS Current
–VS Current
AD9100JD/AD/SD1
Min
Typ
Max
Conditions
Temp
Test
Level
∆VIN = 2 V
VIN = 0 V
Full
Full
25°C
Full
Full
Full
VI
VI
V
VI
VI
VI
0.989
–5
Full
25°C
Full
25°C
25°C
25°C, TMAX
TMIN
VI
VI
VI
V
V
VI
VI
+2
–8
–16
350
200
Full
Full
Full
VI
VI
VI
–1.8
–1.0
VOUT ≤ 0.4 V p-p
4 V Step
4 V Step
VIN = ± 4 V to 0 V
Full
25°C
Full
25°C
Full
Full
25°C
25°C
IV
IV
IV
V
V
V
V
V
VOUT = 2 V p-p
VOUT = 2 V p-p
VOUT = 2 V p-p
VOUT = 2 V p-p
VOUT = 2 V p-p
25°C
25°C
TMAX
TMIN
25°C
25°C
25°C
TMIN
TMAX
Full
V
IV
IV
IV
V
V
VI
VI
VI
V
VIN = 0 V
25°C
25°C
25°C
Full
Full
Full
25°C
V
V
VI
VI
V
IV
V
2 V Step
2 V Step
4 V Step
25°C
Full
25°C
Full
Full
Full
∆VS = 0.5 V p-p
∆VS = 0.5 V p-p
ANALOG INPUT/OUTPUT
Output Voltage Range
Input Bias Current
Input Overdrive Current2
Input Capacitance
Input Resistance
LOAD = 100 V; RIN = 50 V)
S
VIN = ± 4 V; RIN = 50 Ω
CL/CL = –1.0 V
VIN = 0 V
VIN = 2 V p-p
VIN = 0 V
VIN = 0 V
± 40
48
0.994
±1
0.4
± 60
55
0.9
± 2.2
±3
± 22
1.2
800
4
150
550
500
+5
3
V
µA
µA
mA
pF
kΩ
kΩ
5
–1.5
–0.8
mA
V
V
MHz
V/µs
V/µs
ns
dBc
dBc
µV
nV/√Hz
21
–65
–75
45
3.3
–72
–70
–68
–77
–74
300 3 tH
1
10
7
40
5
30
83
–8
–10
+800
<1
±1
V/V
mV
Ω
mA
dB
mV/V
–2
+8
+16
250
850
–83
–80
Units
+8
+10
dBfs
dBfs
dBfs
dBfs
dBfs
V/s rms
± mV/µs
± mV/µs
± mV/µs
dB
ps
ps
mV
mV
mV
ns
pV-s
±6
7
15
10
V
IV
V
13
16
20
23
ns
ns
ns
VI
VI
VI
1.05
96
116
1.25
118
132
W
mA
mA
NOTES
1
AD9100JD: 0°C to +70°C. AD9100AD: –40°C to +85°C. AD9100SD: –55°C to +125°C. DIP θJA = 38°C/W; this is valid with the device mounted flush to a
grounded 2 oz. copper clad board with 16 sq. inches of surface area and no air flow.
2
The input to the AD9100 is internally clamped at ± 2.3 V. The internal input series resistance is nominally 50 Ω.
3
Hold mode noise is proportional to the length of time a signal is held. For example, if the hold time (t H) is 20 ns, the accumulated noise is typically 6 µV (300 V/s 3
20 ns). This value must be combined with the track mode noise to obtain total noise.
4
Min and max droop rates are based on the military temperature range (–55 °C to +125°C). Refer to the “Droop Rate vs Temperature” chart for min/max limits over
the commercial and industrial ranges.
Specifications subject to change without notice.
–2–
REV. B
AD9100
APERTURE
DELAY
(0.8ns)
+2V
ANALOG
INPUT
0V
VOLTAGE
LEVEL HELD
ACQUISITION TIME
(16ns)
HOLD
TO
TRACK
SWITCH
DELAY
TIME
(4ns)
–2V
+2V
TRACK TO
HOLD
SETTLING
(7ns)
OBSERVED AT
HOLD CAPACITOR
OBSERVED AT
ANALOG OUTPUT
HOLD CAPACITOR/
ANALOG OUTPUT
0V
–2V
"1"
"HOLD"
"TRACK"
CLOCK (PIN #19)
CLOCK
"HOLD"
CLOCK
INPUTS
"0"
Figure 1. Timing Diagram (1 ns/div)
ABSOLUTE MAXIMUM RATINGS 1
EXPLANATION OF TEST LEVELS
Supply Voltages (± VS) . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 6 V
Continuous Output Current . . . . . . . . . . . . . . . . . . . . . 70 mA
Analog Input Voltage2 . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 5 V
Operating Temperature Range (Case)
AD9100JD . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to +70°C
AD9100AD . . . . . . . . . . . . . . . . . . . . . . . . . –25°C to +85°C
AD9100SD . . . . . . . . . . . . . . . . . . . . . . . . –55°C to +125°C
Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . +175°C
Storage Temperature . . . . . . . . . . . . . . . . . . . –65°C to +150°C
Lead Soldering Temperature (10 sec) . . . . . . . . . . . . . +300°C
Test Level
I – 100% production tested.
II – 100% production tested at +25°C, and sample tested at
specified temperatures.
III – Periodically sample tested.
IV – Parameter is guaranteed by design and characterization
testing.
V – Parameter is a typical value only.
VI – All devices are 100% production tested at +25°C. 100%
production tested at temperature extremes for extended
temperature devices; sample tested at temperature
extremes for commercial/industrial devices.
NOTES
1
Absolute maximum ratings are limiting values to be applied individually, and
beyond which the serviceability of the circuit may be impaired. Functional
operability is not necessarily implied. Exposure to absolute maximum rating
conditions for an extended period of time may affect device reliability.
2
Analog input voltage should not exceed ± VS.
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection.
Although the AD9100 features proprietary ESD protection circuitry, permanent damage may
occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD
precautions are recommended to avoid performance degradation or loss of functionality.
ESD SENSITIVE DEVICE
EVALUATION BOARD ORDERING INFORMATION
ORDERING GUIDE
Model*
Temperature
Range
Package
Description
Package
Option
AD9100JD
AD9100AD
AD9100SD
0°C to +70°C
–40°C to +85°C
–55°C to +125°C
Ceramic DIP
Ceramic DIP
Ceramic DIP
D-20
D-20
D-20
Part Number
Description
AD9100/PWB
Printed Wiring Board (Only) of Evaluation
Circuit
Evaluation Board for AD9100T/H, Assembled
and Tested [Order AD9100T/H (DIP)
Separately]
AD9100/PCB
*Consult factory about availability of parts screened to MIL-STD-883.
REV. B
WARNING!
–3–
AD9100
PIN CONFIGURATION
20-Lead Side-Brazed Ceramic DIP
PIN FUNCTION DESCRIPTIONS/CONNECTIONS
Pin No.
Description
Connection
1
2, 3, 8, 10–13, 17
4
5, 7
6, 15
9
14, 16, 20
18
19
–VS
GND
VIN
–VS
BYPASS
VOUT
+VS
CLK
CLK
–5.2 V Power Supply
Common Ground Plane
Analog Input Signal
–5.2 V Power Supply
0.1 µF to Ground
Track-and-Hold Output
+5 V, Power Supply
Complement ECL Clock
“True” ECL Clock
13
12
NC
11
10
GND +VS
9
8
+VS CAP HOLD CAP
(NOTE 1) (NOTE 3)
7
6
5
4
3
2
1
14
32
CLOCK
15
31
GND
AD9100
17
TOP VIEW
(Not to scale)
30
29
28
27
18
19
–VS
20
21
NC –VIN
22
23
24
GND
CLK
–VS
BYPASS
GND
AD9100
TOP VIEW
(Not to Scale)
+VS
BYPASS
–VS
+VS
GND
GND
VOUT
GND
GND
GND
+VS +VS NC
CLOCK
16
+VS
CLK
VIN
CHIP PAD ASSIGNMENTS
+VS +VS
–VS
GND
25
–VS –VS CAP
(NOTE 1)
SIZE = 148 3 63 3 15 mils
NC = NO CONNECT
NOTES:
1. SUPPLY BYPASS CAPACITOR; 0.01 TO 0.1mF CERAMIC
CONNECTED TO GROUND.
2. 0.01mF CERAMIC CONNECTED BETWEEN PAD 29 AND PAD 31.
3. HOLD CAPACITOR CONNECTED FROM PAD 4 AND PAD 5 TO
GROUND; 10–100pF, NOMINALLY 22pF. DIP PACKAGE DOES NOT
REQUIRE EXTERNAL HOLD CAPACITOR.
26
–VS
+VS
BYPASS
(NOTE 2)
+VOUT
BYPASS
(NOTE 2)
+VS
TERMINOLOGY
Analog Delay is the time required for an analog input signal to
propagate from the device input to output.
Aperture Delay tells when the input signal is actually sampled.
It is the time difference between the analog propagation delay of
the front-end buffer and the control switch delay time. (The
time from the hold command transition to when the switch is
opened.) For the AD9100, this is a positive value which means
that the switch delay is longer than the analog delay.
Aperture Jitter is the random variation in the aperture delay.
This is measured in ps-rms and results in phase noise on the
held signal.
Droop Rate is the change in output voltage as a function of
time (dV/dt). It is measured at the AD9100 output with the
device in hold mode and the input held at a specified dc value,
the measurement starts immediately after the T/H switches from
track to hold. Feedthrough Rejection is the ratio of the input
signal to the output signal when in hold mode. This is a measure of how well the switch isolates the input signal from feeding
through to the output.
Hold-to-Track Switch Delay is the time delay from the track
command to the point when the output starts to change and
acquire a new signal.
Pedestal Offset is the offset voltage step measured immediately
after the AD9100 is switched from track to hold with the input
held at zero volts. It manifests itself as an added offset during
the hold time.
Track-to-Hold Settling Time is the time necessary for the
track to hold switching transient to settle to within 1 mV of its
final value.
Track-to-Hold Switching Transient is the maximum peak
switch induced transient voltage which appears at the AD9100
output when it is switched from track to hold.
–4–
REV. B
Typical Performance Characteristics–AD9100
60
50
50
40
0
AD9100
RS
PSRR – dB
–5
40
RS – V
GAIN – dB
CL
30
20
1kV
30
20
NO RS NEEDED WHEN
CL IS LESS THAN 6pF
10
–10
DC
60
120
180
240
INPUT FREQUENCY – MHz
10
DC
300
Figure 2. Gain vs. Frequency (Track
Mode)
60
120
180
240
INPUT FREQUENCY – MHz
Figure 3. Power Supply Rejection
Ratio vs. Frequency
–95
0
300
0
20
40
60
C LOAD – pF
100
80
Figure 4. Recommended RS vs. CLOAD
for Optimal Settling Times
50
TRACK
VO = 2V p-p
ENCODE = 30 MSPS
–90
40
TRACK
RL = 250V
2mV/DIV
dBc
20
WORST CASE
CLK
–80
30
CLK
mV/ms
–85
HOLD
RL = 100V
10ns
–75
TYPICAL
10
10ns
–70
0
4
8
12
16
INPUT FREQUENCY – MHz
0
–50
20
Figure 5. Worst Hold Mode Harmonic
vs. Analog Input Frequency
+25
+75
0
TEMPERATURE – 8C
100ns/DIV
+125
Figure 6. Magnitude of Droop Rate
vs. Temperature
Figure 7. Track-to-Hold-to-Track Switch
Transients
58
CH
C
O
HO
=
pF
10
27V
pF
22
10
53
AD9100
=
LD
LD
SNR, INCLUDING HARMONICS – dB
AD9060 + AD9100
AD9060
A IN
AD9060
FFT
PROC
CH*
48
THE AD9060 IS A 10-BIT, 75MSPS MONOLITHIC
ADC FROM ANALOG DEVICES.
* THE AD9100XD (DIP) HAS AN INTERNAL 22pF
HOLD CAPACITOR.
AIN = 3.5V p-p
ENCODE = 40 MSPS
43
DC
10
20
30
INPUT FREQUENCY – MHz
Figure 9.
VOUT = 2V STEP
% OF FULL SCALE
95
dB
75
0.1
0.01
65
55
1
2
10
20
INPUT FREQUENCY – MHz
100
Figure 11. Feedthrough Rejection vs.
Input Frequency
REV. B
CHO
0.001
10
12
14
ns
16
18
20
Figure 12. Settling Tolerance vs.
Acquisition Time
–5–
LD
56
= 10pF
C
HO
LD
=2
2p
54
F
AD9060
52
AIN = 3.5V p-p
ENCODE = 20 MSPS
5
10
15
INPUT FREQUENCY – MHz
20
Figure 10. SNR vs. Analog Input
1.0
105
BEYOND
CAPABILITY
OF AVAILABLE
MEASUREMENT
TOOLS
AD9060 + AD9100
50
DC
40
Figure 8. SNR vs. Analog Input
85
SNR, INCLUDING HARMONICS – dB
58
AD9100
THEORY OF OPERATION
Acquisition Time
The AD9100 utilizes a new track and hold architecture. Previous commercially available high speed track and holds used an
open loop input buffer, followed by a diode bridge, hold capacitor, and output buffer (closed or open loop) with a FET device
connected to the hold capacitor. This architecture required
mixed device technology and, usually, hybrid construction. The
sampling rate of these hybrids has been limited to 20 MSPS for
12-bit accuracy. Distortion generated in the front-end amplifier/
bridge limited the dynamic range performance to the “mid-70
dBfs” for analog input signals of less than 10 MHz. Broadband
and switch-generated noise limited the SNR of previous track
and holds to about 70 dB.
Acquisition time is the amount of time it takes the AD9100 to
reacquire the analog input when switching from hold to track
mode. The interval starts at the 50% clock transition point and
ends when the input signal is reacquired to within a specified
error band at the hold capacitor.
The AD9100 is a monolithic device using a high frequency
complementary bipolar process to achieve new levels of high
speed precision. Its patent pending architecture breaks from the
traditional architecture described above. (See the block diagram
on the first page.) The switching type bridge has been integrated
into the first stage closed loop input amplifier. This innovation
provides error (distortion) correction for both the switch and
amplifier, while still achieving slew rates representative of an
open-loop design. In addition, acquisition slew current for the
hold capacitor is higher than standard diode bridge and switch
configurations, removing a main contributor to the limits of
maximum sampling rate and input frequency.
The hold to track switch delay (tDHt) cannot be subtracted
from this acquisition time because it is a charging time delay
that occurs when moving from hold to track; this is typically
4 ns to 6 ns and is the longest delay. Therefore, the track time
required for the AD9100 is the acquisition time minus the aperture delay time. Note that the acquisition time is defined as the
settled voltage at the hold capacitor and does not include the
delay and settling time of the output buffer. The example below
illustrates why the output buffer amplifier does not contribute to
the overall AD9100 acquisition time.
VIN
INPUT
BUFFER
The extremely fast time constant linearity (7 ns to 0.01% for a
2 V step) ensures that the output buffer does not limit the
AD9100 sampling rate or analog input frequency. (The acquisition and settling time are primarily limited only by the input
amplifier and switch.) The output is transparent to the overall
AD9100 hold mode distortion levels for loads as low as 250 Ω.
Full-scale track and acquisition slew rates achieved by the
AD9100 are 800 and 1000 V/µs, respectively. When combined
with excellent phase margin (typically 5% overshoot), wide
bandwidth, and dc gain accuracy, acquisition time to 0.01% is
only 16 ns. Though not production tested, settling to 14-bit
accuracy (–86 dB distortion @ 2.3 MHz) can be inferred to be
20 ns.
VOUT
OUTPUT
BUFFER
CH
ACQUISITION TIME AT
CH TO X%
Switching circuits in the device use current steering (versus
voltage switching) to provide improved isolation between the
switch and analog sections. This results in low aperture time
sensitivity to the analog input signal, and reduced power supply
and analog switching noise. Track to hold peak switching transient is typically only 6 mV and settles to less than 1 mV in 7 ns.
In addition, pedestal sensitivity to analog input voltage is very
low (0.6 mV/V) and being first order linear does not significantly
affect distortion.
The closed-loop output buffer includes zero voltage bias current
cancellation, which results in high-temperature droop rates
equivalent to those found in FET type inputs. The buffer also
provides first order quasistatic bias correction resulting in an
extremely high input resistance and very low droop sensitivity vs.
input voltage level (typically less than 1.5 mV/V–µs.) This
closed-loop architecture inherently provides high speed loop
correction and results in low distortion under heavy loads.
VCH
VCH
VOUT
PEAK TRANSIENT
SEEN BY OUTPUT
BUFFER
tDHT
tS
6ns
TRACK
HOLD
TIME
Figure 13. Acquisition Time Diagram
The exaggerated illustration in Figure 13 shows that VCH has
settled to within x% of its final value, but VOUT (due to slew rate
limitations, finite BW, power supply ringing, etc.) has not
settled during the track time. However, since the output buffer
always “tracks” the front end circuitry, it “catches up” during
the hold time and directly superimposes itself (less about 600 ps
of analog delay) to VCH. Since the small-signal settling time of
the output buffer is about 1.8 ns to ± 1 mV and is significantly
less than the specified hold time, acquisition time should be
referenced to the hold capacitor.
Note that most of the hold settling time and output acquisition
time are due to the input buffer and the switch network. For
track time, the output buffer contributes only about 5 ns of the
total; in hold mode, it contributes only 1.8 ns (as stated above).
A stricter definition of acquisition time would total the acquisition and hold times to a defined accuracy. To obtain 12 bit +
distortion levels and 30 MSPS operation, the recommended
track and hold times are 20 ns and 13.5 ns, respectively. To
drive an 8-bit flash converter with a 2 V p-p full-scale input,
hold time to 1 LSB accuracy will be limited primarily by the
encoder, rather than by the AD9100. This makes it possible to
reduce track time to approximately 13 ns, with hold time chosen
to optimize the encoder’s performance.
–6–
REV. B
AD9100
Hold vs. Track Mode Distortion
–VS
In many traditional high speed, open loop track-and-holds,
track mode distortion is often much better than hold mode
distortion. Track mode distortion does not include nonlinearities due to the switch network, and does not correlate to the
relevant hold mode distortion. But since hold mode distortion
has traditionally been omitted from manufacturer’s specification
tables, users have had to discover for themselves the effective
overall hold mode distortion of the combined T/H and encoder.
J6
J7
+VS
+ C13
10mF
C14
10mF
C5
C1
VIN
TP3
TP1
J1
The architecture of the AD9100 minimizes hold mode distortion
over its specified frequency range. As an example, in track mode
the worst harmonic generated for a 20 MHz input tone is typically –65 dBfs. In hold mode, under the same conditions
and sampling at 30 MSPS, the worst harmonic generated is
–74 dBfs. The reason is the output buffer in hold mode has only
dc distortion relevancy. With its inherent linearity (7 ns settling
to 0.01%), the output buffer has essentially settled to its dc
distortion level even for track plus hold times as short as 30 ns.
For a traditional open-loop output buffer, the ac (track mode)
and dc (hold mode) distortion levels are often the same.
AD9100
C2
RIN
50V
C6
DUT
(DIP)
C3
C7
C8
C4
RS
5V
J2
VOUT
RL
2kV
J3
+VS –VS
VBUFF
C10
AD9620
C9
R1
100V
CLOCK
IN
Q
+5V
Droop Rate
W1
R2
6V
W2
R3
4V
R4
510V
AD96685
Q
Droop rate does not necessarily affect a track and hold’s distortion characteristics. If the droop rate is constant versus the input
voltage for a given hold time, it manifests itself as a dc offset to
the encoder. For the AD9100, the droop rate is typically
± 1 mV/µs. If a signal is held for 1 µs, a subsequent encoder
would see a 1 mV offset voltage. If there is no droop sensitivity
to the held voltage value, the 1 mV offset would be constant
and “ride” on the input signal and introduce no hold-mode
nonlinearities .
LE
R5
510V
–5.2V
NOTE:
CONNECT TO W1 FOR TTL CLOCK SIGNALS;
CONNECT TO W2 FOR GROUND-REFERENCED SIGNALS.
Figure 14. AD9100/PCB Evaluation Board Diagram
The 10 µF low frequency power supply tantalum decoupling
capacitors should be located within 1.5 inches of the AD9100.
The common 0.01 µF supply capacitors can be wired together.
The common power supply bus (connected to the 10 µF capacitor and power supply source) can be routed to the underside of
the board to the daisy chain wired 0.01 µF supply capacitors.
In instances in which droop rate varies proportionately to the
magnitude of the held voltage signal level, a gain error only is
introduced to the A/D encoder. The AD9100 has a droop sensitivity to the input level of 1.5 mV/ V–µs. For a 2 V p-p input
signal, this translates to a 0.15%/µs gain error and does not
cause additional distortion errors.
For remote input and/or output drive applications, controlled
impedances are required to minimize line reflections which will
reduce signal fidelity. When capacitive and/or high impedance
levels are present, the load and/or source should be physically
located within approximately one inch of the AD9100. Note
that a series resistance, RS, is required if the load is greater than
6 pF. (The Recommended RS vs. CL chart in the “Typical
Performance Section” shows values of RS for various capacitive
loads which result in no more than a 20% increase in settling
time for loads up to 80 pF.) As much of the ground plane as
possible should be removed from around the VIN and VOUT pins
to minimize coupling onto the analog signal path.
For the AD9100, droop sensitivity to input level is insignificant.
However, hold times longer than about 2 µs can cause distortion due
to the R 3 CH time constant at the hold capacitor. In addition,
hold mode noise will increase linearly vs. hold time and thus
degrade SNR performance.
Layout Considerations
For best performance results, good high speed design techniques must be applied. The component (top) side ground
plane should be as large as possible; two-ounce copper cladding
is preferable. All runs should be as short as possible, and decoupling capacitors must be used.
While a single ground plane is recommended, the analog signal
and differential ECL clock ground currents follow a narrow path
directly under their common voltage signal line. To reduce
reflections, especially when terminations are used for transmission
line efficiency, the clock, VIN, and VOUT signals and respective
ground paths should not cross each other; if they do, unwanted
coupling can result.
Figure 14 is the schematic of a recommended AD9100 evaluation board. (Contact factory concerning availability of assembled
boards.) All 0.01 µF decoupling capacitors should be low inductance surface mount devices (P/N 05085C103MT050 from
AVX) and connected on the component side within 30 mils of
the designated pins; with the other sides soldered directly to the
top ground plane.
REV. B
J5
High current ground transients via the high frequency decoupling capacitors can also cause unwanted coupling to the VIN
and VOUT current loops. Therefore, these analog terminations
should be kept as far as possible from the power supply decoupling capacitors to minimize feedthrough.
–7–
AD9100
Using Sockets
Pin sockets (P/N 6-330808-3 from AMP) should be used if the
device can not be soldered directly to the PCB. High profile or
wire wrap type sockets will dramatically reduce the dynamic
performance of the device in addition to increasing the case-toambient thermal resistance.
ANALOG
INPUT
AD9100
AD9620
INTO LOW
RESISTIVE
LOAD
Figure 16. Using AD9620 as Isolation Amplifier
Driving the Encode Clock
Direct IF Conversion
The AD9100 requires a differential ECL clock command. Due
to the high gain bandwidth of the AD9100 internal switch, the
input clock should have a slew rate of at least 100 V/µs.
The AD9100 can be used to sample super-Nyquist signals,
making wide dynamic range direct IF to digital conversion practical. By reducing the analog input level to the track and hold,
distortion due to the AD9100 can be minimized. As the input
level is reduced, the gain in the output amplifier (see Figure 17)
must be increased to match the full scale level of the subsequent
analog-to-digital converter.
To obtain maximum signal to noise performance, especially at
high analog input frequencies, a low jitter clock source is required. The AD9100 clock can be driven by an AD96685, an
ultrahigh speed ECL comparator with very low jitter.
POST-AMP
150V
150V
CLK
IF INPUT
6100 mV
AD9100
AD9618
ADC
1kV
1kV
–5.2V
CLK
GAIN ADJ TO
UTILIZE MAX
ADC RANGE
–5.2V
T/H CLOCK
Figure 15. Clock/Clock Input Stage
ADC CLOCK
Driving the Analog Input
Special care must be taken to ensure that the analog input signal
is not compromised before it reaches the AD9100. To obtain
maximum signal to noise performance, a very low phase noise
analog source is required. In addition, input filtering and/or a
low harmonic signal source is necessary to maximize the spurious free dynamic range. Any required filtering should be done
close to the AD9100 and away from any digital lines.
The AD9100 has input clamps that prevent hard saturation of
the output buffer, thereby providing fast overvoltage recovery
when the analog input transitions to the linear region (± 2 V).
The clamps are set internally at ± 2.3 V and cannot be altered by
the user. The output settles to 0.1% of its value 21 ns after the
overvoltage condition is alleviated. When the analog input is
outside the linear region, the analog output will be at either
+2.2 V or –2.2 V.
Matching the AD9100 to A/D Encoders
The AD9100’s analog output level may have to be offset or
amplified to match the full-scale range of a given A/D converter.
This can generally be accomplished by inserting an amplifier
after the AD9100. For example, the AD671 is a 12-bit 500 ns
monolithic ADC encoder that requires a 0 to +5 V full-scale
analog input. An AD84X series amplifier could be used to condition the AD9100 output to match the full-scale range of the
AD671.
20ns
HOLD
5ns
"1"
ADC CLOCK
"0"
Figure 17. IF Sampling with Track-and-Hold
This technique is not confined to processing Nyquist signals.
Figure 18 illustrates the spurious free dynamic range of the
AD9100 as a function of analog input signal level and frequency.
Without the output amplifier (2 V p-p input), 70 dB+ dynamic
range is observed only to about 24 MHz. By reducing the
analog input to 200 mV p-p, >70 dB SFDR can be maintained
to 70 MHz IFs.
The optimum T/H input level for a particular IF can be determined by examining the T/H spurious and noise performance.
The highest input signal level which will provide the required
SFDR gives the lowest noise performance. When sampling
super Nyquist signals, the IF will be aliased to baseband and
can be observed by using FFT analysis.
90
SPURIOUS-FREE DYNAMIC RANGE – dBc
Overdriving the Analog Input
TRACK
T/H CLOCK
Ultralow Distortion/Low Resistive Load Applications
When driving low resistive loads or when the widest possible
spurious free dynamic range is required, system performance
can be improved by isolating the load from the AD9100. (See
Figure 16.) The AD9620 low distortion closed-loop buffer
amplifier has an input resistance of 800 kΩ and generates harmonics that are less than those generated by the AD9100. Other
buffers should not be considered if their harmonics are not
lower than those of the AD9100.
80
200mV p-p INPUT
70
2V p-p INPUT
500mV p-p INPUT
60
50
0
10
20
30
40
50
INPUT FREQUENCY – MHz
60
70
Figure 18. SFDR vs. Input Frequency at 10 MSPS
–8–
REV. B
AD9100
In the FFT spectrum below (see Figure 19), the 71.4 MHz IF is
observed at 1.4 MHz. Note that the highest frequency observed
(FS/2) is determined by the sample rate of the T/H.
Low Noise Applications
When processing low level single event signals in which noise
performance is the primary concern, amplification ahead of the
AD9100 can increase overall system signal to noise ratio. Frontend amplification often results in an increase in hold mode
distortion levels because of the track mode limitations of the
amplifier which is used. Depending on the signal levels and
bandwidth, the AD9618 low noise high gain amplifier is a possible candidate for this application. See Figure 20.
0
–20
–40
As a general rule, if the goal is maximize SNR (minimize noise),
pre-AD9100 amplification is recommended. When the system
goal is to maximize the spurious free dynamic range (minimize
distortion), post-AD9100 amplification is recommended.
–60
–80
–100
DC
7
8
6
8
2
5
3
4
LOW
LEVEL
SOURCE
1.0
2.0
3.0
FREQUENCY – MHz
4.0
AD9100
TO
ENCODER
5.0
Figure 20. Using AD9618 as Pre-Amp for AD9100
Figure 19. 71.4 MHz Signal Sampled at 10 MSPS with
200 mV p-p Input
REV. B
AD9618
–9–
AD9100
0
VOUT = 2V p-p
TRACK COMMAND
(NOT TO SCALE)
RLOAD = 250V
ENCODE = 30 MSPS
tTRACK = 20ns
20
tTRACK = 13.5ns
CHOLD VOLTAGE
0.025%
REFERENCE
0.025%
MEASUREMENT
POINT
0.1%
40
dB BELOW FULL SCALE
0.1%
60
2
80
3
4
5
6
7
8
9
+1V
–1V
VIN
100
CHOLD
2V INPUT STEP
100V LOAD
INPUT
BUFFER
120
0
10
20
30
40
TIME – ns
Figure 23. Frequency (500 kHz/Division) Analog Input =
540 kHz
Figure 21. Acquisition Time
0
TRACK COMMAND
(NOT TO SCALE)
VOUT = 2V p-p
RLOAD = 250V
ENCODE = 30 MSPS
tTRACK = 20ns
20
tHOLD = 13.5ns
ALL HARMONICS
ARE ALIASED
dB BELOW FULL SCALE
0.1%
VOUT
0.025%
REFERENCE
0.025%
MEASUREMENT
POINT
0.1%
+1V
40
60
80
9
4
5
8
3
6
7
2
–1V
VOUT
CHOLD
100
RHOLD
2V INPUT STEP
100V LOAD
OUTPUT
BUFFER
120
0
10
20
30
40
TIME – ns
Figure 22. Output Acquisition Time
Figure 24. Frequency (500 kHz/Division) Analog Input =
2.3 MHz
–10–
REV. B
AD9100
0
0
VOUT = 2V p-p
RLOAD = 100V
ENCODE = 30 MSPS
tTRACK = 20ns
20
VOUT = 2V p-p
RLOAD = 100V
ENCODE = 30 MSPS
tTRACK = 20ns
20
tHOLD = 13.5ns
tHOLD = 13.5ns
ALL HARMONICS
ARE ALIASED
40
dB BELOW FULL SCALE
dB BELOW FULL SCALE
ALL HARMONICS
ARE ALIASED
60
80
5
9
4
6
8
3
2
7
40
60
80
100
100
120
120
Figure 25. Frequency (500 kHz/Division) Analog Input =
12.1 MHz
Figure 27. Frequency (500 kHz/Division) Analog Input =
19.8 MHz
4 PLACES
0.25 (6.35)
2.5 (63.5)
0.25 (6.35)
+VS
GND
–VS
J7
J6
J5
J3 VBUFF
a
AD9100
EVALUATION
BOARD
)A( 90843
C13
C12
J4 CLOCK IN
RIN
DUT
R2
R3
R1
W1
W3
J2
VOUT
J1
VIN
U2
RS
RL
3.4
(86.36)
U1
R5
R4
W2
TP3
Figure 28. Top of AD9100/PCB Evaluation Board Viewed
from Above
Figure 26. Bottom of AD9100/PCB Evaluation Board Viewed
from Above
REV. B
TP1
–11–
AD9100
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).
C1513a–0–6/98
20-Lead Side-Brazed Ceramic DIP
(D-20)
1.052 6 0.011
(26.721 6 0.279)
20
11
1
10
0.290 6 0.010
(7.366 6 0.254)
PIN 1 IDENTIFIER
0.020 6 0.005
(0.508 6 0.127)
0.175 (4.45)
MAX
0.150
(3.81)
MIN
0.100 (2.54)
TYP
0.05 (1.27)
TYP
0.010 6 0.002
(0.254 6 0.051)
0.300 (7.62)
REF
PRINTED IN U.S.A.
SEATING
PLANE
0.020 (0.51)
0.016 (0.41)
–12–
REV. B