High Definition Audio SoundMAX Codec AD1884A FEATURES 192 kHz DACs/ADCs Microsoft Vista Premium Logo for notebook 90+ dB audio outputs, 85 dB audio inputs WLP 3.0 and 4.0 2 stereo headphone amplifiers Internal 32-bit arithmetic for greater accuracy Impedance and presence detection on all jacks Full analog mixer with DAC inputs 3 independent microphone bias pins Digital and analog PCBeep 3 general-purpose digital I/O (GPIO) pins 3.3 V analog supply voltage 1.7 V to 1.9 V or 3.3 V digital supply voltages 1.5 V or 3.3 V HD Audio link signaling voltage Advanced power management modes 48-lead, RoHS compliant LFCSP_VQ package 2 independent stereo DAC/ADC pairs Simultaneous record of 2 stereo channels Simultaneous playback of 2 stereo channels Independent 8 kHz, 11.025 kHz, 16 kHz, 22.05 kHz, 32 kHz, 44.1 kHz, 48 kHz, 88.2 kHz, 96 kHz, 176.4 kHz, and 192 kHz sample rates 16-, 20-, and 24-bit resolution Selectable stereo mixer on outputs AUXILIARY PINS Stereo CD/auxiliary I/O port with ground sense Stereo auxiliary/dock I/O port Mono out pin for internal speakers or telephony S/PDIF OUTPUT Supports 44.1 kHz, 48 kHz, 88.2 kHz, 96 kHz, 176.4 kHz, and 192 kHz sample rates 16-, 20-, and 24-bit data; PCM and AC3 formats Digital PCM gain control H D A U D I O I N T E R F A C E DAC0 6 HP PORT A D AC1 6 HP PORT D S/PDIF OUT 6 MONO OUT 6 PORT E 6 PORT F DIGITAL PCBEEP PC BEEP 6 PORT B ADC0 PORT C ADC1 AD1884A Figure 1. Functional Block Diagram Rev. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O.Box 9106, Norwood, MA 02062-9106 U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 ©2008 Analog Devices, Inc. All rights reserved. AD1884A TABLE OF CONTENTS Features ................................................................. 1 Revision History ...................................................... 2 General Description ................................................. 3 Additional Information .......................................... 3 Jack Configuration ................................................ 3 Specifications .......................................................... 4 Test Conditions .................................................... 4 Performance ........................................................ 4 General Specifications ............................................ 4 HD Audio Link Specification ................................... 7 Power-Down States ............................................... 7 Absolute Maximum Ratings .................................... 8 ESD Caution ........................................................ 8 Environmental Conditions ...................................... 8 Pin Configuration and Function Descriptions ................. 9 Audio Widgets ...................................................... 12 HD Audio Parameters ............................................. 13 HD Widget Parameters ........................................... 14 Connection List ..................................................... 15 Default Configuration Bytes ..................................... 16 Outline Dimensions ............................................... 17 Ordering Guide ..................................................... 17 REVISION HISTORY 3/08—Revision 0: Initial Version Rev. 0 | Page 2 of 20 | March 2008 AD1884A GENERAL DESCRIPTION The AD1884A audio codec and SoundMAX® software provide superior high definition audio quality that exceeds Vista Premium performance for notebooks. The AD1884A has two 192 kHz DAC pairs, two 192 kHz ADC pairs, an S/PDIF output, and digital and analog PCBeep. These features make the AD1884A the right choice for notebook PCs that meet Microsoft Vista Premium performance as well as desktop PCs that meet Microsoft Vista Basic performance. The AD1884A is available in a 48-lead, RoHS compliant lead frame chip scale package in both reels and trays. See Ordering Guide on Page 17. ADDITIONAL INFORMATION This data sheet provides a general overview of the architecture and functionality of the AD1884A SoundMAX codec. Detailed widget information is available in the AD1884A Programmers Reference Manual. Please contact your local Analog Devices, Inc., sales representative for more information. JACK CONFIGURATION The guidelines shown in Table 1 through Table 3 should be used when selecting ports for particular functions. Table 1. Typical Desktop Configuration Port Port A Port B Port C Port D S/PDIF Out Function Front Panel Headphone Front Panel Microphone Rear Panel Line-In/Microphone Rear Panel Line-Out/Headphone Optical/RCA S/PDIF Output Table 2. Typical Notebook Configuration Port Port A Port B Port C Port F S/PDIF Out Function Headphone Microphone Internal Microphone Internal Stereo Speakers Optical/RCA S/PDIF Output Table 3. Typical Notebook Configuration with Dock Interface Port Port A Port B Port C Port D Port E Port F S/PDIF Out Rev. 0 | Page 3 of 20 | March 2008 Function Headphone Microphone Internal Microphone Dock Line-Out/Headphone Dock Line-In/Microphone Internal Stereo Speakers Optical/RCA S/PDIF Output AD1884A SPECIFICATIONS TEST CONDITIONS Parameter Temperature Digital Supply Analog Supply MIC_BIAS_IN (via Low-Pass Filter) Sample Rate fS Input Signal (Frequency Sine Wave) Amplitude for THD + N Analog Output Pass Band DAC Test Condition 25°C 3.3 V 3.3 V 5.0 V 48 kHz 1008 Hz –3.0 dB Full Scale 20 Hz to 20 kHz 10 kΩ Output Load: Line-Out Tests 32 Ω Output Load: Headphone Tests 0 dB Gain ADC PERFORMANCE Parameter Line-Out Drive (10 kΩ loads—DAC to Pin) Total Harmonic Distortion (THD + N) Dynamic Range (–60 dB in ref to fS A-Weighted) Signal-to-Noise Ratio Headphone Drive (32 Ω loads—DAC to Pin) Total Harmonic Distortion (THD + N) Dynamic Range (–60 dB in ref to fS A-Weighted) Signal-to-Noise Ratio Microphone/Line-In (Pin to ADC, Mic Boost = 0 dB) Total Harmonic Distortion (THD + N) Dynamic Range (–60 dB in ref to fS A-Weighted) Signal-to-Noise Ratio Min Typ Max Unit –84 90 90 dB dB dB –74 90 90 dB dB dB –78 85 85 dB dB dB GENERAL SPECIFICATIONS Parameter DIGITAL DECIMATION AND INTERPOLATION FILTERS—fS = 8 kHz to 192 kHz1 Pass Band Pass-Band Ripple Stop Band Stop-Band Rejection Group Delay Group Delay Variation over Pass Band ANALOG-TO-DIGITAL CONVERTERS Resolution Gain Error (Full-Scale Span Relative to Nominal Input Voltage) Interchannel Gain Mismatch (Difference of Gain Errors) ADC Offset Error1 ADC Crosstalk1 Line Inputs (Input L, Ground R, Read R; Input R, Ground L, Read L) Line_In to Other Rev. 0 | Page 4 of 20 | March 2008 Min Typ 0 Max Unit 0.4 fS ±0.005 Hz dB Hz dB 1/fS μs 0.6 fS –100 20 0 24 ±0.2 –85 –100 ±10 ±0.5 ±5 Bits % dB mV –80 dB dB AD1884A Parameter DIGITAL-TO-ANALOG CONVERTERS Resolution Gain Error (Full-Scale Span Relative to Nominal Input Voltage)1 Interchannel Gain Mismatch (Difference of Gain Errors) Total Audible Out-of-Band Energy (Measured from 0.6 × fS to 20 kHz)1 DAC Crosstalk (Input L, Zero R, Measure R_OUT; Input R, Zero L, Measure L_OUT)1 DAC VOLUMES Step Size Output Gain/Attenuation Range Mute Attenuation of 0 dB Fundamental1 ADC VOLUMES Step Size PGA Gain/Attenuation Range ANALOG MIXER Signal-to-Noise Ratio Input to Output—Ports B, C, E, or F to Port D Output Step Size: All Mixer Inputs Input Gain/Attenuation Range: All Mixer Inputs ANALOG LINE LEVEL OUTPUTS Full-Scale Output Voltage Min Typ Max 24 ±10 ±0.5 –85 –95 1.5 –58.5 0 –80 1.5 –58.5 Bits % dB dB dB dB dB dB +22.5 dB dB +12.0 dB dB dB 90 –1.5 –34.5 Unit 1.0 2.83 V rms V p-p Ports A, D, E, F, and Mono Out Output Impedance1 External Load Impedance1 Output Capacitance1 External Load Capacitance ANALOG HP DRIVE OUTPUTS Full-Scale Output Voltage 190 10 15 1000 1.0 2.83 Ω kΩ pF pF V rms V p-p Ports A and D Output Impedance1 External Load Impedance1 Output Capacitance1 External Load Capacitance1 0.5 32 15 1000 Ω Ω pF pF ANALOG INPUTS Input Voltages—Ports B, C, E, or F Mic Boost = 0 dB Input Voltages—Microphone Boost Amplifier, Ports B, C, or E Mic Boost = 10 dB Mic Boost = 20 dB Mic Boost = 30 dB Input Impedance PCBeep Ports B, C, E (Mic Boost = 0 dB) Port F Input Capacitance1 Rev. 0 | Page 5 of 20 | March 2008 1 2.83 0.316 0.894 0.1 0.283 0.032 0.089 V rms V p-p V rms V p-p V rms V p-p V rms V p-p 23 150 45 5 kΩ kΩ kΩ pF 7.5 AD1884A Parameter MICROPHONE BIAS MIC_BIAS-B, MIC_BIAS-C MIC_BIAS_IN (Pin 33) = 5 V or 3.3 V MIC_BIAS_IN (Pin 33) = 5 V MIC_BIAS_IN (Pin 33) = 3.3 V MIC_BIAS-E (When Enabled as BIAS) Output Drive Current GPIO 0 Input Signal High (VIH) Input Signal Low (VIL) Output Signal High (VOH) Output Signal Low (VOL) Input Leakage Current (Signal High) (IIH) Input Leakage Current (Signal Low) (IIL) GPIO 1 and GPIO 2 Input Signal High (VIH) Input Signal Low (VIL) Output Signal High (VOH) Output Signal Low (VOL) Input Leakage Current (Signal High) (IIH) Input Leakage Current (Signal Low) (IIL) S/PDIF-Out Input Signal High (VIH) Input Signal Low (VIL) Output Signal High (VOH) Output Signal Low (VOL) Input Leakage Current (Signal High) (IIH) Input Leakage Current (Signal Low) (IIL) Min Typ Max Unit VREF Setting = High-Z VREF Setting = 0 V VREF Setting = 50% VREF Setting = 80% VREF Setting = 100% VREF Setting = 80% VREF Setting = 100% High-Z 0 1.65 3.7 3.9 2.86 3.0 V dc V dc V dc V dc V dc V dc VREF Setting = High-Z VREF Setting = 0 V VREF Setting = 50% VREF Setting = 80% VREF Setting = 100% High-Z 0 1.65 2.86 3.0 V dc V dc V dc V dc VREF Setting = 50%, 80%, or 100% 1.6 mA DVIO × 0.60 0 DVIO × 0.72 0 IOUT = –500 μA IOUT = +1500 μA DVIO DVIO × 0.24 DVIO DVIO × 0.10 V V V V nA μA AVDD AVDD × 0.24 AVDD AVDD × 0.10 V V V V nA μA DVIO DVIO × 0.24 DVIO DVIO × 0.10 V V V V nA μA 150 –50 AVDD × 0.60 0 AVDD × 0.72 0 IOUT = –500 μA IOUT = +1500 μA 150 –50 DVIO × 0.60 0 DVIO × 0.72 0 IOUT = –500 μA IOUT = +1500 μA 150 –50 Rev. 0 | Page 6 of 20 | March 2008 AD1884A Parameter POWER SUPPLY Analog (AVDD) 3.3 V ± 5% Power Supply Range Power Dissipation Supply Current Digital (DVDD) 3.3 V ± 10% Power Supply Range Power Dissipation Supply Current Digital (DVCORE) 1.7 V Through 1.9 V ± 10% Power Supply Range Power Dissipation Supply Current Digital I/O (DVIO) 3.3 V ± 10% Power Supply Range Power Dissipation Supply Current Digital I/O (DVIO) 1.5 V ± 5.5% Power Supply Range Power Dissipation Supply Current Power Supply Rejection (Reference to fS 100 mV p-p Signal @ 1 kHz)1 1 Min Typ Max Unit 3.13 3.30 75.9 23 3.46 V mW mA 2.97 3.30 141.9 43 3.63 V mW mA 1.615 1.70 61 36 1.995 V mW mA 2.97 3.30 3.3 1 3.63 V mW mA 1.418 1.50 0.08 0.05 80 1.583 V mW mA dB Guaranteed but not tested. HD AUDIO LINK SPECIFICATION High Definition Audio signals comply with the High Definition Audio Specification. Please refer to these specifications at: www.intel.com/standards/hdaudio. POWER-DOWN STATES Parameter Function Node in D0, All Nodes Active Function Node in D3 Function Node in D31 Codec in RESET Individual Block Power Savings DAC Pair Powered Down Saves (Each) ADC Pair Powered Down Saves (Each) Mixer Power Control (and Associated Amps) Saves MIC_BIAS Powered Down Saves2 1 2 IDVDD Typ (1.7 V) 36 15.75 7.5 3 IDVDD Typ (3.3 V) 43 17 7.5 3 IAVDD Typ 23 1 1 3 Unit mA mA mA mA 4.5 4.5 0 0 6 6 0 0 5 3 2 0.1 mA mA mA mA Maximum power saving mode; Register 0x31FD, Bit 4. Powering down the MIC_BIAS powers down all port MIC_BIAS pins. This disables all microphone bias circuits set to 100% or 50%, setting them to the high-Z state. The 0 V and high-Z states remain unaffected by the MIC_BIAS power state. Rev. 0 | Page 7 of 20 | March 2008 AD1884A ABSOLUTE MAXIMUM RATINGS ENVIRONMENTAL CONDITIONS Stresses greater than those listed below may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Ambient Temperature Rating: Parameter Digital (DVDD) Digital (DVCORE) Digital I/O (DVIO) Analog (AVDD) Input Current (Except Supply Pins) Analog Input Voltage (Signal Pins) Digital Input Voltage (Signal Pins) Ambient Temperature (Operating) Storage Temperature Rating –0.30 V to +3.65 V –0.30 V to +2.10 V –0.30 V to +3.65 V –0.30 V to +3.65 V ±10.0 mA –0.30 V to AVDD +0.3 V –0.30 V to DVIO +0.3 V 0°C to +70°C –65°C to +150°C TAMB = TCASE – (PD × θCA) TCASE = case temperature in °C PD = power dissipation in W θCA = thermal resistance (case-to-ambient) θJA = thermal resistance (junction-to-ambient) θJC = thermal resistance (junction-to-case) All measurements per EIA-JESD51 with 2S2P test board per EIA-JESD51-7. Package LFCSP_VQ ESD CAUTION ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. Rev. 0 | Page 8 of 20 | March 2008 θJA 47 θJC 15 θCA 32 Unit °C/W AD1884A RESERVED (NC) AVSS 44 43 42 RESERVED (NC) RESERVED (NC) 45 AVDD RESERVED (NC) 46 PORT-A_L RESERVED (NC) 47 PORT-A_R EAPD/GPIO_0 48 RESERVED (NC) SPDIF_OUT PIN CONFIGURATION AND FUNCTION DESCRIPTIONS 41 40 39 38 37 DVCORE 1 36 PORT-D_R RESERVED (NC) 2 35 PORT-D_L DVIO 3 34 SENSE_B/SRC_A RESERVED (NC) 4 33 MIC_BIAS_IN SDATA_OUT 5 32 MONO_OUT BIT_CLK 6 31 MIC_BIAS-E/GPIO_1 30 GPIO_2 29 MIC_BIAS-C 28 MIC_BIAS-B 27 VREF_FLT AD1884AJCP TOP VIEW DVSS 7 (Not To Scale) 12 25 AVDD 14 15 16 17 18 19 20 21 22 23 24 PORT-C_R 13 PORT-C_L PCBEEP PORT-B_R AVSS PORT-B_L 26 RESERVED (NC) 11 CD_GND (PORT F) RESET RESERVED (NC) 10 PORT-F_R SYNC PORT-F_L 9 PORT-E_R DVDD PORT-E_L 8 SENSE_A/SRC_B SDATA_IN Figure 2. AD1884A 48-Lead Package and Pinout Rev. 0 | Page 9 of 20 | March 2008 AD1884A Table 4. Pin Function Descriptions Mnemonic DIGITAL INTERFACE SDATA_OUT Pin No. I/O Description 5 I BIT_CLK SDATA_IN SYNC RESET DIGITAL I/O and EAPD GPIO_2 6 8 10 11 I I/O I I Link Serial Data Output. AD1884A input stream. Clocked on both edges of the BIT_CLK. Link Bit Clock. 24.000 MHz serial data clock. Link Serial Data Input. AD1884A output stream clocked only on one edge of BIT_CLK. Link Frame Sync. Link Reset. AD1884A master hardware reset. 30 I/O MIC_BIAS-E/GPIO_1 31 I/O EAPD/GPIO_0 47 I/O S/PDIF_OUT JACK SENSE SENSE_A/SRC_B SENSE_B/SRC_A ANALOG I/O PCBEEP PORT-E_L PORT-E_R PORT-F_L PORT-F_R CD_GND (PORT-F) 48 O General-Purpose Input/Output Pin. Digital signal used to control or sense external circuitry. Microphone Bias for Port E/General-Purpose Input/Output. Capable of high-Z, 1.65 V, and 2.86 V. Pin 31 shares functionality between MIC_BIAS-E (default) and GPIO_1. These functions are mutually exclusive and the MIC_BIAS function takes priority over the GPIO function. EAPD/General-Purpose Input/Output Pin. Pin 47 shares functionality between GPIO_0 and EAPD. These functions are mutually exclusive and the EAPD function takes priority over the GPIO function. By default, the pin is in a high-Z state. External resistors should be used to ensure the proper circuit state when this pin is in high-Z. Supports S/PDIF Output. 13 34 I/O I/O Jack Sense A-D Input/Sense B Drive. Jack Sense E-F Input/Sense A Drive. 12 14 15 16 17 19 LI LI, MIC, LO LI, MIC, LO LI, LO LI, LO I PORT-B_L PORT-B_R PORT-C_L PORT-C_R MONO_OUT PORT-D_L PORT-D_R PORT-A_L PORT-A_R FILTER/MIC_BIAS VREF _FLT MIC_BIAS-B MIC_BIAS-C 21 22 23 24 32 35 36 39 41 LI, MIC LI, MIC LI, MIC LI, MIC LO HP, LO HP, LO HP, LO HP, LO Monaural Input from System for Analog PCBeep. Auxiliary Input/Output Left Channel. Auxiliary Input/Output Right Channel. Auxiliary Input/Output Left Channel. Auxiliary Input/Output Right Channel. CD Audio Analog Ground Reference. Must be connected to AGND via a 0.1 μF capacitor if not in use as CD_GND. MUST always be ac-coupled. Front Panel Stereo MIC/Line-In. Front Panel Stereo MIC/Line-In. Rear Panel Stereo MIC/Line-In. Rear Panel Stereo MIC/Line-In. Monaural Output to Internal Speaker or Telephony Subsystem Speakerphone. Rear Panel Headphone/Line-Out. Rear Panel Headphone/Line-Out. Front Panel Headphone/Line-Out. Front Panel Headphone/Line-Out. Voltage Reference Filter. Switchable Microphone Bias. For use with Port B (Pins 21, 22). Switchable Microphone Bias. For use with Port C (Pins 23, 24). Both MIC bias pins are capable of: High-Z, 0 V, 1.65 V, 3.7 V, and 3.9 V (with 5.0 V on Pin 33) High-Z, 0 V, 1.65 V, 2.86 V, and 3.0 V (with 3.3 V on Pin 33). Source Power for Microphone Bias Boost Circuitry. I MIC_BIAS_IN 33 Connect this pin to 5.0 V via a low-pass filter. When connected this way, the AD1884A 5.0 V or 3.3 V is capable of providing 3.9 V as a mic bias to all of the mic bias pins (except on Pin 31). If 5 V is not available, connect this pin to 3.3 V (AVDD) via a low-pass filter. The symbols used in this table are defined as: I = input, O = output, LI = line level input, LO = line level output, HP = output capable of driving headphone load, MIC = input supports microphones with MIC bias and boost amplifier. 27 28 29 O O O Rev. 0 | Page 10 of 20 | March 2008 AD1884A Table 4. Pin Function Descriptions (Continued) Mnemonic POWER AND GROUND DVCORE 1.7 V to 1.9 V or FILTER Pin No. I/O 1 I/O Description CAUTION: DO NOT APPLY 3.3 V TO THIS PIN! Filter connection for internal core voltage regulator. If Pin 9 is connected to 3.3 V DVDD, this pin must be connected to filter caps: 10 μF, 1.0 μF, and 0.1μF connected in parallel between Pin 1 and DVSS (Pin 7). Direct, filtered 1.7 V to 1.9 V DVDD can be applied to Pin 1 to lower the digital power requirements. Pin 9 MUST be connected to Pin 1 in this case. 3 I Link Digital I/O Voltage Reference. 3.3 V ± 10% or 1.5 V ± 5.5% DVIO 1.5 V or 3.3 V DVSS 7 I Digital Supply Return (Ground). I Digital Supply Voltage 3.3 V ± 10%. This is regulated down to DVCORE on Pin 1 to DVDD 1.7 V to 1.9 V or 3.3 V 9 supply the internal digital core internal to the AD1884A. Direct, filtered 1.7 V to 1.9 V DVDD can be applied to Pin 1 to lower the digital power requirements. Pin 9 MUST be connected to Pin 1 in this case. AVDD 3.3 V 25, 38 I CAUTION: DO NOT APPLY 5 V TO THESE PINS! Analog Supply Voltage 3.3 V ± 5%. Note: AVDD supplies should be well regulated and filtered as supply noise degrades audio performance. AVSS 26, 42 I Analog Supply Return (Ground). AVSS should be connected to DVSS using a conductive trace under, or close to, the AD1884A. The symbols used in this table are defined as: I = input, O = output, LI = line level input, LO = line level output, HP = output capable of driving headphone load, MIC = input supports microphones with MIC bias and boost amplifier. Rev. 0 | Page 11 of 20 | March 2008 AD1884A HD AUDIO WIDGETS Table 5. HD Audio Widgets1 Node ID 0x00 0x01 0x02 0x03 0x04 0x07 0x08 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10 0x11 0x12 0x13 0x14 0x15 0x16 0x19 0x1A 0x1B 0x1C 0x1D 0x1E 0x1F 0x20 0x21 0x22 0x23 0x24 0x25 0x26 1 Name ROOT FUNCTION S/PDIF DAC DAC_0 DAC_1 Port A Mixer ADC_0 ADC_1 Port D Mixer Port F Mixer ADC Selector 0 ADC Selector 1 Mono Out Selector Port F Out Selector Digital Beep Port A (Headphone) Port D (Line Out) Mono Out Port B (Mic In) Port C (Line In) Port F (Aux In/Out) Mixer Power Down Analog PCBeep S/PDIF_Out Port E (Dock I/O) VREF Power Down Mono Out Mixer Stereo Mix-Down Analog Mixer Mixer Output Atten Port A Out Selector Port E Out Selector Port E Mixer Port E Mic Boost BIAS Power Down Type ID x x 0 0 0 2 1 1 2 2 3 3 3 3 7 4 4 4 4 4 4 5 4 4 4 F 2 2 2 3 3 3 2 3 F Type Root Function Audio Output Audio Output Audio Output Audio Mixer Audio Input Audio Input Audio Mixer Audio Mixer Audio Selector Audio Selector Audio Selector Audio Selector Beep Generator Pin Complex Pin Complex Pin Complex Pin Complex Pin Complex Pin Complex Power Widget Pin Complex Pin Complex Pin Complex Vendor Defined Audio Mixer Audio Mixer Audio Mixer Audio Selector Audio Selector Audio Selector Audio Mixer Audio Selector Vendor Defined Description Device identification Designates this device as an audio codec S/PDIF digital stream output interface Stereo headphone channel digital/audio converter Stereo front channel digital/audio converter Mixes the DAC_(0, 1) and analog mixer output to drive Port A Stereo record Channel 0 audio/digital converters Stereo record Channel 1 audio/digital converters Mixes the DAC_1 and analog mixer output to drive Port D Mixes the DAC_(0, 1) and analog mixer output to drive Port F Selects and amplifies/attenuates the input to ADC_0 Selects and amplifies/attenuates the input to ADC_1 Selects the mono out DAC_(0, 1) Selects the Port F DAC_(0, 1) Internal digital PCBeep signal Headphone jack pins Line out jack pins Monaural output pin (internal speakers or telephony system) Microphone in jack pins Line in jack pins Auxiliary I/O pins Powers down the analog mixer and associated amps External analog PCBeep signal input S/PDIF output pin Analog dock I/O pins Powers down the VREF circuitry Mixes the DAC_(0, 1) and analog mixer output to drive mono out Mixes the stereo L/R channels to drive mono output Mixes individually gainable analog inputs Attenuates the analog mixer output to drive the port mixers Selects the Port A DAC_(0, 1) Selects the Port E DAC_(0, 1) Mixes the DAC_(0, 1) and analog mixer output to drive Port E 0 dB, 10 dB, 20 dB, or 30 dB gain boost for Port E Powers down the internal MIC_BIAS_FILT and all MIC_BIAS pins All node IDs (NIDs) are sequential in the codec. Any NIDs missing from this table are vendor defined. Rev. 0 | Page 12 of 20 | March 2008 AD1884A HD AUDIO PARAMETERS Table 6. Root and Function Node Parameters Node ID 0x00 0x01 1 Name ROOT FUNCTION Vendor ID 00 0x11D4 184A Revision ID 011 0x0010 0100 Sub Node Count Func. Group Type 04 05 0x0001 0001 0x0002 0029 0x0000 0001 Audio F.G. Caps 08 GPIO Caps 11 0x0001 0C0C 0x4000 0003 Subject to change with silicon stepping. Table 7. Subsystem ID Node ID 0x01 Name FUNCTION Type Function Value 0xBFD4 0000 Rev. 0 | 31:16 SSID 0xBFD4 Page 13 of 20 | March 2008 15:8 SKU 0x00 7:0 ASM ID 0x00 AD1884A WIDGET PARAMETERS Table 8. Widget Parameters Node ID 0x01 0x02 0x03 0x04 0x07 0x08 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10 0x11 0x12 0x13 0x14 0x15 0x16 0x19 0x1A 0x1B 0x1C 0x1D 0x1E 0x1F 0x20 0x21 0x22 0x23 0x24 0x25 0x26 Widget Capabilities 0x09 0x0000 04C0 0x0003 0211 0x0000 0405 0x0000 0405 0x0020 0103 0x0010 0501 0x0010 0501 0x0020 0103 0x0020 0103 0x0030 010D 0x0030 010D 0x0030 0101 0x0030 0101 0x0070 000C 0x0040 018D 0x0040 058D 0x0040 050C 0x0040 008B 0x0040 008B 0x0040 058D 0x0050 0500 0x0040 0000 0x0040 038D 0x0040 018D 0x00F0 0100 0x0020 0103 0x0020 0100 0x0020 010B 0x0030 010D 0x0030 0101 0x0030 0101 0x0020 0103 0x0030 010D 0x00F0 0100 PCM Size, Rate 0x0A 0x000E 07FF 0x000E 07E0 0x000E 07FF 0x000E 07FF Stream Formats 0x0B 0x0000 0001 0x0000 0005 0x0000 0001 0x0000 0001 0x000E 07FF 0x000E 07FF 0x0000 0001 0x0000 0001 Pin Capabilities 0x0C Input Amp Capabilities 0x0D 0x8000 0000 0x8000 0000 0x8000 0000 0x8000 0000 0x0000 001F 0x0001 001F 0x0001 0010 0x0000 3727 0x0000 3727 0x0001 0037 0x0027 0300 0x0027 0300 0x0000 0020 0x0000 0014 0x0000 3737 0x8000 0000 0x8005 1F17 0x8000 0000 Rev. 0 | Page 14 of 20 | March 2008 Con. List Length 0x0E 0x0000 0000 0x0000 0000 0x0000 0000 0x0000 0002 0x0000 0001 0x0000 0001 0x0000 0002 0x0000 0002 0x0000 0006 0x0000 0006 0x0000 0002 0x0000 0002 0x0000 0000 0x0000 0001 0x0000 0001 0x0000 0001 0x0000 0000 0x0000 0000 0x0000 0001 0x0000 0002 0x0000 0000 0x0000 0001 0x0000 0001 0x0000 000A 0x0000 0002 0x0000 0001 0x0000 0007 0x0000 0001 0x0000 0002 0x0000 0002 0x0000 0002 0x0000 0001 0x0000 0003 Output Amp Power States Capabilities 0x0F 0x12 0x0000 0009 0x0005 2727 0x0000 0009 0x0005 2727 0x0000 0009 0x0005 2727 0x0000 0009 0x0000 0009 0x8005 3627 0x8005 3627 0x800B 0F0F 0x8000 0000 0x0000 0009 0x8000 0000 0x0000 0009 0x8005 1F1F 0x0000 0009 0x8000 0000 0x0000 0009 0x8005 2727 0x8000 0000 0x8005 1F1F 0x0027 0300 AD1884A CONNECTION LIST Table 9. Connection List Node ID 0x02 0x03 0x04 0x07 0x08 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10 0x11 0x12 0x13 0x14 0x15 0x16 0x19 0x1A 0x1B 0x1C 0x1D 0x1E 0x1F 0x20 0x21 0x22 0x23 0x24 0x25 0x26 1 Connections [0–3] [4–7] [8–11] 0 1 2 3 4 5 6 7 NID R1 NID R NID R NID R NID R NID R NID R NID R NID 0x0000 2122 0x0000 000C 0x0000 000D 0x0000 2104 0x0000 210F 0x2016 1514 0x0000 0025 0x2016 1514 0x0000 0025 0x0000 0403 0x0000 0403 0x22 0x0C 0x0D 0x04 0x0F 0x14 0x14 0x03 0x03 0x0000 0007 0x0000 000A 0x0000 001F 0x07 0x0A 0x1F 0x0000 000B 0x0000 2120 0x0B 0x20 0x0000 0002 0x0000 0024 0x118F 0A07 0x1C1A 1996 0x0000 A61E 0x0000 210E 0x0000 001E 0x1A16 1514 0x004 0325 0x0000 0020 0x0000 0403 0x0000 0403 0x0000 2123 0x0000 001C 0x001C 1514 0x02 0x24 0x07 0x0E 0x1E 0x14 0x20 0x03 0x03 0x23 0x1C 0x14 8 9 R NID 0x21 0x21 0x21 0x15 0x15 0x04 0x04 0x16 0x16 0x20 0x20 0x25 0x25 0x21 0x0A 1 0x0F 0x21 0x11 1 0x16 0x19 0x1A 0x15 0x1A 0x03 0x04 0x16 0x25 0x1C 0x1E 1 0x26 0x04 0x04 0x21 0x15 0x1C R = the MS bit of any node ID indicates a 2-tuple NID pair delineating a continuous range of nodes. If the MS bit is set (=1), that list entry forms a range of entries from the previous NID to the current NID. For additional information, see chapter 7.1.2, “Node Addressing” in the High Definition Audio Specification. Rev. 0 | Page 15 of 20 | March 2008 AD1884A DEFAULT CONFIGURATION BYTES Table 10. Default Configuration Bytes 31:30 29:28 27:24 23:20 Location Node ID 0x11 0x12 0x13 0x14 0x15 0x16 0x1A 0x1B 0x1C Name Port A (Headphone) Port D (Line Out) Mono Out Port B (Mic In) Port C (Line In) Port F (Aux In/Out) Analog PCBeep S/PDIF Out Port E (Dock I/O) Value 0x0321 40F0 0x2121 4010 0x9017 01F0 0x03A1 90F0 0xB7A7 0121 0x9933 012E 0x90F3 01F0 0x0145 10F0 0x21A1 9020 Connectivity Jack Jack Fixed Jack Fixed Fixed Fixed Jack Jack Chassis External Separate Internal External Other Internal Internal External Separate Position Left Rear N/A Left Special 1 Special 3 N/A Rear Rear Def. Device HP Out HP Out Speaker Mic In Mic In CD other SPDIF Out Mic In Table 10. Default Configuration Bytes (Continued) Node ID 0x11 0x12 0x13 0x14 0x15 0x16 0x1A 0x1B 0x1C Name Port A (Headphone) Port D (Line Out) Mono Out Port B (Mic In) Port C (Line In) Port F (Aux In/Out) Analog PCBeep S/PDIF Out Port E (Dock I/O) Value 0x0321 40F0 0x2121 4010 0x9017 01F0 0x03A1 90F0 0xB7A7 0121 0x9933 012E 0x90F3 01F0 0x0145 10F0 0x21A1 9020 Rev. 0 | 19:16 15:12 8 7:4 3:0 Conn Type 1/8” Jack 1/8” Jack Other Analog 1/8” Jack Other Analog ATAPI ATAPI Optical 1/8” Jack Color Green Green Unknown Pink Unknown Unknown Unknown Black Pink JD OVRD 0 0 1 0 1 1 1 0 0 Def. Assn. 0xF 0x1 0xF 0xF 0x2 0x2 0xF 0xF 0x2 Seq. 0x0 0x0 0x0 0x0 0x1 0xE 0x0 0x0 0x0 Page 16 of 20 | March 2008 AD1884A OUTLINE DIMENSIONS 7.00 BSC SQ 0.60 MAX 0.60 MAX 37 36 PIN 1 INDICATOR TOP VIEW 1 5.25 5.10 SQ 4.95 (BOTTOM VIEW) 25 24 12 13 0.25 MIN 5.50 REF 0.80 MAX 0.65 TYP 12° MAX PIN 1 INDICATOR 48 EXPOSED PAD 6.75 BSC SQ 0.50 0.40 0.30 1.00 0.85 0.80 0.30 0.23 0.18 0.05 MAX 0.02 NOM 0.50 BSC SEATING PLANE 0.20 REF COPLANARITY 0.08 COMPLIANT TO JEDEC STANDARDS MO-220-VKKD-2 Figure 3. 48-Lead Lead Frame Chip Scale Package [LFCSP_VQ] 7 mm x 7 mm Body, Very Thin Quad (CP-48-1) Dimensions shown in millimeters ORDERING GUIDE Model AD1884AJCPZ1 AD1884AJCPZ-RL1 1 Temperature Range 0°C to 70°C 0°C to 70°C Package Description 48-Lead LFCSP_VQ 48-Lead LFCSP_VQ, 13” Tape and Reel Z = RoHS Compliant Part. Rev. 0 | Page 17 of 20 | March 2008 Package Option CP-48-1 CP-48-1 AD1884A Rev. 0 | Page 18 of 20 | March 2008 AD1884A Rev. 0 | Page 19 of 20 | March 2008 AD1884A ©2008 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D07398-0-3/08(0) Rev. 0 | Page 20 of 20 | March 2008