CY7C1019CV33 128K x 8 Static RAM Features device has an automatic power-down feature that significantly reduces power consumption when deselected. • Pin and function compatible with CY7C1019BV33 • High speed — tAA = 8, 10, 12, 15 ns • CMOS for optimum speed/power • Data retention at 2.0V • Center power/ground pinout • Automatic power-down when deselected • Easy memory expansion with CE and OE options • Available in 32-pin TSOP II and 400-mil SOJ package Functional Description The CY7C1019CV33 is a high-performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and three-state drivers. This Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O0 through I/O7) is then written into the location specified on the address pins (A0 through A16). Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. The eight input/output pins (I/O0 through I/O7) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a write operation (CE LOW, and WE LOW). The CY7C1019CV33 is available in a standard 32-pin TSOP II and 400-mil-wide SOJ. Logic Block Diagram Pin Configuration SOJ/TSOP II Top View A0 A1 A2 A3 I/O 0 INPUT BUFFER CE I/O0 I/O1 VCC V SS I/O 1 I/O ROW DECODER 2 512 x 256 x 8 ARRAY SENSE AMPS A0 A1 A2 A3 A4 A5 A6 A7 A8 I/O 3 I/O2 I/O3 WE A4 A5 A6 A7 I/O 4 I/O 5 COLUMN DECODER CE I/O 6 POWER DOWN I/O WE 7 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 A16 A15 A14 A13 OE I/O7 I/O6 VSS VCC I/O5 I/O4 A12 A11 A10 A9 A8 A9 A 10 A 11 A 12 A 13 A 14 A 15 A 16 OE 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 Selection Guide 7C1019CV33-8 7C1019CV33-10 7C1019CV33-12 7C1019CV33-15 Unit Maximum Access Time 8 10 12 15 ns Maximum Operating Current 85 80 75 70 mA Maximum Standby Current 5 5 5 5 mA Cypress Semiconductor Corporation Document #: 38-05130 Rev. *D • 3901 North First Street • San Jose, CA 95134 • 408-943-2600 Revised December 16, 2002 CY7C1019CV33 Current into Outputs (LOW)......................................... 20 mA Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .................................–65°C to +150°C Ambient Temperature with Power Applied............................................. –55°C to +125°C Static Discharge Voltage............................................ >2001V (per MIL-STD-883, Method 3015) Latch-up Current...................................................... >200 mA Operating Range Supply Voltage on VCC to Relative GND[1] ... –0.5V to + 4.6V Range DC Voltage Applied to Outputs in High-Z State[1] ....................................–0.5V to VCC + 0.5V Commercial DC Input Voltage[1] .................................–0.5V to VCC + 0.5V Industrial Ambient Temperature VCC 0°C to +70°C 3.3V ± 10% –40°C to +85°C 3.3V ± 10% Electrical Characteristics Over the Operating Range 7C1019CV33 7C1019CV33 7C1019CV33 7C1019CV33 -8 -10 -12 -15 Parameter Description Test Conditions Min. Max. 2.4 Min. Max. 2.4 Min. Max. 2.4 Output HIGH Voltage VCC = Min., IOH = –4.0 mA VOL Output LOW Voltage VCC = Min., IOL = 8.0 mA VIH Input HIGH Voltage 2.0 VCC + 0.3 2.0 VCC + 0.3 2.0 VCC + 0.3 VIL Input LOW Voltage[1] –0.3 0.8 –0.3 0.8 –0.3 IIX Input Load Current GND < VI < VCC –1 +1 –1 +1 IOZ Output Leakage Current GND < VI < VCC, Output Disabled –1 +1 –1 +1 IOS[2.] Output Short Circuit Current VCC = Max., VOUT = GND ICC VCC Operating Supply Current ISB1 ISB2 0.4 Max. 2.4 VOH 0.4 Min. 0.4 Unit V 0.4 V 2.0 VCC + 0.3 V 0.8 –0.3 0.8 V –1 +1 –1 +1 µA –1 +1 –1 +1 µA –300 –300 –300 –300 mA VCC = Max., IOUT = 0 mA, f = fMAX = 1/tRC 85 80 75 70 mA Automatic CE Power-down Current —TTL Inputs Max. VCC, CE > VIH VIN > VIH or VIN < VIL, f = fMAX 15 15 15 15 mA Automatic CE Power-down Current —CMOS Inputs Max. VCC, CE > VCC – 0.3V, VIN > VCC – 0.3V, or VIN < 0.3V, f = 0 5 5 5 5 mA Capacitance[3] Parameter Description CIN Input Capacitance COUT Output Capacitance Test Conditions TA = 25°C, f = 1 MHz, VCC = 5.0V Max. Unit 8 pF 8 pF Notes: 1. VIL (min.) = –2.0V for pulse durations of less than 20 ns. 2. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. 3. Tested initially and after any design or process changes that may affect these parameters. Document #: 38-05130 Rev. *D Page 2 of 8 CY7C1019CV33 AC Test Loads and Waveforms[4] 8-ns devices: 10-, 12-, 15-ns devices: Z = 50Ω 50 Ω * CAPACITIVE LOAD CONSISTS OF ALL COMPONENTS OF THE TEST ENVIRONMENT OUTPUT 30pF* (b) (a) 90% High-Z characteristics: R 317Ω 90% 10% GND R2 351Ω 30 pF 1.5V ALL INPUT PULSES 3.0V R 317Ω 3.3V OUTPUT 3.3V 10% OUTPUT 5 pF (c) Rise Time: 1 V/ns 351 Fall Time: 1 V/ns R2 Ω (d) Switching Characteristics[5] Over the Operating Range 7C1019CV33-8 7C1019CV33-10 7C1019CV33-12 7C1019CV33-15 Parameter Description Min. Max. Min. Max. Min. Max. Min. Max. Unit Read Cycle tRC Read Cycle Time 8 tAA Address to Data Valid tOHA Data Hold from Address Change tACE CE LOW to Data Valid 8 10 12 15 ns tDOE OE LOW to Data Valid 5 5 6 7 ns tLZOE OE LOW to Low Z tHZOE OE HIGH to High Z[6, 7] [7] tLZCE CE LOW to Low Z tHZCE CE HIGH to High Z[6, 7] tPU[8] tPD[8] CE LOW to Power-Up Write 10 8 3 10 3 0 3 3 0 10 ns 7 6 ns ns 7 0 12 ns ns 0 3 0 8 15 6 5 ns 3 0 3 0 12 5 4 15 3 0 4 CE HIGH to Power-Down 12 ns ns 15 ns Cycle[9, 10] tWC Write Cycle Time 8 10 12 15 ns tSCE CE LOW to Write End 7 8 9 10 ns tAW Address Set-Up to Write End 7 8 9 10 ns tHA Address Hold from Write End 0 0 0 0 ns tSA Address Set-Up to Write Start 0 0 0 0 ns tPWE WE Pulse Width 6 7 8 10 ns tSD Data Set-Up to Write End 5 5 6 8 ns tHD Data Hold from Write End 0 0 0 0 ns tLZWE WE HIGH to Low Z[7] 3 3 3 3 ns tHZWE WE LOW to High Z[6, 7] 4 5 6 7 ns Notes: 4. AC characteristics (except High-Z) for all 8-ns parts are tested using the load conditions shown in Figure (a). All other speeds are tested using the Thevenin load shown in Figure (b). High-Z characteristics are tested for all speeds using the test load shown in Figure (d). 5. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. 6. tHZOE, tHZCE, and tHZWE are specified with a load capacitance of 5 pF as in part (d) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. 7. At any given temperature and voltage condition, tHZCE is less than tLZCE, tHZOE is less than tLZOE, and tHZWE is less than tLZWE for any given device. 8. This parameter is guaranteed by design and is not tested. 9. The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. CE and WE must be LOW to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. 10. The minimum write cycle time for Write Cycle no. 3 (WE controlled, OE LOW) is the sum of tHZWE and tSD. Document #: 38-05130 Rev. *D Page 3 of 8 CY7C1019CV33 Switching Waveforms Read Cycle No. 1[11, 12] tRC ADDRESS tAA tOHA DATA OUT PREVIOUS DATA VALID DATA VALID Read Cycle No. 2 (OE Controlled)[12, 13] ADDRESS tRC CE tACE OE tHZOE tDOE DATA OUT tHZCE tLZOE HIGH IMPEDANCE DATA VALID tLZCE VCC SUPPLY CURRENT HIGH IMPEDANCE tPD tPU ICC 50% 50% ISB Write Cycle No. 1 (CE Controlled)[14, 15] tWC ADDRESS tSCE CE tSA tSCE tHA tAW tPWE WE tSD DATA I/O tHD DATA VALID Notes: 11. Device is continuously selected. OE, CE = VIL. 12. WE is HIGH for read cycle. 13. Address valid prior to or coincident with CE transition LOW. 14. Data I/O is high impedance if OE = VIH. 15. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state. Document #: 38-05130 Rev. *D Page 4 of 8 CY7C1019CV33 Switching Waveforms (continued) Write Cycle No. 2 (WE Controlled, OE HIGH During Write)[14, 15] tWC ADDRESS tSCE CE tAW tHA tSA tPWE WE OE tSD DATA I/O tHD DATAIN VALID NOTE 16 tHZOE Write Cycle No. 3 (WE Controlled, OE LOW)[15] tWC ADDRESS tSCE CE tAW tSA tHA tPWE WE tSD NOTE 16 DATA I/O tHD DATA VALID tLZWE tHZWE Truth Table CE OE WE H X X High Z I/O0–I/O7 Power-Down Mode Standby (ISB) Power L L H Data Out Read Active (ICC) L X L Data In Write Active (ICC) L H H High Z Selected, Outputs Disabled Active (ICC) Note: 16. During this period the I/Os are in the output state and input signals should not be applied. Document #: 38-05130 Rev. *D Page 5 of 8 CY7C1019CV33 Ordering Information Speed (ns) Ordering Code Package Name 8 CY7C1019CV33-8VC 10 CY7C1019CV33-10ZC ZS32 CY7C1019CV33-10VI V33 12 15 Operating Range Package Type V33 32-Lead 400-Mil Molded SOJ CY7C1019CV33-8VI V33 32-Lead 400-Mil Molded SOJ Industrial CY7C1019CV33-10VC V33 32-Lead 400-Mil Molded SOJ Commercial CY7C1019CV33-10ZI ZS32 CY7C1019CV33-12VC V33 CY7C1019CV33-12ZC ZS32 CY7C1019CV33-12VI V33 CY7C1019CV33-12ZI ZS32 CY7C1019CV33-15VC V33 CY7C1019CV33-15ZC ZS32 CY7C1019CV33-15VI V33 CY7C1019CV33-15ZI ZS32 Commercial 32-Lead TSOP II 32-Lead 400-Mil Molded SOJ Industrial 32-Lead TSOP II 32-Lead 400-Mil Molded SOJ Commercial 32-Lead TSOP II 32-Lead 400-Mil Molded SOJ Industrial 32-Lead TSOP II 32-Lead 400-Mil Molded SOJ Commercial 32-Lead TSOP II 32-Lead 400-Mil Molded SOJ Industrial 32-Lead TSOP II Package Diagram 32-lead (400-Mil) Molded SOJ V33 51-85033-A 51-85033-*B Document #: 38-05130 Rev. *D Page 6 of 8 CY7C1019CV33 Package Diagram (continued) 32-lead TSOP II ZS32 51-85095-** All product and company names mentioned in this document are the trademarks of their respective holders. Document #: 38-05130 Rev. *D Page 7 of 8 © Cypress Semiconductor Corporation, 2002. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. CY7C1019CV33 Document History Page Document Title: CY7C1019CV33 128K x 8 Static RAM Document Number: 38-05130 REV. ECN NO. Issue Date Orig. of Change Description of Change ** 109245 12/16/01 HGK New Data Sheet *A 113431 04/10/02 NSL AC Test Loads split based on speed. *B 115047 08/01/02 HGK Added TSOP II Package and I Temp. Improved ICC limits. *C 119796 10/11/02 DFP Updated standby current from 5 nA to 5 mA. *D 123030 12/17/02 DFP Updated Truth Table to reflect single Chip Enable option. Document #: 38-05130 Rev. *D Page 8 of 8