HY62LF16201A Series 128Kx16bit full CMOS SRAM Document Title 128K x16 bit 2.5V Super Low Power Full CMOS Slow SRAM Revision History Revision No 05 06 History Divide output load into two factors - tCLZ,tOLZ,tBLZ,tCHZ,tOHZ,tBHZ,tWHZ,tOW - Others Add marking information Change Part Number - 2.5V Version : Q -> L - HY62QF16201A -> HY62LF16201A Draft Date Remark Dec.10. 2000 Final Jun.07. 2001 This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. No patent licenses are implied. Rev.06 /Jun. 2001 Hynix Semiconductor HY62LF16201A Series FEATURES DESCRIPTION • Fully static operation and Tri-state output • TTL compatible inputs and outputs • Battery backup(LL/SL-part) -. 1.2V(min) data retention • Standard pin configuration -. 48-FBGA The HY62LF16201A is a high speed, super low power and 2Mbit full CMOS SRAM organized as 131,072 words by 16bits. The HY62LF16201A uses high performance full CMOS process technology and is designed for high speed and low power circuit technology. It is particularly wellsuited for the high density low power system application. This device has a data retention mode that guarantees data to remain valid at a minimum power supply voltage of 1.2V. Product Voltage Speed No. (V) (ns) HY62LF16201A 2.3~2.7 70/85/100 HY62LF16201A-I 2.3~2.7 70/85/100 Notes : 1. Blank : Commercial, I : Industrial 2. Current value is max. Operation Current/Icc(mA) 3 3 PIN CONNECTION /LB NC /CS IO1 IO10 IO11 A5 A6 IO2 IO3 Vss IO12 NC A7 IO4 Vcc Vcc IO13 NC A16 IO5 Vss IO15 IO14 A14 A15 IO6 IO7 IO16 NC A12 A13 /WE IO8 NC A9 A8 ROW DECODER MEMORY ARRAY 128K x 16 A16 I/O1 DATA I/O BUFFER A4 WRITE DRIVER IO9 /UB A3 A0 SENSE AMP A2 COLUMNDECODER A1 Temperature (°C) 0~70 -40~85(I) BLOCK DIAGRAM ADD INPUT BUFFER /OE A0 Standby Current(uA) LL SL 5 2 5 2 I/O16 A10 A11 NC /CS /OE /LB /UB /WE CONTROL LOGIC 48-FBGA(Top View) PIN DESCRIPTION Pin Name /CS /WE /OE /LB /UB Pin Function Chip Select Write Enable Output Enable Lower Byte Control(I/O1~I/O8) Upper Byte Control(I/O9~I/O16) Rev.06 /Jun. 2001 Pin Name I/O1~I/O16 A0~A16 Vcc Vss NC Pin Function Data Inputs / Outputs Address Inputs Power(2.3V~2.7V) Ground No Connection 2 HY62LF16201A Series ORDERING INFORMATION Part No. Speed HY62LF16201ALLF 70/85/100 HY62LF16201ASLF 70/85/100 HY62LF16201ALLF-I 70/85/100 HY62LF16201ASLF-I 70/85/100 Note : 1. Blank : Commercial, I : Industrial Power LL-part SL-part LL-part SL-part Temp. I I Package FBGA FBGA FBGA FBGA ABSOLUTE MAXIMUM RATINGS (1) Symbol VIN, VOUT Vcc TA Parameter Input/Output Voltage Power Supply Operating Temperature Rating -0.2 to 3.6 -0.2 to 4.6 0 to 70 -40 to 85 -55 to 150 1.0 260 • 10 Unit V V °C °C °C W °C•sec Remark HY62LF16201A HY62LF16201A-I TSTG Storage Temperature PD Power Dissipation TSOLDER Ball Soldering Temperature & Time Note : 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is stress rating only and the functional operation of the device under these or any other conditions above those indicated in the operation of this specification is not implied. Exposure to the absolute maximum rating conditions for extended period may affect reliability. TRUTH TABLE /CS /WE /OE /LB /UB Mode H X L L L X X H H H X X H H L L X X H X L H L L H L L Deselected Deselected Output Disabled Output Disabled Read L X H L X L H L L H L Write I/O1~I/O8 High-Z High-Z High-Z High-Z DOUT High-Z DOUT DIN High-Z DIN I/O I/O9~I/O16 High-Z High-Z High-Z High-Z High-Z DOUT DOUT High-Z DIN DIN Power Standby Standby Active Active Active Active Note: 1. H=VIH, L=VIL, X=don't care 2. UB, LB(Upper, Lower Byte enable) These active LOW inputs allow individual bytes to be written or read. When LB is LOW, data is written or read to the lower byte, I/O 1 -I/O 8. When UB is LOW, data is written or read to the upper byte, I/O 9 -I/O 16. Rev.06 /Jun. 2001 2 HY62LF16201A Series RECOMMENDED DC OPERATING CONDITION Symbol Parameter Min. Vcc Supply Voltage 2.3 Vss Ground 0 VIH Input High Voltage 2.0 VIL Input Low Voltage -0.3(1) Note : 1. VIL = -1.5V for pulse width less than 30ns Typ. 2.5 0 - Max. 2.7 0 Vcc+0.3 0.6 Unit V V V V DC ELECTRICAL CHARACTERISTICS Vcc = 2.3V~2.7V, TA = 0°C to 70°C /-40°C to 85°C (I) Symbol Parameter Test Condition ILI Input Leakage Current Vss < VIN < Vcc ILO Output Leakage Current Vss < VOUT < Vcc, /CS = VIH or /OE = VIH or /WE = VIL, /UB = /LB = VIH Icc Operating Power Supply /CS = VIL, VIN = VIH or VIL, Current II/O = 0mA ICC1 Average Operating Cycle Time=Min.100% duty, Current /CS = VIL,VIN = VIH or VIL, II/O = 0mA Cycle time = 1us, /CS < 0.2V, VIN<0.2V, II/O = 0mA ISB Standby Current /CS = VIH or (TTL Input) /UB = /LB = VIH, VIN = VIH or VIL ISB1 Standby Current /CS > Vcc - 0.2V or SL (CMOS Input) /UB = /LB > Vcc - 0.2V, VIN > Vcc - 0.2V or LL VIN < Vss + 0.2V VOL Output Low Voltage IOL = 0.5mA VOH Output High Voltage IOH = -0.5mA Notes : 1. Typical values are at Vcc = 2.5V, TA = 25°C 2. Typical values are sampled and not 100% tested Min. -1 -1 Typ. - Max. 1 1 Unit uA uA - - 3 mA - - 30 mA 4 mA - - 0.15 mA - - 2 uA - 0.5 5 uA 2.0 - 0.4 - V V CAPACITANCE (Temp = 25°C, f= 1.0MHz) Symbol Parameter Condition CIN Input Capacitance(Add, /CS, /WE, /OE) VIN = 0V COUT Output Capacitance(I/O) VI/O = 0V Note : 1. These parameters are sampled and not 100% tested Rev.06 /Jun. 2001 Max. 8 10 Unit pF pF 3 HY62LF16201A Series AC CHARACTERISTICS Vcc = 2.3V~2.7V, TA = 0°C to 70°C /-40°C to 85°C (I),unless otherwise specified -70 -85 # Symbol Parameter Min. Max. Min. Max. READ CYCLE 1 tRC Read Cycle Time 70 85 2 tAA Address Access Time 70 85 3 tACS Chip Select Access Time 70 85 4 tOE Output Enable to Output Valid 35 40 5 tBA /LB, /UB Access Time 70 85 6 tCLZ Chip Select to Output in Low Z 10 10 7 tOLZ Output Enable to Output in Low Z 5 5 8 tBLZ /LB, /UB Enable to Output in Low Z 5 5 9 tCHZ Chip Deselection to Output in High Z 0 30 0 30 10 tOHZ Out Disable to Output in High Z 0 30 0 30 11 tBHZ /LB, /UB Disable to Output in High Z 0 30 0 30 12 tOH Output Hold from Address Change 10 10 WRITE CYCLE 13 tWC Write Cycle Time 70 85 14 tCW Chip Selection to End of Write 60 70 15 tAW Address Valid to End of Write 60 70 16 tBW /LB, /UB Valid to End of Write 60 70 17 tAS Address Set-up Time 0 0 18 tWP Write Pulse Width 50 55 19 tWR Write Recovery Time 0 0 20 tWHZ Write to Output in High Z 0 25 0 30 21 tDW Data to Write Time Overlap 30 35 22 tDH Data Hold from Write Time 0 0 23 tOW Output Active from End of Write 5 5 - Min. -10 Max. 100 20 5 5 0 0 0 15 100 100 50 100 30 30 30 - ns ns ns ns ns ns ns ns ns ns ns ns 100 80 80 80 0 75 0 0 45 0 10 35 - ns ns ns ns ns ns ns ns ns ns ns Unit AC TEST CONDITIONS TA = 0°C to 70°C/-40°C to 85°C (I), unless otherwise specified Parameter Input Pulse Level Input Rise and Fall Time Input and Output Timing Reference Level Output Load tCLZ,tOLZ,tBLZ,tCHZ,tOHZ,tBHZ,tWHZ,tOW Others Value 0.4V to 2.2V 5ns 1.1V CL = 5pF + 1TTL Load CL = 30pF + 1TTL Load AC TEST LOADS VTM = 2.3V 3067 Ohm DOUT CL(1) 3345 Ohm Note : 1. Including jig and scope capacitance Rev.06 /Jun. 2001 4 HY62LF16201A Series TIMING DIAGRAM READ CYCLE 1(Note 1,4) tRC ADDR tAA tOH tACS /CS tCHZ(3) tBA /UB ,/ LB Data Out tBHZ(3) tOE /OE tOLZ(3) tBLZ(3) tCLZ(3) High-Z tOHZ(3) Data Valid READ CYCLE 2(Note 2,3,4) tRC ADDR tAA tOH tOH Data Out Previous Data Data Valid READ CYCLE 3(Note 1,2,4) /CS /UB, /LB tACS tCLZ(3) Data Out tCHZ(3) Data Valid Notes: 1. A read occurs during the overlap of a low /OE, a high /WE, a low /CS1 and low /UB and/or /LB. 2. /OE = VIL 3. Transition is measured + 200mV from steady state voltage. This parameter is sampled and not 100% tested. 4. /CS in high for the standby, low for active /UB and /LB in high for the standby, low for active Rev.06 /Jun. 2001 5 HY62LF16201A Series WRITE CYCLE 1 (1,4,8) (/WE Controlled) tWC ADDR tWR(2) tCW /CS tAW tBW /UB ,/LB tWP /WE tAS Data In tDW High-Z tDH Data Valid tWHZ(3,7) tOW (5) (6) Data Out WRITE CYCLE 2 (1,4,8) (/CS Controlled) tWC ADDR tCW tAS tWR(2) /CS tAW tBW /UB,/LB tWP /WE tDW Data In Data Out High-Z tDH Data Valid High-Z Notes: 1. A write occurs during the overlap of a low /WE, a low /CS1 and low /UB and/or /LB. 2. tWR is measured from the earlier of /CS, /LB, /UB, or /WE going high to the end of write cycle. 3. During this period, I/O pins are in the output state so that the input signals of opposite phase to the output must not be applied. 4. If the /CS, /LB and /UB low transition occur simultaneously with the /WE low transition or after the /WE transition, outputs remain in a high impedance state. 5. Q(data out) is the same phase with the write data of this write cycle. 6. Q(data out) is the read data of the next address. 7. Transition is measured +200mV from steady state. This parameter is sampled and not 100% tested. 8. /CS in high for the standby, low for active /UB and /LB in high for the standby, low for active Rev.06 /Jun. 2001 6 HY62LF16201A Series DATA RETENTION ELECTRIC CHARACTERISTIC TA = 0°C to 70°C/-40°C to 85°C (I) Symbol Parameter VDR Vcc for Data Retention ICCDR tCDR Data Retention Current Chip Deselect to Data Retention Time Operating Recovery Time Test Condition /CS > Vcc - 0.2V or /UB = /LB > Vcc-0.2V, VIN > Vcc - 0.2V or VIN < Vss + 0.2V Vcc=1.5V, /CS > Vcc - 0.2V or LL /UB = /LB > Vcc-0.2V, VIN > Vcc - 0.2V or SL VIN < Vss + 0.2V See Data Retention Timing Diagram tR Notes: 1. Typical values are under the condition of TA = 25°C. 2. Typical Values are sampled and not 100% tested 3. tRC is read cycle time. Min. 1.2 Typ. - Max. 2.7 Unit V - - 3 uA - - 1 uA 0 - - ns tRC(3) - - ns DATA RETENTION TIMING DIAGRAM DATA RETENTION MODE VCC 2.3V tCDR tR VDR CS or /UB &/LB CS > VCC-0.2V or /UB = /LB > Vcc – 0.2V VSS Rev.06 /Jun. 2001 7 HY62LF16201A Series PACKAGE INFORMATION 48ball Fine Pitch Ball Grid Array Package(F) BOTTOM VIEW TOP VIEW B A A1 CORNER INDEX AREA 6 5 4 3 2 B1/2 1 A A B C D C C1 E F G C1/2 C1/2 H B1/2 B1 SIDE VIEW 5 E1 E2 C E SEATING PLANE A 4 r 3 D(DIAMETER) Symbol A B B1 C C1 D E E1 E2 R Rev.06 /Jun. 2001 Min. 6.90 7.90 0.3 0.65 0.17 - Typ. 0.75 3.75 7.00 5.25 8.00 0.35 0.70 0.22 - Max. 7.10 8.10 0.4 1.10 0.75 0.27 0.12 Note 1. DIMENSIONING AND TOLERANCING PER ASME Y14. 5M-1994. 2. ALL DIMENSIONS ARE MILLIMETERS. 3. DIMENSION “D” IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. 4. PRIMARY DATUM C(SEATING PLANE) IS DEFINED BY THE CROWN OF THE SOLDER BALLS. 5. THIS IS A CONTROLLING DIMENSION. 8 HY62LF16201A Series MARKING INSTRUCTION Package FBGA Marking Example H Y L s s t x x x F x 6 2 1 A c y y w w p K O R x Index • HYLF621Ac c • ss : Part Name : Power Consumption -L -S : Low Low Power : Super Low Power : Speed - 70 - 85 - 10 : 70ns : 85ns : 100ns • t : Temperature -C -I • yy : Year (ex : 00 = year 2000, 01= year 2001) • ww : Work Week ( ex : 12 = work week 12 ) • p : Process Code • xxxxx : Lot No. • KOR : Origin Country Note - Capital Letter - Small Letter : Fixed Item : Non-fixed Item Rev.06 /Jun. 2001 : Industrial ( -0 ~ 70 °C ) : Industrial ( -40 ~ 85 °C ) 9