ICS9FG108 Advance Information Integrated Circuit Systems, Inc. Programmable FTG for Differential P4TM CPU, PCI-Express & SATA Clocks Features: • Generates common frequencies from 14.318 MHz or 25 MHz • Crystal or reference input • 8 - 0.7V current-mode differential output pairs • Supports Serial-ATA at 100 MHz • Two spread spectrum modes: 0 to -0.5 downspread and +/-0.25% centerspread • Unused inputs may be disabled in either driven or Hi-Z state for power management. Key Specifications: • Output cycle-to-cycle jitter < 85 ps • Output to output skew < 85 ps • +/-300 ppm frequency accuracy on output clocks Frequency Select Table SEL14M_25M# FS2 FS1 FS0 OUTPUT(MHz) (FS3) 0 0 0 0 100.00 0 0 0 1 125.00 0 0 1 0 133.33 0 0 1 1 166.67 0 1 0 0 200.00 0 1 0 1 266.66 0 1 1 0 333.33 0 1 1 1 400.00 1 0 0 0 100.00 1 0 0 1 125.00 1 0 1 0 133.33 1 0 1 1 166.67 1 1 0 0 200.00 1 1 0 1 266.66 1 1 1 0 333.33 1 1 1 1 400.00 X2 VDD GND REFOUT FS2 OE_7** DIF_7 DIF_7# VDD DIF_6 DIF_6# OE_6* VDD GND OE_5* DIF_5 DIF_5# VDD DIF_4 DIF_4# OE_4** SDATA SCLK 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 ICS9FG108 Recommended Application: Pin Configuration Frequency Timing Generator for Differential CPU, PCI-Express XIN/CLKIN 1 & SATA clocks 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 VDDA GNDA IREF FS0 FS1 OE_0** DIF_0 DIF_0# VDD DIF_1 DIF_1# OE_1* VDD GND OE_2* DIF_2 DIF_2# VDD DIF_3 DIF_3# OE_3** SEL14M_25M# SPREAD DIF_STOP# Note: Pin names followed by '**' have 120 Kohm pull DOWN resistors Pin names followed by an '*' have 120 Kohm pull UP resistors 48-pin SSOP & TSSOP 0823—04/02/04 ADVANCE INFORMATION documents contain information on products in the formative or design phase development. Characteristic data and other specifications are design goals. Third party brands and names are the property of their respective owners Integrated Circuit Systems, Inc. ICS9FG108 Advance Information Pin Description PIN # PIN NAME PIN TYPE 1 2 3 4 5 6 XIN/CLKIN X2 VDD GND REFOUT FS2 IN OUT PWR PWR IN IN 7 OE_7** IN 8 9 10 11 12 DIF_7 DIF_7# VDD DIF_6 DIF_6# OUT OUT PWR OUT OUT 13 OE_6* IN 14 15 VDD GND 16 OE_5* IN 17 18 19 20 21 DIF_5 DIF_5# VDD DIF_4 DIF_4# OUT OUT PWR OUT OUT 22 OE_4** IN 23 24 SDATA SCLK I/O IN PWR PWR DESCRIPTION Crystal input or Reference Clock input Crystal output, Nominally 14.318MHz Power supply, nominal 3.3V Ground pin. Reference Clock output Frequency select pin. Active high input for enabling outputs. 0 = tri-state outputs, 1= enable outputs 0.7V differential true clock outputs 0.7V differential complement clock outputs Power supply, nominal 3.3V 0.7V differential true clock outputs 0.7V differential complement clock outputs Active high input for enabling outputs. 0 = tri-state outputs, 1= enable outputs Power supply, nominal 3.3V Ground pin. Active high input for enabling outputs. 0 = tri-state outputs, 1= enable outputs 0.7V differential true clock outputs 0.7V differential complement clock outputs Power supply, nominal 3.3V 0.7V differential true clock outputs 0.7V differential complement clock outputs Active high input for enabling outputs. 0 = tri-state outputs, 1= enable outputs Data pin for SMBus circuitry, 5V tolerant. Clock pin of SMBus circuitry, 5V tolerant. Note: Pin names followed by '**' have 120 Kohm pull DOWN resistors Pin names followed by '*' have 120 Kohm pull UP resistors 0823—04/02/04 2 Integrated Circuit Systems, Inc. ICS9FG108 Advance Information Pin Description (Continued) PIN # PIN NAME PIN TYPE DESCRIPTION Active low input to stop differential output clocks. Asynchronous, active high input to enable spread spectrum functionality. Select 14.31818 MHz or 25 Mhz input frequency. 1 = 14.31818 MHz, 0 = 25 MHz Active high input for enabling outputs. 0 = tri-state outputs, 1= enable outputs 0.7V differential complement clock outputs 0.7V differential true clock outputs Power supply, nominal 3.3V 0.7V differential complement clock outputs 0.7V differential true clock outputs Active high input for enabling outputs. 0 = tri-state outputs, 1= enable outputs Ground pin. Power supply, nominal 3.3V Active high input for enabling outputs. 0 = tri-state outputs, 1= enable outputs 0.7V differential complement clock outputs 0.7V differential true clock outputs Power supply, nominal 3.3V 0.7V differential complement clock outputs 0.7V differential true clock outputs Active high input for enabling outputs. 0 = tri-state outputs, 1= enable outputs Frequency select pin. Frequency select pin. This pin establishes the reference current for the differential currentmode output pairs. This pin requires a fixed precision resistor tied to ground in order to establish the appropriate current. 475 ohms is the standard value. Ground pin for the PLL core. 3.3V power for the PLL core. 25 DIF_STOP# IN 26 SPREAD IN 27 SEL14M_25M# IN 28 OE_3** IN 29 30 31 32 33 DIF_3# DIF_3 VDD DIF_2# DIF_2 OUT OUT PWR OUT OUT 34 OE_2* IN 35 36 GND VDD 37 OE_1* IN 38 39 40 41 42 DIF_1# DIF_1 VDD DIF_0# DIF_0 OUT OUT PWR OUT OUT 43 OE_0** IN 44 45 FS1 FS0 IN IN 46 IREF OUT 47 GNDA 48 VDDA Note: PWR PWR PWR PWR Pin names followed by '**' have 120 Kohm pull DOWN resistors Pin names followed by '*' have 120 Kohm pull UP resistors 0823—04/02/04 3 Integrated Circuit Systems, Inc. ICS9FG108 Advance Information General Description ICS9FG108 is a Frequency Timing Generator that provides 8 differential output pairs that are compliant to the Intel CK410 specification. It also provides support for PCI-Express, next generation I/O, and SATA. The part synthesizes several output frequencies from either a 14.31818 Mhz crystal or a 25 MHz crystal. The device can also be driven by a reference input clock instead of a crystal. It provides outputs with cycle-to-cycle jitter of less than 85 ps and output-to-output skew of less than 85 ps. ICS9FG108 also provides a copy of the reference clock. Frequency selection can be accomplished via strap pins or SMBus control. Block Diagram XIN/CLKIN R EF OU T OSC X2 OE(7:0) PROGRAMMABLE SPREAD PLL STOP LOGIC 4 DIF(7:0) SPREAD SEL14M_25M# DIF_STOP# FS(2:0) CONTROL LOGIC SDATA SCLK IREF Power Groups Pin Number VDD GND 3 4 10,14,19,31,36,40 15,35 N/A 47 48 47 Description REFOUT, Digital Inputs, SMBus DIF Outputs IREF Analog VDD & GND for PLL Core 0823—04/02/04 4 Integrated Circuit Systems, Inc. ICS9FG108 Advance Information Absolute Max Symbol Parameter VDD_A VDD_In 3.3V Core Supply Voltage 3.3V Logic Input Supply Voltage Ts Tambient Tcase Storage Temperature Ambient Operating Temp Case Temperature Input ESD protection human body model ESD prot Min Max Units GND - 0.5 VDD + 0.5V VDD + 0.5V V V -65 0 ° C °C °C 150 70 115 2000 V Electrical Characteristics - Input/Supply/Common Output Parameters TA = 0 - 70°C; Supply Voltage V DD = 3.3 V +/-5% PARAMETER SYMBOL CONDITIONS MIN Input High Voltage Input Low Voltage Input High Current V IH V IL I IH 3.3 V +/-5% 3.3 V +/-5% VIN = VDD VIN = 0 V; Inputs with no pullup resistors 2 VSS - 0.3 -5 IIL1 Input Low Current IIL2 Operating Supply Current IDD3.3OP Input Frequency 3 Pin Inductance1 Input/Output Capacitance1 Fi Lpin CIN COUT Clk Stabilization1,2 TSTAB Modulation Frequency fMOD DIF output enable tDIFOE Input Rise and Fall times tR/tF VIN = 0 V; Inputs with pull-up resistors Full Active, CL = Full load; f = 400 MHz Full Active, CL = Full load; f = 100 MHz VDD = 3.3 V Logic Inputs Output pin capacitance From VDD Power-Up and after input clock stabilization to 1st clock Triangular Modulation DIF output enable after DIF_Stop# de-assertion 20% to 80% of VDD 1 TYP MAX VDD + 0.3 0.8 5 UNITS NOTES V V uA -5 uA -200 uA 14 1.5 30 250 mA 200 mA 25 7 5 6 MHz nH pF pF 3 1 1 1 1.8 ms 1,2 40 kHz 1 10 ns 1 5 ns 1 Guaranteed by design and characterization, not 100% tested in production. See timing diagrams for timing requirements. 3 Input frequency should be measured at the REFOUT pin and tuned to ideal 14.31818MHz or 25 MHz to meet ppm frequency accuracy on PLL outputs. 2 0823—04/02/04 5 Integrated Circuit Systems, Inc. ICS9FG108 Advance Information Electrical Characteristics - DIF 0.7V Current Mode Differential Pair TA = 0 - 70°C; VDD = 3.3 V +/-5%; CL =2pF, RS=33.2Ω, RP=49.9Ω, Ι REF = 475Ω PARAMETER SYMBOL CONDITIONS MIN Current Source Output Impedance Zo1 VO = Vx 3000 Voltage High VHigh Statistical measurement on single ended signal using oscilloscope math function. 660 Voltage Low VLow Max Voltage Min Voltage Crossing Voltage (abs) Vovs Vuds Vcross(abs) Crossing Voltage (var) d-Vcross Long Accuracy ppm Average period Tperiod Absolute min period Tabsmin Rise Time Fall Time Rise Time Variation Fall Time Variation tr tf d-tr d-tf Duty Cycle dt3 Skew tsk3 Jitter, Cycle to cycle t jcyc-cyc Measurement on single ended signal using absolute value. Variation of crossing over all edges see Tperiod min-max values 400MHz nominal 400MHz spread 333.33MHz nominal 333.33MHz spread 266.66MHz nominal 266.66MHz spread 200MHz nominal 200MHz spread 166.66MHz nominal 166.66MHz spread 133.33MHz nominal 133.33MHz spread 100.00MHz nominal 100.00MHz spread 400MHz nominal/spread 333.33MHz nominal/spread 266.66MHz nominal/spread 200MHz nominal/spread 166.66MHz nominal/spread 133.33MHz nominal/spread 100.00MHz nominal/spread VOL = 0.175V, VOH = 0.525V VOH = 0.525V VOL = 0.175V Measurement from differential wavefrom VT = 50% Measurement from differential wavefrom TYP MAX -150 0823—04/02/04 6 1 1 150 1150 1 550 mV 1 1 1 140 mV 1 -300 2.4993 2.4993 2.9991 2.9991 3.7489 3.7489 4.9985 4.9985 5.9982 5.9982 7.4978 7.4978 9.9970 9.9970 2.4143 2.9141 3.6639 4.8735 5.8732 7.3728 9.8720 175 175 300 2.5008 2.5133 3.0009 3.016 3.7511 3.77 5.0015 5.0266 6.0018 6.0320 7.5023 5.4000 10.0030 10.0533 700 700 125 125 ppm ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ps ps ps ps 1,2 2 2,3 2 2,3 2 2,3 2 2,3 2 2,3 2 2,3 2 2,3 1,2 1,2 1,2 1,2 1,2 1,2 1,2 1 1 1 1 45 55 % 1 50 ps 1 50 ps 1 -300 250 All Long Term Accuracy and Clock Period specifications are guaranteed assuming that REFOUT is at 14.31818MHz or 25 MHz Figures are for down spread. Ω mV Guaranteed by design and characterization, not 100% tested in production. 3 NOTES 850 1 2 UNITS mV Integrated Circuit Systems, Inc. ICS9FG108 Advance Information Electrical Characteristics - REF-14.318/25 MHz TA = 0 - 70°C; VDD = 3.3 V +/-5%; CL = 10-20 pF (unless otherwise specified) SYMBO PARAMETER CONDITIONS MIN TYP MAX UNITS Notes L Long Accuracy ppm see Tperiod min-max values -300 0 300 ppm 1 14.318MHz output nominal 69.8270 69.8413 69.8550 ns 1,2 Clock period Tperiod Clock period Tperiod 25.000MHz output nominal 39.9880 40.0000 40.0120 ns 1,2 Output High Voltage VOH IOH = -1 mA 2.4 V 1 Output Low Voltage VOL IOL = 1 mA 0.4 V 1 VOH @MIN = 1.0 V, -29 -23 mA 1 Output High Current I OH VOH@MAX = 3.135 V VOL @MIN = 1.95 V, Output Low Current I OL 29 27 mA 1 VOL @MAX = 0.4 V Rise Time tr1 VOL = 0.4 V, VOH = 2.4 V 1 1.6 2 ns 1 Fall Time tf1 VOH = 2.4 V, VOL = 0.4 V 1 1.6 2 ns 1 Duty Cycle dt1 VT = 1.5 V Jitter tjcyc-cyc VT = 1.5 V 1 45 150 55 % 1 200 ps 1 Guaranteed by design and characterization, not 100% tested in production. All Long Term Accuracy and Clock Period specifications are guaranteed assuming that REFOUT is at 14.31818 or 25.00 MHz 2 0823—04/02/04 7 Integrated Circuit Systems, Inc. ICS9FG108 Advance Information 2 I C Table: Device Control Register, READ/WRITE ADDRESS (DC/DD) Control Pin # Name Type 0 1 Byte 0 Function RW 27 Bit 7 FS31 5 See Frequency RW Bit 6 FS21 1 Selection Table, Page 1 RW 44 Bit 5 FS1 1 RW 7 Bit 4 FS0 26 RW Off On Bit 3 Spread Enable1 Enable Software Control of Frequency, Spread Enable Hardware Software RW Bit 2 (Spread Type always Software Select Select Control) Bit 1 Bit 0 - DIF_STOP# drive mode SPREAD TYPE RW RW Driven Down Hi-Z Center PWD Pin 27 Pin 5 Pin 44 Pin 7 Pin 26 0 0 0 Notes: 1. These bits reflect the state of the corresponding pins at power up, but may be written to if Byte 0, bit 2 is set to '1'. FS3 is the SEL14M_25M# pin. 2 I C Table: Output Enable Register Pin # Byte 1 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 - Name DIF_7 DIF_6 DIF_5 DIF_4 DIF_3 DIF_2 DIF_1 DIF_0 Control Function Output Control Output Control Output Control Output Control Output Control Output Control Output Control Output Control 0823—04/02/04 8 Type 0 1 PWD RW RW RW RW RW RW RW RW Disable Disable Disable Disable Disable Disable Disable Disable Enable Enable Enable Enable Enable Enable Enable Enable 1 1 1 1 1 1 1 1 Integrated Circuit Systems, Inc. ICS9FG108 Advance Information 2 I C Table: Output Stop Mode Register Byte 2 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Pin # - Name DIF_7 DIF_6 DIF_5 DIF_4 DIF_3 DIF_2 DIF_1 DIF_0 Control Function Output Control Output Control Output Control Output Control Output Control Output Control Output Control Output Control Type 0 1 PWD RW RW RW RW RW RW RW RW Free-run Free-run Free-run Free-run Free-run Free-run Free-run Free-run Stop-able Stop-able Stop-able Stop-able Stop-able Stop-able Stop-able Stop-able 0 0 0 0 0 0 0 0 Type 0 1 PWD 2 I C Table: Frequency Select Readback Register Byte 3 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Pin # 27 6 44 45 26 Name Control Function SEL14M_25M#1 State of pin 27 (FS3) R State of pin 6 FS21 1 State of pin 44 FS1 State of pin 45 FS01 State of pin 26 SPREAD1 RESERVED RESERVED RESERVED R R R R R R R Pin 27 See Frequency Selection Table, Page 1 Off On RESERVED RESERVED RESERVED Notes: 1. These bits reflect the state of the corresponding pins, regardless of whether software programming is enabled or not. 0823—04/02/04 9 Pin 6 Pin 44 Pin 45 Pin 26 X X X Integrated Circuit Systems, Inc. ICS9FG108 Advance Information 2 I C Table: Vendor & Revision ID Register Pin # Byte 4 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Name RID3 RID2 RID1 RID0 VID3 VID2 VID1 VID0 - Control Function REVISION ID VENDOR ID Type 0 1 PWD R R R R R R R R - - 0 0 0 0 0 0 0 1 Type 0 1 PWD 2 I C Table: DEVICE ID Pin # Byte 5 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 - Name Control Function R R R R R R R R Device ID = 08 hex RESERVED RESERVED RESERVED RESERVED RESERVED RESERVED RESERVED RESERVED 0 0 0 0 1 0 0 0 2 I C Table: Byte Count Register Pin # Byte 6 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 - Name BC7 BC6 BC5 BC4 BC3 BC2 BC1 BC0 Control Function Writing to this register will configure how many bytes will be read back, default is 07 = 7 bytes. 0823—04/02/04 10 Type 0 1 PWD RW RW RW RW RW RW RW RW - - 0 0 0 0 0 1 1 1 Integrated Circuit Systems, Inc. ICS9FG108 Advance Information DIF_STOP# - Assertion (transition from '1' to '0') Asserting DIF_STOP# pin stops all DIF outputs that are set to be stoppable after their next transition. When the I2C DIF_STOP tri-state bit corresponding to the DIF output of interest is programmed to a '0', DIF output will stop DIF_True = HIGH and DIF_Complement = LOW. When the I2C DIF_STOP tri-state bit corresponding to the DIF output of interest is programmed to a '1', DIFoutputs will be tri-stated. DIF_STOP# DIF DIF# DIF_STOP# - De-assertion (transition from '0' to '1') With the de-assertion of DIF_STOP# all stopped DIF outputs will resume without a glitch. The maximum latency from the de-assertion to active outputs is 2 - 6 DIF clock periods. If the control register tristate bit corresponding to the output of interest is programmed to '1', then the stopped DIF outputs will be driven High within 10nS of DIF_Stop# de-assertion to a voltage greater than 200mV. DIF_Stop# DIF DIF# DIF Internal Tdrive_DIF_Stop, 10nS >200mV 0823—04/02/04 11 Integrated Circuit Systems, Inc. ICS9FG108 Advance Information c N SYMBOL L E1 E INDEX AREA 1 2 α h x 45° D A A A1 b c D E E1 e h L N α In Millimeters COMMON DIMENSIONS MIN MAX 2.41 2.80 0.20 0.40 0.20 0.34 0.13 0.25 SEE VARIATIONS 10.03 10.68 7.40 7.60 0.635 BASIC 0.38 0.64 0.50 1.02 SEE VARIATIONS 0° 8° In Inches COMMON DIMENSIONS MIN MAX .095 .110 .008 .016 .008 .0135 .005 .010 SEE VARIATIONS .395 .420 .291 .299 0.025 BASIC .015 .025 .020 .040 SEE VARIATIONS 0° 8° A1 -Ce SEATING PLANE b .10 (.004) C N 48 VARIATIONS D mm. MIN MAX 15.75 16.00 D (inch) MIN .620 Reference Doc.: JEDEC Publication 95, MO-118 10-0034 Ordering Information ICS9FG108yFLF-T Example: ICS XXXX y F - LF T Designation for tape and reel packaging Lead Free (if required) Package Type F = SSOP Revision Designator (will not correlate with datasheet revision) Device Type (consists of 3 or 4 digit numbers) Prefix ICS, AV = Standard Device 0823—04/02/04 12 MAX .630 Integrated Circuit Systems, Inc. ICS9FG108 Advance Information c N 48-Lead, 6.10 mm. Body, 0.50 mm. Pitch TSSOP (240 mil) L E1 INDEX AREA E 1 2 D A A2 A1 -Ce SEATING PLANE b aaa C SYMBOL A A1 A2 b c D E E1 e L N a aaa (20 mil) In Millimeters COMMON DIMENSIONS MIN MAX -1.20 0.05 0.15 0.80 1.05 0.17 0.27 0.09 0.20 SEE VARIATIONS 8.10 BASIC 6.00 6.20 0.50 BASIC 0.45 0.75 SEE VARIATIONS 0° 8° -0.10 In Inches COMMON DIMENSIONS MIN MAX -.047 .002 .006 .032 .041 .007 .011 .0035 .008 SEE VARIATIONS 0.319 BASIC .236 .244 0.020 BASIC .018 .030 SEE VARIATIONS 0° 8° -.004 VARIATIONS N 48 D mm. MIN 12.40 D (inch) MAX 12.60 MIN .488 Reference Doc.: JEDEC Publication 95, MO-153 10-0039 Ordering Information ICS9FG108yGLF-T Example: ICS XXXX y G - LF T Designation for tape and reel packaging Lead Free (if required) Package Type G = TSSOP Revision Designator (will not correlate with datasheet revision) Device Type (consists of 3 or 4 digit numbers) Prefix ICS, AV = Standard Device 0823—04/02/04 13 MAX .496