ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E ® September 12, 2005 Data Sheet FN6085.6 ±15kV ESD Protected, 5V, Full Fail-Safe, Fractional (1/8) Unit Load, RS-485/RS-422 Transceivers Features The ISL8308XE are BiCMOS, ESD protected, 5V powered, single transceivers that meet both the RS-485 and RS-422 standards for balanced communication. Each driver output, and receiver input, is protected against ±15kV ESD strikes without latch-up, and unlike competitive products, this Intersil family is specified for 10% tolerance supplies (4.5V to 5.5V). • RS-485 I/O Pin ESD Protection . . . . . . . . . . ±15kV HBM Class 3 ESD Protection (HBM) on all Pins. . . . . . . . >7kV These devices have very low bus currents (+125µA/-75µA), so they present a true “1/8 unit load” to the RS-485 bus. This allows up to 256 transceivers on the network without violating the RS-485 specification’s 32 unit load maximum, and without using repeaters. For example, in a remote utility meter reading system, individual meter readings are routed to a concentrator via an RS-485 network, so the high allowed node count minimizes the number of repeaters required. Data for all meters is then read out from the concentrator via a single access port, or a wireless link. Receiver (Rx) inputs feature a “Full Fail-Safe” design, which ensures a logic high Rx output if Rx inputs are floating, shorted, or terminated but undriven. The ISL83080E, ISL83082E, ISL83083E, ISL83085E utilize slew rate limited drivers which reduce EMI, and minimize reflections from improperly terminated transmission lines, or unterminated stubs in multidrop and multipoint applications. Slew rate limited versions also include receiver input filtering to enhance noise immunity in the presence of slow input signals. Hot Plug circuitry ensures that the Tx and Rx outputs remain in a high impedance state until the power supply has stabilized, and the Tx outputs are fully short circuit protected. The ISL83080E, ISL83083E, ISL83086E are configured for full duplex (separate Rx input and Tx output pins) applications. The half duplex versions multiplex the Rx inputs and Tx outputs to allow transceivers with output disable functions in 8 lead packages. • Pb-Free Plus Anneal Available (RoHS Compliant) (See Ordering Info) • Full Fail-safe (Open, Short, Terminated and Floating) Receivers • Hot Plug Circuitry (ISL83080E, ISL83082E, ISL83083E, ISL83085E) - Tx and Rx Outputs Remain Three-state During Powerup/Power-down • True 1/8 Unit Load Allows up to 256 Devices on the Bus • Specified for Single 5V, 10% Tolerance, Supplies • High Data Rates. . . . . . . . . . . . . . . . . . . . . up to 10Mbps • Low Quiescent Supply Current . . . . . . . . . . . . . . . 530µA Ultra Low Shutdown Supply Current . . . . . . . . . . . . 70nA • -7V to +12V Common Mode Input Voltage Range • Half and Full Duplex Pinouts • Three-State Rx and Tx Outputs • Current Limiting and Thermal Shutdown for driver Overload Protection Applications • Automated Utility Meter Reading Systems • High Node Count Systems • Factory Automation • Field Bus Networks • Security Camera Networks • Building Environmental Control Systems • Industrial/Process Control Networks TABLE 1. SUMMARY OF FEATURES PART NUMBER HALF/FULL DATA RATE SLEW-RATE # DEVICES DUPLEX (Mbps) LIMITED? HOT PLUG ON BUS Rx/Tx ENABLE? QUIESCENT ICC (µA) LOW POWER SHUTDOWN? PIN COUNT 530 Yes 14 ISL83080E Full 0.115 Yes Yes 256 Yes ISL83082E Half 0.115 Yes Yes 256 Yes 530 Yes 8 ISL83083E Full 0.5 Yes Yes 256 Yes 530 Yes 14 ISL83085E Half 0.5 Yes Yes 256 Yes 530 Yes 8 ISL83086E Full 10 No No 256 Yes 530 Yes 14 ISL83088E Half 10 No No 256 Yes 530 Yes 8 1 CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 321-724-7143 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright © Intersil Americas Inc. 2004-2005. All Rights Reserved All other trademarks mentioned are the property of their respective owners. ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Pinouts ISL83080E, ISL83083E, ISL83086E (SOIC) TOP VIEW ISL83082E, ISL83085E, ISL83088E (MSOP, SOIC) TOP VIEW RO 1 8 VCC NC 1 RE 2 7 B/Z RO 2 DE 3 6 A/Y RE 3 12 A 5 GND DE 4 11 B R 14 VCC 13 NC R DI 4 D DI 5 Ordering Information PART NO. (BRAND) PACKAGE PKG. DWG. # 10 Z GND 6 9 Y GND 7 8 NC Ordering Information (Note 1) TEMP. RANGE (°C) D PART NO. (BRAND) (Note 1) (Continued) TEMP. RANGE (°C) 8 Ld MSOP (Pb-free) PKG. DWG. # ISL83080EIB (83080EIB) -40 to 85 14 Ld SOIC M14.15 ISL83088EIUZ (3088Z, Note 2) ISL83080EIBZ (83080EIBZ, Note 2) -40 to 85 14 Ld SOIC (Pb-Free) M14.15 ISL83082EIB (83082EIB) -40 to 85 8 Ld SOIC M8.15 ISL83082EIBZ (83082EIBZ, Note 2) -40 to 85 8 Ld SOIC (Pb-Free) M8.15 NOTES: 1. Units also available in Tape and Reel; Add “-T” to suffix. 2. Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pbfree soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. ISL83082EIU (3082E) -40 to 85 8 Ld MSOP M8.118 ISL83082EIUZ (3082Z, Note 2) -40 to 85 8 Ld MSOP (Pb-free) M8.118 ISL83083EIB (83083EIB) -40 to 85 14 Ld SOIC M14.15 ISL83083EIBZ (83083EIBZ, Note 2) -40 to 85 14 Ld SOIC (Pb-Free) M14.15 ISL83085EIB (83085EIB) -40 to 85 8 Ld SOIC M8.15 ISL83085EIBZ (83085EIBZ, Note 2) -40 to 85 8 Ld SOIC (Pb-Free) M8.15 ISL83085EIU (3085E) -40 to 85 8 Ld MSOP M8.118 ISL83085EIUZ (3085Z, Note 2) -40 to 85 8 Ld MSOP (Pb-free) M8.118 ISL83086EIB (83086EIB) -40 to 85 14 Ld SOIC M14.15 ISL83086EIBZ (83086EIBZ, Note 2) -40 to 85 14 Ld SOIC (Pb-Free) M14.15 ISL83088EIB (83088EIB) -40 to 85 8 Ld SOIC M8.15 ISL83088EIBZ (83088EIBZ, Note 2) -40 to 85 8 Ld SOIC (Pb-Free) M8.15 ISL83088EIU (3088E) -40 to 85 8 Ld MSOP M8.118 2 -40 to 85 PACKAGE M8.118 FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Truth Tables RECEIVING TRANSMITTING INPUTS INPUTS OUTPUTS RE RE DE DI Z Y X 1 1 0 1 X 1 0 1 0 0 0 X High-Z High-Z 1 0 X High-Z * High-Z * NOTE: *Shutdown Mode (See Note 9). DE DE Half Duplex Full Duplex OUTPUT A-B RO 0 0 X ≥ -0.05V 1 0 0 X ≤ -0.2V 0 0 0 X Inputs Open/Shorted 1 1 0 0 X High-Z * 1 1 1 X High-Z NOTE: *Shutdown Mode (See Note 9). Pin Descriptions PIN FUNCTION RO Receiver output: If A-B ≥ -50mV, RO is high; If A-B ≤ -200mV, RO is low; RO = High if A and B are unconnected (floating) or shorted. RE Receiver output enable. RO is enabled when RE is low; RO is high impedance when RE is high. DE Driver output enable. The driver outputs, Y and Z, are enabled by bringing DE high. They are high impedance when DE is low. DI Driver input. A low on DI forces output Y low and output Z high. Similarly, a high on DI forces output Y high and output Z low. GND Ground connection. A/Y ±15kV HBM ESD Protected RS-485/422 level, noninverting receiver input and noninverting driver output. Pin is an input if DE = 0; pin is an output if DE = 1. B/Z ±15kV HBM ESD Protected RS-485/422 level, Inverting receiver input and inverting driver output. Pin is an input if DE = 0; pin is an output if DE = 1. A ±15kV HBM ESD Protected RS-485/422 level, noninverting receiver input. B ±15kV HBM ESD Protected RS-485/422 level, inverting receiver input. Y ±15kV HBM ESD Protected RS-485/422 level, noninverting driver output. Z ±15kV HBM ESD Protected RS-485/422 level, inverting driver output. VCC System power supply input (4.5V to 5.5V). NC No Connection. 3 FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Typical Operating Circuit ISL83082E, ISL83085E, ISL83088E +5V +5V + 8 0.1µF 0.1µF + 8 VCC 1 RO VCC R D 2 RE B/Z 7 3 DE A/Y 6 4 DI RT RT DI 4 7 B/Z DE 3 6 A/Y RE 2 RO 1 R D GND GND 5 5 ISL83080E, ISL83083E, ISL83086E +5V +5V + 14 VCC 2 RO R A 12 0.1µF 0.1µF RT + 14 VCC 9 Y B 11 D 10 Z 3 RE DE 4 RE 3 4 DE Z 10 5 DI DI 5 Y 9 D GND 6, 7 4 RT 11 B R 12 A RO 2 GND 6, 7 FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Absolute Maximum Ratings Thermal Information VCC to Ground. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7V Input Voltages DI, DE, RE . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to (VCC + 0.3V) Input/Output Voltages A, B, Y, Z . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -9V to +13V A, B, Y, Z (Transient Pulse Through 100Ω) . . . . . . . . . . . . . ±25V RO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to (VCC +0.3V) Short Circuit Duration Y, Z . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Continuous ESD Rating . . . . . . . . . . . . . . . . . . . . . . . . . See Specification Table Thermal Resistance (Typical, Note 3) θJA (°C/W) 8 Ld SOIC Package . . . . . . . . . . . . . . . . . . . . . . . . . 105 8 Ld MSOP Package . . . . . . . . . . . . . . . . . . . . . . . . 140 14 Ld SOIC Package . . . . . . . . . . . . . . . . . . . . . . . . 128 Maximum Junction Temperature (Plastic Package) . . . . . . . 150°C Maximum Storage Temperature Range . . . . . . . . . . . -65°C to 150°C Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . 300°C (Lead Tips Only) Operating Conditions Temperature Range . . . . . . . . . . . . . . . . . . . . . . . . . . . -40°C to 85°C CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. NOTE: 3. θJA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. Electrical Specifications Test Conditions: VCC = 4.5V to 5.5V; Unless Otherwise Specified. Typicals are at VCC = 5V, TA = 25°C (Note 4) PARAMETER TEMP (°C) MIN TYP MAX UNITS Full - - VCC V RL = 100Ω (RS-422) (Figure 1A) Full 2 2.9 - V RL = 54Ω (RS-485) (Figure 1A) Full 1.5 2.4 VCC V RL = 60Ω, -7V ≤ VCM ≤ 12V (Figure 1B) Full 1.5 2.6 - V ∆VOD RL = 54Ω or 100Ω (Figure 1A) Full - 0.01 0.2 V VOC RL = 54Ω or 100Ω (Figure 1A) Full - 2.85 3 V ∆VOC RL = 54Ω or 100Ω (Figure 1A) Full - 0.01 0.1 V SYMBOL TEST CONDITIONS DC CHARACTERISTICS Driver Differential VOUT (no load) VOD1 Driver Differential VOUT (with load) VOD2 Change in Magnitude of Driver Differential VOUT for Complementary Output States Driver Common-Mode VOUT Change in Magnitude of Driver Common-Mode VOUT for Complementary Output States Logic Input High Voltage VIH DE, DI, RE Full 2 - - V Logic Input Low Voltage VIL DE, DI, RE Full - - 0.8 V 25 - 100 - mV Full -2 - 2 µA VIN = 12V Full - 70 125 µA VIN = -7V Full -75 55 - µA VIN = 12V Full - 7 125 µA VIN = -7V Full -75 11 - µA RE = VCC, DE = 0V, VCC = 0V VIN = 12V or 5.5V VIN = -7V Full - 0 20 µA Full -20 9 - µA DE = VCC, -7V ≤ VY or VZ ≤ 12V (Note 6) Full - - ±250 mA -7V ≤ VCM ≤ 12V Full -200 -90 -50 mV VCM = 0V 25 - 20 - mV DI Input Hysteresis Voltage VHYS Logic Input Current IIN1 DE, DI, RE Input Current (A, B) IIN2 DE = 0V, VCC = 0V or 5.5V Output Leakage Current (Y, Z) (Full Duplex Versions Only) IIN3 Output Leakage Current (Y, Z) in Shutdown Mode (Full Duplex) IIN3 Driver Short-Circuit Current, VO = High or Low IOSD1 Receiver Differential Threshold Voltage VTH ∆VTH Receiver Input Hysteresis 5 RE = 0V, DE = 0V, VCC = 0V or 5.5V FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Electrical Specifications Test Conditions: VCC = 4.5V to 5.5V; Unless Otherwise Specified. Typicals are at VCC = 5V, TA = 25°C (Note 4) (Continued) PARAMETER SYMBOL TEST CONDITIONS TEMP (°C) MIN TYP MAX UNITS Receiver Output High Voltage VOH IO = -4mA, VID = -50mV Full VCC - 1 4.6 - V Receiver Output Low Voltage VOL IO = -4mA, VID = -200mV Full - 0.2 0.4 V Three-State (high impedance) Receiver Output Current IOZR 0.4V ≤ VO ≤ 2.4V Full -1 0.03 1 µA Receiver Input Resistance RIN -7V ≤ VCM ≤ 12V Full 96 160 - kΩ Receiver Short-Circuit Current IOSR 0V ≤ VO ≤ VCC Full ±7 - ±85 mA Half Duplex Versions, DE = VCC, RE = X, DI = 0V or VCC Full - 560 700 µA All Versions, DE = 0V, RE = 0V, or Full Duplex Versions, DE = VCC, RE = X. DI = 0V or VCC Full - 530 650 µA DE = 0V, RE = VCC, DI = 0V or VCC Full - 0.07 2 µA RS-485 Pins (A, Y, B, Z) Human Body Model (HBM), Pin to GND 25 - ±15 - kV All Other Pins HBM, per MIL-STD-883 Method 3015 25 - ±7 - kV SUPPLY CURRENT No-Load Supply Current (Note 5) Shutdown Supply Current ICC ISHDN ESD PERFORMANCE DRIVER SWITCHING CHARACTERISTICS (115kbps Versions; ISL83080E, ISL83082E) Driver Differential Output Delay tPLH, tPHL RDIFF = 54Ω, CL = 100pF (Figure 2) Full 500 780 1300 ns Driver Differential Output Skew tSKEW RDIFF = 54Ω, CL = 100pF (Figure 2) Full - 40 100 ns Driver Differential Rise or Fall Time t R , tF RDIFF = 54Ω, CL = 100pF (Figure 2) Full 667 1000 1500 ns Maximum Data Rate fMAX CD = 820pF (Figure 4, Note 12) Full 115 666 - kbps Driver Enable to Output High tZH RL = 500Ω, CL = 100pF, SW = GND (Figure 3), (Note 7) Full - 278 1500 ns Driver Enable to Output Low tZL RL = 500Ω, CL = 100pF, SW = VCC (Figure 3), (Note 7) Full - 35 1500 ns Driver Disable from Output Low tLZ RL = 500Ω, CL = 15pF, SW = VCC (Figure 3) Full - 67 100 ns Driver Disable from Output High tHZ RL = 500Ω, CL = 15pF, SW = GND (Figure 3) Full - 38 100 ns (Notes 9, 12) Full 60 160 600 ns Time to Shutdown tSHDN Driver Enable from Shutdown to Output High tZH(SHDN) RL = 500Ω, CL = 100pF, SW = GND (Figure 3), (Notes 9, 10) Full - 400 2000 ns Driver Enable from Shutdown to Output Low tZL(SHDN) Full - 155 2000 ns RL = 500Ω, CL = 100pF, SW = VCC (Figure 3), (Notes 9, 10) DRIVER SWITCHING CHARACTERISTICS (500kbps Versions; ISL83083E, ISL83085E) Driver Differential Output Delay tPLH, tPHL RDIFF = 54Ω, CL = 100pF (Figure 2) Full 250 360 1000 ns Driver Differential Output Skew tSKEW RDIFF = 54Ω, CL = 100pF (Figure 2) Full - 20 100 ns Driver Differential Rise or Fall Time t R , tF RDIFF = 54Ω, CL = 100pF (Figure 2) Full 200 475 750 ns Maximum Data Rate fMAX CD = 820pF (Figure 4, Note 12) Full 500 1000 - kbps Driver Enable to Output High tZH RL = 500Ω, CL = 100pF, SW = GND (Figure 3), (Note 7) Full - 137 1000 ns Driver Enable to Output Low tZL RL = 500Ω, CL = 100pF, SW = VCC (Figure 3), (Note 7) Full - 35 1000 ns Driver Disable from Output Low tLZ RL = 500Ω, CL = 15pF, SW = VCC (Figure 3) Full - 65 100 ns 6 FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Electrical Specifications Test Conditions: VCC = 4.5V to 5.5V; Unless Otherwise Specified. Typicals are at VCC = 5V, TA = 25°C (Note 4) (Continued) PARAMETER TEMP (°C) MIN TYP MAX UNITS RL = 500Ω, CL = 15pF, SW = GND (Figure 3) Full - 38 100 ns (Notes 9, 12) Full 60 160 600 ns SYMBOL Driver Disable from Output High tHZ Time to Shutdown tSHDN TEST CONDITIONS Driver Enable from Shutdown to Output High tZH(SHDN) RL = 500Ω, CL = 100pF, SW = GND (Figure 3), (Notes 9, 10) Full - 260 1500 ns Driver Enable from Shutdown to Output Low tZL(SHDN) Full - 155 1500 ns RL = 500Ω, CL = 100pF, SW = VCC (Figure 3), (Notes 9, 10) DRIVER SWITCHING CHARACTERISTICS (10Mbps Versions; ISL83086E, ISL83088E) Driver Differential Output Delay tPLH, tPHL RDIFF = 54Ω, CL = 100pF (Figure 2) Full - 20 60 ns Driver Differential Output Skew tSKEW RDIFF = 54Ω, CL = 100pF (Figure 2) Full - 1 10 ns Driver Differential Rise or Fall Time t R , tF RDIFF = 54Ω, CL = 100pF (Figure 2) Full - 13 25 ns Maximum Data Rate fMAX CD = 470pF (Figure 4, Note 12) Full 10 15 - Mbps Driver Enable to Output High tZH RL = 500Ω, CL = 100pF, SW = GND (Figure 3), (Note 7) Full - 35 150 ns Driver Enable to Output Low tZL RL = 500Ω, CL = 100pF, SW = VCC (Figure 3), (Note 7) Full - 30 150 ns Driver Disable from Output Low tLZ RL = 500Ω, CL = 15pF, SW = VCC (Figure 3) Full - 66 100 ns Driver Disable from Output High tHZ RL = 500Ω, CL = 15pF, SW = GND (Figure 3) Full - 38 100 ns (Notes 9, 12) Full 60 160 600 ns Time to Shutdown tSHDN Driver Enable from Shutdown to Output High tZH(SHDN) RL = 500Ω, CL = 100pF, SW = GND (Figure 3), (Notes 9, 10) Full - 115 250 ns Driver Enable from Shutdown to Output Low tZL(SHDN) Full - 84 250 ns RL = 500Ω, CL = 100pF, SW = VCC (Figure 3), (Notes 9, 10) RECEIVER SWITCHING CHARACTERISTICS (115kbps and 500kbps Versions; ISL83080E-ISL83085E) Maximum Data Rate (Figure 5, Note 12) Full 0.5 10 - Mbps tPLH, tPHL (Figure 5) Full - 100 150 ns tSKD (Figure 5) Full - 7 10 ns fMAX Receiver Input to Output Delay Receiver Skew | tPLH - tPHL | Receiver Enable to Output Low tZL RL = 1kΩ, CL = 15pF, SW = VCC (Figure 6), (Note 8) Full - 10 50 ns Receiver Enable to Output High tZH RL = 1kΩ, CL = 15pF, SW = GND (Figure 6), (Note 8) Full - 10 50 ns Receiver Disable from Output Low tLZ RL = 1kΩ, CL = 15pF, SW = VCC (Figure 6) Full - 10 50 ns Receiver Disable from Output High tHZ RL = 1kΩ, CL = 15pF, SW = GND (Figure 6) Full - 10 50 ns (Notes 9, 12) Full 60 160 600 ns Time to Shutdown tSHDN Receiver Enable from Shutdown to Output High tZH(SHDN) RL = 1kΩ, CL = 15pF, SW = GND (Figure 6), (Notes 9, 11) Full - 150 2000 ns Receiver Enable from Shutdown to Output Low tZL(SHDN) Full - 150 2000 ns (Figure 5, Note 12) Full 10 15 - Mbps tPLH, tPHL (Figure 5) Full - 70 125 ns tSKD (Figure 5) Full - 0 10 ns RL = 1kΩ, CL = 15pF, SW = VCC (Figure 6), (Note 8) Full - 10 30 ns RL = 1kΩ, CL = 15pF, SW = VCC (Figure 6), (Notes 9, 11) RECEIVER SWITCHING CHARACTERISTICS (10Mbps Versions; ISL83086E, ISL83088E) Maximum Data Rate fMAX Receiver Input to Output Delay Receiver Skew | tPLH - tPHL | Receiver Enable to Output Low tZL 7 FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Electrical Specifications Test Conditions: VCC = 4.5V to 5.5V; Unless Otherwise Specified. Typicals are at VCC = 5V, TA = 25°C (Note 4) (Continued) PARAMETER SYMBOL TEST CONDITIONS TEMP (°C) MIN TYP MAX UNITS Receiver Enable to Output High tZH RL = 1kΩ, CL = 15pF, SW = GND (Figure 6), (Note 8) Full - 10 30 ns Receiver Disable from Output Low tLZ RL = 1kΩ, CL = 15pF, SW = VCC (Figure 6) Full - 10 30 ns Receiver Disable from Output High tHZ RL = 1kΩ, CL = 15pF, SW = GND (Figure 6) Full - 10 30 ns (Notes 9, 12) Full 60 160 600 ns Time to Shutdown tSHDN Receiver Enable from Shutdown to Output High tZH(SHDN) RL = 1kΩ, CL = 15pF, SW = GND (Figure 6), (Notes 9, 11) Full - 150 2000 ns Receiver Enable from Shutdown to Output Low tZL(SHDN) Full - 150 2000 ns RL = 1kΩ, CL = 15pF, SW = VCC (Figure 6), (Notes 9, 11) NOTES: 4. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified. 5. Supply current specification is valid for loaded drivers when DE = 0V. 6. Applies to peak current. See “Typical Performance Curves” for more information. 7. Keep RE = 0 to prevent the device from entering SHDN. 8. The RE signal high time must be short enough (typically <100ns) to prevent the device from entering SHDN. 9. Transceivers are put into shutdown by bringing RE high and DE low. If the inputs are in this state for less than 60ns, the parts are guaranteed not to enter shutdown. If the inputs are in this state for at least 600ns, the parts are guaranteed to have entered shutdown. See “Low-Power Shutdown Mode” section. 10. Keep RE = VCC, and set the DE signal low time >600ns to ensure that the device enters SHDN. 11. Set the RE signal high time >600ns to ensure that the device enters SHDN. 12. Guaranteed by characterization but not tested. Test Circuits and Waveforms VCC RL/2 DE 375Ω VCC Z DI Z DI VOD D DE Y Y RL/2 FIGURE 1A. VOD AND VOC VOC VCM VOD D RL = 60Ω -7V to +12V 375Ω FIGURE 1B. VOD WITH COMMON MODE LOAD FIGURE 1. DC DRIVER TEST CIRCUITS 8 FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Test Circuits and Waveforms (Continued) 3V DI 1.5V 1.5V 0V VCC CL = 100pF DE Z DI tPHL tPLH OUT (Z) VOH OUT (Y) VOL RDIFF D Y CL = 100pF SIGNAL GENERATOR 90% DIFF OUT (Y - Z) +VOD 90% 10% 10% tR -VOD tF SKEW = |tPLH - tPHL| FIGURE 2A. TEST CIRCUIT FIGURE 2B. MEASUREMENT POINTS FIGURE 2. DRIVER PROPAGATION DELAY AND DIFFERENTIAL TRANSITION TIMES DE Z DI 500Ω VCC D SIGNAL GENERATOR SW Y GND CL 3V DE 1.5V 1.5V NOTE 9 0V tZH, tZH(SHDN) PARAMETER OUTPUT RE DI SW CL (pF) tHZ Y/Z X 1/0 GND 15 tLZ Y/Z X 0/1 VCC 15 tZH Y/Z 0 (Note 7) 1/0 GND 100 tZL Y/Z tZH(SHDN) Y/Z tZL(SHDN) Y/Z 0 (Note 7) 1 (Note 10) 1 (Note 10) 0/1 1/0 VCC 100 GND 100 0/1 VCC tHZ OUTPUT HIGH NOTE 9 VOH - 0.5V VOH 2.3V OUT (Y, Z) 0V tZL, tZL(SHDN) tLZ NOTE 9 VCC OUT (Y, Z) 2.3V OUTPUT LOW 100 FIGURE 3A. TEST CIRCUIT VOL + 0.5V V OL FIGURE 3B. MEASUREMENT POINTS FIGURE 3. DRIVER ENABLE AND DISABLE TIMES VCC 3V DE + DI Z DI 60Ω D CD Y 0V VOD - +VOD DIFF OUT (Y - Z) SIGNAL GENERATOR -VOD 0V FIGURE 4B. MEASUREMENT POINTS FIGURE 4A. TEST CIRCUIT FIGURE 4. DRIVER DATA RATE 9 FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Test Circuits and Waveforms (Continued) +1.5V RE 0V 15pF B R A A 0V 0V RO -1.5V tPHL tPLH VCC SIGNAL GENERATOR 1.5V RO 1.5V 0V FIGURE 5A. TEST CIRCUIT FIGURE 5B. MEASUREMENT POINTS FIGURE 5. RECEIVER PROPAGATION DELAY AND DATA RATE RE GND NOTE 9 B A R 1kΩ RO VCC SW SIGNAL GENERATOR 3V RE 1.5V GND 1.5V 0V 15pF tZH, tZH(SHDN) NOTE 9 PARAMETER DE A SW tHZ 0 +1.5V GND tLZ 0 -1.5V VCC tZH (Note 8) 0 +1.5V GND tZL (Note 8) 0 -1.5V VCC tZH(SHDN) (Note 11) 0 +1.5V GND tZL(SHDN) (Note 11) 0 -1.5V VCC VOH - 0.5V VOH 1.5V RO 0V tZL, tZL(SHDN) tLZ NOTE 9 VCC RO FIGURE 6A. TEST CIRCUIT tHZ OUTPUT HIGH 1.5V OUTPUT LOW VOL + 0.5V V OL FIGURE 6B. MEASUREMENT POINTS FIGURE 6. RECEIVER ENABLE AND DISABLE TIMES Application Information Receiver Features RS-485 and RS-422 are differential (balanced) data transmission standards for use in long haul or noisy environments. RS-422 is a subset of RS-485, so RS-485 transceivers are also RS-422 compliant. RS-422 is a pointto-multipoint (multidrop) standard, which allows only one driver and up to 10 (assuming one unit load devices) receivers on each bus. RS-485 is a true multipoint standard, which allows up to 32 one unit load devices (any combination of drivers and receivers) on each bus. To allow for multipoint operation, the RS-485 spec requires that drivers must handle bus contention without sustaining any damage. These devices utilize a differential input receiver for maximum noise immunity and common mode rejection. Input sensitivity is ±200mV, as required by the RS-422 and RS-485 specifications. Another important advantage of RS-485 is the extended common mode range (CMR), which specifies that the driver outputs and receiver inputs withstand signals that range from +12V to -7V. RS-422 and RS-485 are intended for runs as long as 4000’, so the wide CMR is necessary to handle ground potential differences, as well as voltages induced in the cable by external fields. 10 Receiver input resistance of 96kΩ surpasses the RS-422 spec of 4kΩ, and is eight times the RS-485 “Unit Load (UL)” requirement of 12kΩ minimum. Thus, these products are known as “one-eighth UL” transceivers, and there can be up to 256 of these devices on a network while still complying with the RS-485 loading spec. Receiver inputs function with common mode voltages as great as ±7V outside the power supplies (i.e., +12V and -7V), making them ideal for long networks where induced voltages are a realistic concern. All the receivers include a “full fail-safe” function that guarantees a high level receiver output if the receiver inputs are unconnected (floating) or shorted. FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E to an exposed port on the exterior of the finished product. Simply touching the port pins, or connecting a cable, can cause an ESD event that might destroy unprotected ICs. These new ESD structures protect the device whether or not it is powered up, protect without allowing any latchup mechanism to activate, and without degrading the RS-485 common mode range of -7V to +12V. This built-in ESD protection eliminates the need for board level protection structures (e.g., transient suppression diodes), and the associated, undesirable capacitive load they present. Receivers easily meet the data rates supported by the corresponding driver, and all receiver outputs are threestatable via the active low RE input. Driver Features The RS-485/422 driver is a differential output device that delivers at least 1.5V across a 54Ω load (RS-485), and at least 2V across a 100Ω load (RS-422). The drivers feature low propagation delay skew to maximize bit width, and to minimize EMI. All drivers are three-statable via the active high DE input. The 115kbps and 500kbps driver outputs are slew rate limited to minimize EMI, and to minimize reflections in unterminated or improperly terminated networks. Outputs of the ISL83086E, ISL83088E drivers are not limited, so faster output transition times allow data rates of at least 10Mbps. Hot Plug Function When a piece of equipment powers up, there is a period of time where the processor or ASIC driving the RS-485 control lines (DE, RE) is unable to ensure that the RS-485 Tx and Rx outputs are kept disabled. If the equipment is connected to the bus, a driver activating prematurely during power up may crash the bus. To avoid this scenario, the ISL83080, ISL83082, ISL83083, ISL83085 versions incorporate a “Hot Plug” function. Circuitry monitoring VCC ensures that, during power up and power down, the Tx and Rx outputs remain disabled, regardless of the state of DE and RE, if VCC is less than ~3.4V. This gives the processor/ASIC a chance to stabilize and drive the RS-485 control lines to the proper states. 5 3.2V 2.5 0 5 RL = 1kΩ A/Y 2.5 0 5 RL = 1kΩ RO 2.5 ISL83080E 0 TIME (40µs/DIV) FIGURE 7. HOT PLUG PERFORMANCE (ISL83080E) vs DEVICE WITHOUT HOT PLUG CIRCUITRY (ISL83086E) ESD Protection All pins on these devices include class 3 Human Body Model (HBM) ESD protection structures, but the RS-485 pins (driver outputs and receiver inputs) incorporate advanced structures allowing them to survive ESD events in excess of ±15kV HBM. The RS-485 pins are particularly vulnerable to ESD damage because they typically connect 11 RS-485/422 are intended for network lengths up to 4000’, but the maximum system data rate decreases as the transmission length increases. Devices operating at 10Mbps are limited to lengths less than 100’, while the 115kbps versions can operate at full data rates with lengths of several thousand feet. Twisted pair is the cable of choice for RS-485/422 networks. Twisted pair cables tend to pick up noise and other electromagnetically induced voltages as common mode signals, which are effectively rejected by the differential receivers in these ICs. Proper termination is imperative, when using the 10Mbps devices, to minimize reflections. Short networks using the 115kbps versions need not be terminated, but, terminations are recommended unless power dissipation is an overriding concern. In point-to-point, or point-to-multipoint (single driver on bus) networks, the main cable should be terminated in its characteristic impedance (typically 120Ω) at the end farthest from the driver. In multi-receiver applications, stubs connecting receivers to the main cable should be kept as short as possible. Multipoint (multi-driver) systems require that the main cable be terminated in its characteristic impedance at both ends. Stubs connecting a transceiver to the main cable should be kept as short as possible. Built-In Driver Overload Protection ISL83080E RECEIVER OUTPUT (V) DRIVER Y OUTPUT (V) 3.4V VCC (V) DI = VCC VCC Data Rate, Cables, and Terminations As stated previously, the RS-485 spec requires that drivers survive worst case bus contentions undamaged. These devices meet this requirement via driver output short circuit current limits, and on-chip thermal shutdown circuitry. The driver output stages incorporate short circuit current limiting circuitry which ensures that the output current never exceeds the RS-485 spec, even at the common mode voltage range extremes. Additionally, these devices utilize a foldback circuit which reduces the short circuit current, and thus the power dissipation, whenever the contending voltage exceeds either supply. In the event of a major short circuit condition, devices also include a thermal shutdown feature that disables the drivers whenever the die temperature becomes excessive. This eliminates the power dissipation, allowing the die to cool. The drivers automatically re-enable after the die temperature drops about 15 degrees. If the contention persists, the thermal shutdown/re-enable cycle repeats until the fault is cleared. Receivers stay operational during thermal shutdown. FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Low Power Shutdown Mode These CMOS transceivers all use a fraction of the power required by their bipolar counterparts, but they also include a shutdown feature that reduces the already low quiescent ICC to a 70nA trickle. These devices enter shutdown whenever the receiver and driver are simultaneously disabled (RE = VCC and DE = GND) for a period of at least 600ns. Typical Performance Curves Disabling both the driver and the receiver for less than 60ns guarantees that the transceiver will not enter shutdown. Note that receiver and driver enable times increase when the transceiver enables from shutdown. Refer to Notes 7-11, at the end of the Electrical Specification table, for more information. VCC = 5V, TA = 25°C; Unless Otherwise Specified 3.4 DIFFERENTIAL OUTPUT VOLTAGE (V) DRIVER OUTPUT CURRENT (mA) 90 80 70 60 50 40 30 20 10 0 0 1 2 3 4 DIFFERENTIAL OUTPUT VOLTAGE (V) 3.2 RDIFF = 100Ω 3 2.8 2.6 2.2 2 -40 5 FIGURE 8. DRIVER OUTPUT CURRENT vs DIFFERENTIAL OUTPUT VOLTAGE RDIFF = 54Ω 2.4 -25 50 75 85 FIGURE 9. DRIVER DIFFERENTIAL OUTPUT VOLTAGE vs TEMPERATURE 560 200 150 550 ISL83086E/88E HALF DUPLEX, DE = VCC, RE = X Y OR Z = LOW 100 540 ISL83080E thru ISL83085E 50 ICC (µA) OUTPUT CURRENT (mA) 0 25 TEMPERATURE (°C) 0 530 520 HALF DUPLEX, DE = GND, RE = GND FULL DUPLEX, DE = X, RE = GND -50 Y OR Z = HIGH 510 -100 ISL8308XE -150 -7 -6 -4 -2 0 2 4 6 OUTPUT VOLTAGE (V) 8 10 12 FIGURE 10. DRIVER OUTPUT CURRENT vs SHORT CIRCUIT VOLTAGE 12 500 -40 -25 0 25 50 75 85 TEMPERATURE (°C) FIGURE 11. SUPPLY CURRENT vs TEMPERATURE FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Typical Performance Curves VCC = 5V, TA = 25°C; Unless Otherwise Specified (Continued) 880 60 55 840 50 tPHL SKEW (ns) PROPAGATION DELAY (ns) 860 820 800 45 40 780 760 tPLH 35 50 30 -40 |CROSS PT. OF Y↑ & Z↓ - CROSS PT. OF Y↓ & Z↑| 740 -40 -25 0 25 75 85 -25 TEMPERATURE (°C) 0 25 50 75 85 75 85 75 85 TEMPERATURE (°C) FIGURE 12. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE (ISL83080E, ISL83082E) FIGURE 13. DRIVER DIFFERENTIAL SKEW vs TEMPERATURE (ISL83080E, ISL83082E) 27 400 26 25 24 380 tPHL SKEW (ns) PROPAGATION DELAY (ns) 390 370 360 23 22 21 20 19 tPLH 350 18 340 -40 -25 0 50 25 75 17 -40 85 |CROSS PT. OF Y↑ & Z↓ - CROSS PT. OF Y↓ & Z↑| -25 TEMPERATURE (°C) FIGURE 14. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE (ISL83083E, ISL83085E) 25 50 FIGURE 15. DRIVER DIFFERENTIAL SKEW vs TEMPERATURE (ISL83083E, ISL83085E) 20 0.7 19 0.65 tPHL SKEW (ns) PROPAGATION DELAY (ns) 0 TEMPERATURE (°C) 18 tPLH 17 0.6 0.55 16 |CROSS PT. OF Y↑ & Z↓ - CROSS PT. OF Y↓ & Z↑| 15 -40 -25 0 25 50 75 85 TEMPERATURE (°C) FIGURE 16. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE (ISL83086E, ISL83088E) 13 0.5 -40 -25 0 25 50 TEMPERATURE (°C) FIGURE 17. DRIVER DIFFERENTIAL SKEW vs TEMPERATURE (ISL83086E, ISL83088E) FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E 0 5 RO 0 4 B/Z 2 A/Y 1 0 0 5 RO 0 4 3 A/Y 2 B/Z 1 0 TIME (400ns/DIV) TIME (400ns/DIV) 5 DI 0 5 RO 0 4 3 2 RECEIVER OUTPUT (V) RDIFF = 54Ω, CL = 100pF DRIVER INPUT (V) FIGURE 19. DRIVER AND RECEIVER WAVEFORMS, HIGH TO LOW (ISL83080E, ISL83082E) DRIVER OUTPUT (V) DRIVER OUTPUT (V) RECEIVER OUTPUT (V) FIGURE 18. DRIVER AND RECEIVER WAVEFORMS, LOW TO HIGH (ISL83080E, ISL83082E) B/Z A/Y 1 0 RDIFF = 54Ω, CL = 100pF 5 DI 0 5 RO 0 4 3 A/Y 2 B/Z 1 0 TIME (200ns/DIV) TIME (200ns/DIV) 5 DI 0 RO 0 4 3 2 RECEIVER OUTPUT (V) RDIFF = 54Ω, CL = 100pF DRIVER INPUT (V) FIGURE 21. DRIVER AND RECEIVER WAVEFORMS, HIGH TO LOW (ISL83083E, ISL83085E) DRIVER OUTPUT (V) DRIVER OUTPUT (V) RECEIVER OUTPUT (V) FIGURE 20. DRIVER AND RECEIVER WAVEFORMS, LOW TO HIGH (ISL83083E, ISL83085E) 5 B/Z A/Y 1 0 TIME (20ns/DIV) FIGURE 22. DRIVER AND RECEIVER WAVEFORMS, LOW TO HIGH (ISL83086E, ISL83088E) 14 DRIVER INPUT (V) 3 5 DI RDIFF = 54Ω, CL = 100pF 5 DI 0 5 RO DRIVER INPUT (V) DI RDIFF = 54Ω, CL = 100pF DRIVER INPUT (V) 5 RECEIVER OUTPUT (V) RDIFF = 54Ω, CL = 100pF DRIVER INPUT (V) VCC = 5V, TA = 25°C; Unless Otherwise Specified (Continued) DRIVER OUTPUT (V) DRIVER OUTPUT (V) RECEIVER OUTPUT (V) Typical Performance Curves 0 4 3 2 A/Y B/Z 1 0 TIME (20ns/DIV) FIGURE 23. DRIVER AND RECEIVER WAVEFORMS, HIGH TO LOW (ISL83086E, ISL83088E) FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Typical Performance Curves VCC = 5V, TA = 25°C; Unless Otherwise Specified (Continued) RECEIVER OUTPUT CURRENT (mA) 40 VOL, 25°C 35 Die Characteristics VOL, 85°C 30 SUBSTRATE POTENTIAL (POWERED UP): GND 25 VOH, 25°C TRANSISTOR COUNT: 20 525 VOH, 85°C 15 PROCESS: 10 Si Gate BiCMOS 5 0 0 1 2 3 4 5 RECEIVER OUTPUT VOLTAGE (V) FIGURE 24. RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE 15 FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Mini Small Outline Plastic Packages (MSOP) N M8.118 (JEDEC MO-187AA) 8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE E1 INCHES E -B- INDEX AREA 1 2 0.20 (0.008) A B C TOP VIEW 4X θ 0.25 (0.010) R1 R GAUGE PLANE SEATING PLANE -CA 4X θ A2 A1 b -H- 0.10 (0.004) L SEATING PLANE C MIN MAX MIN MAX NOTES A 0.037 0.043 0.94 1.10 - A1 0.002 0.006 0.05 0.15 - A2 0.030 0.037 0.75 0.95 - b 0.010 0.014 0.25 0.36 9 c 0.004 0.008 0.09 0.20 - D 0.116 0.120 2.95 3.05 3 E1 0.116 0.120 2.95 3.05 4 0.026 BSC 0.20 (0.008) C C a SIDE VIEW CL E1 0.20 (0.008) C D -B- - 0.187 0.199 4.75 5.05 - L 0.016 0.028 0.40 0.70 6 0.037 REF N -A- 0.65 BSC E L1 e D SYMBOL e L1 MILLIMETERS 0.95 REF 8 R 0.003 R1 0 α - 8 - 0.07 0.003 - 5o 15o 0o 6o 7 - - 0.07 - - 5o 15o - 0o 6o Rev. 2 01/03 END VIEW NOTES: 1. These package dimensions are within allowable dimensions of JEDEC MO-187BA. 2. Dimensioning and tolerancing per ANSI Y14.5M-1994. 3. Dimension “D” does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension “E1” does not include interlead flash or protrusions and are measured at Datum Plane. - H - Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. 5. Formed leads shall be planar with respect to one another within 0.10mm (0.004) at seating Plane. 6. “L” is the length of terminal for soldering to a substrate. 7. “N” is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. Dimension “b” does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of “b” dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). 10. Datums -A -H- . and - B - to be determined at Datum plane 11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only. 16 FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Small Outline Plastic Packages (SOIC) M14.15 (JEDEC MS-012-AB ISSUE C) N INDEX AREA 0.25(0.010) M H 14 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE B M E INCHES -B- 1 2 3 L SEATING PLANE -A- h x 45o A D -C- µα e A1 B 0.25(0.010) M C A M SYMBOL MIN MAX MIN MAX NOTES A 0.0532 0.0688 1.35 1.75 - A1 0.0040 0.0098 0.10 0.25 - B 0.013 0.020 0.33 0.51 9 C 0.0075 0.0098 0.19 0.25 - D 0.3367 0.3444 8.55 8.75 3 E 0.1497 0.1574 3.80 4.00 4 e C 0.10(0.004) B S 0.050 BSC 1. Symbols are defined in the “MO Series Symbol List” in Section 2.2 of Publication Number 95. 1.27 BSC - H 0.2284 0.2440 5.80 6.20 - h 0.0099 0.0196 0.25 0.50 5 L 0.016 0.050 0.40 1.27 6 N NOTES: MILLIMETERS α 14 0o 14 8o 0o 7 8o Rev. 0 12/93 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. 3. Dimension “D” does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension “E” does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. 6. “L” is the length of terminal for soldering to a substrate. 7. “N” is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. The lead width “B”, as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. 17 FN6085.6 September 12, 2005 ISL83080E, ISL83082E, ISL83083E, ISL83085E, ISL83086E, ISL83088E Small Outline Plastic Packages (SOIC) M8.15 (JEDEC MS-012-AA ISSUE C) N INDEX AREA 0.25(0.010) M H 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE B M E INCHES -B- 1 2 SYMBOL 3 L SEATING PLANE -A- h x 45o A D -C- µα e A1 B 0.25(0.010) M C C A M B S 1. Symbols are defined in the “MO Series Symbol List” in Section 2.2 of Publication Number 95. MILLIMETERS MIN MAX NOTES A 0.0532 0.0688 1.35 1.75 - 0.0040 0.0098 0.10 0.25 - B 0.013 0.020 0.33 0.51 9 C 0.0075 0.0098 0.19 0.25 - D 0.1890 0.1968 4.80 5.00 3 E 0.1497 0.1574 3.80 4.00 4 0.050 BSC 1.27 BSC - H 0.2284 0.2440 5.80 6.20 - h 0.0099 0.0196 0.25 0.50 5 L 0.016 0.050 0.40 1.27 6 8o 0o N NOTES: MAX A1 e 0.10(0.004) MIN α 8 0o 8 7 8o Rev. 0 12/93 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. 3. Dimension “D” does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension “E” does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. 6. “L” is the length of terminal for soldering to a substrate. 7. “N” is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. The lead width “B”, as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 18 FN6085.6 September 12, 2005